# 0.96inch OLED User Manual # 1. Key Parameters Driver Chip SSD1306 Interface 3-wire SPI、4-wire SPI、I2C Resolution 128x64 Display Size 0.96 inch Dimension 29mm\*33mm Colors Yellow, Blue Visible Angle >160° Operating Temp. (°C) $-20^{\circ}$ C $\sim$ 70°C Storage Temp. (°C) $-30^{\circ}$ C $\sim$ 80°C # 2. Operation Description We will illustrate the usage of the module with an example of 4-wire SPI mode (defaultworking mode) by connecting Waveshare Open103R development board (STM32V MCU onboard). # 2.1. Hardware configuration This module provides 3 kinds of driver interfaces; they are 3-wire SPI, 4-wire SPI and I2C interface. In its factory settings, BSO/BS1 pins are set to 0/0 and 4-wire SPI is selected as default. Different working mode and pin function of the module can be set by hardware selection on BSO/BS1 pins. (Notice: In this operation, welding is required. Any changes under no guidance from Waveshare will be considered as a waiver of warranty). Table 1: Working mode setting | | BS1/BS0 | CS | D/C | DIN | CLK | |------------|---------|----|-----|------|------| | | | | | | | | 3-wire SPI | 0/1 | CS | 0 | MOSI | SCLK | | 4-wire SPI | 0/0 | CS | D/C | | | | I2C | 1/0 | 0 | 0/1 | SDA | SCL | # 2.2. Software configuration Open the project file .\IDE\ OLED.uvproj in Keil, navigate to the following text, delete the '//' (Double slash) before #define INTERFACE\_4WIRE\_SPI //#define INTERFACE\_3WIRE\_SPI #define INTERFACE\_4WIRE\_SPI //#define INTERFACE\_IIC After compiling successfully, download the project to Open103R development board. Note: You should delete the '//' (Double slash) corresponding to the mode selection ### 2.3. Hardware connections Connect module to the SPI2 interface of Open103R development board, power up. OLED displays information as Figure 1 shows. Figure 1: OLED information display # 3. 4-wire SPI and I2C interfaces of SSD1306 OLED This module provides 3 kinds of driver interfaces. We introduce 4-wire SPI and I2C interfaceshere. You can read Chap. 8.1 from SSD1306-Revision\_1.1.pdf for more details. The 4-wire serial interface consists of serial clock: SCLK, serial data: SDIN, D/C#, CS#. In 4-wire SPI mode,D0 acts as SCLK, D1 acts as SDIN. For the unused data pins, D2 should be left open. The pins from D3 to D7, E and R/W# (WR#)# can be connected to an external ground. Table 2: 4-wire SPI Control pins of 4-wire Serial interface | Function | E(RD#) | R/W#(WR#) | CS# | D/C# | D0 | |---------------|---------|-----------|-----|------|----------| | Write command | Tie LOW | Tie LOW | L | L | <b>↑</b> | | Write data | Tie LOW | Tie LOW | L | Н | <b>↑</b> | ### Note - (1) H stands for HIGH in signal - (2) L stands for LOW in signal SDIN is shifted into an 8-bit shift register on every rising edge of SCLK in the order of D7, D6 ... D0. D/C# is sampled on every eighth clock and the data byte in the shift register is written to the Graphic Display Data RAM (GDDRAM) or command register in the same clock. Under serial mode, only write operations are allowed. Figure 2: Write procedure in 4-wire Serial interface mode The I2C-bus interface gives access to write data and command into the device. Please refer to Figure 2 for the write mode of I2C-bus in chronological order. ### a) Slave address bit (SA0) SSD1306 has to recognize the slave address before transmitting or receiving any information by the I2C-bus. The device will respond to the slave address following by the slave address bit ("SA0" bit) and the read/write select bit ("R/W#" bit) with the following byte format, | b7 | b6 | b5 | b4 | b6 | b2 | b1 | b0 | |----|----|----|----|----|----|-----|------| | 0 | 1 | 1 | 1 | 1 | 0 | SA0 | R/W# | <sup>&</sup>quot;SA0" bit provides an extension bit for the slave address. Either "0111100" or "0111101", can be selected as the slave address of SSD1306. D/C# pin acts as SA0 for slave address selection. "R/W#" bit is used to determine the operation mode of the I2C-bus interface. R/W#=1, it is in read mode. R/W#=0, it is in write mode. ### b) I2C-bus data signal (SDA) SDA acts as a communication channel between the transmitter and the receiver. The data and the acknowledgement are sent through the SDA. It should be noticed that the ITO track resistance and the pulled-up resistance at "SDA" pin becomes a voltage potential divider. As a result, the acknowledgement would not be possible to attain a valid logic 0 level in "SDA" "SDAIN" and "SDAOUT" are tied together and serve as SDA. The "SDAIN" pin must be connected to act as SDA. The "SDAOUT" pin may be disconnected. When "SDAOUT" pin is disconnected, the acknowledgement signal will be ignored in the I2C-bus. ### c) I2C-bus clock signal (SCL) The transmission of information in the I2C-bus is following a clock signal, SCL. Each transmission of data bit is taken place during a single clock period of SCL. Note: Co - Continuation bit Table 3. I2C I2C-bus data format D/C# – Data / Command Selection bit ACK – Acknowledgement SA0 – Slave address bit R/W# – Read / Write Selection bit S – Start Condition / P – Stop Condition Write mode Slave Address m≥0 words Data byte Control byte Control byte Data byte Data byte Data byte Data byte Data byte Control byte Data - 1) The slave address is following the start condition for recognition use. For the SSD1306, the slave address is either "b0111100" or "b0111101" by changing the SA0 to LOW or HIGH (D/C pin acts as SA0). - 2) The write mode is established by setting the R/W# bit to logic "0" - 3) An acknowledgement signal will be generated after receiving one byte of data, including the slave address and the R/W# bit. - 4) After the transmission of the slave address, either the control byte or the data byte may be sent across the SDA. A control byte mainly consists of Co and D/C# bits following by six "0" 's. - a) If the Co bit is set as logic "0", the transmission of the following information will contain data bytes only. - b) The D/C# bit determines the next data byte is acted as a command or a data. If the D/C# bit is set to logic "0", it defines the following data byte as a command. If the D/C# bit is set to logic "1", it defines the following data byte as a data which will be stored at the GDDRAM. The GDDRAM column address pointer will be increased by one automatically after each data write. - 5) Acknowledge bit will be generated after receiving each control byte or data byte. # **X-ON Electronics** Largest Supplier of Electrical and Electronic Components Click to view similar products for OLED Displays & Accessories category: Click to view products by Waveshare manufacturer: Other Similar products are found below: OLED-100H008A-RPP5N00000 OLED-100H016B-RPP5N00000 OLED-200H016A-LPP5N00000 OLED-100H008A-GPP5N00000 OLED-100H008A-LPP5N00000 OLED-100H032A-BPP5N00000 OLED-100H016F-RPP5N00000 OLED-100H016A-LPP5N00000 OLED-100H016A-LPP5N00000 OLED-100H016A-LPP5N00000 OLED-100H016A-WPP5N00000 OLED-100H016H-GPP5N00000 OLED-128Y032A-WPP3N00000 OLED-096Y064B-LPP3N00000 OLED-128Y032A-LPP3N00000 OLED-096Y064B-BPP3N00000 OLED-128Y064C-LPP3N00000 OLED-096Y064B-LPP3N00000 OLED-128Y032A-LPP3N00000 OLED-096Y064B-BPP3N00000 REG010016AWPP5N00100 REG010016CWPP5N00100 REX012864CYAP3N00001 REX001602HWPP3N00000 NHD-2.7-12864WDW3-CTP REA012864AEYAP3N00000 DEP 16207-Y DEP 16208-W REA012832PYAP3N00000 DEP 16208-Y DEP 128064F1-W DEP 16207-W DEP 16103-Y REA012864AEWAP3N0000 NHD-2.7-12864WDW3M-CTP REA012864AAWAP3N00000 DEP 16103-W DEP 128064F1-Y NHD-2.7-12864WDY3-CTP NHD-2.7-12864WDY3M-CTP DEP 128032G1-W 104020248 10444 10451 10507 10514 REG010008AGPP5N00000 REG010008AWPP5N00000 REG010016ERPP5N00000 REG010032BYPP5N00000 REX012832EWAP3N00000 13992 DEP 128064B1-Y