# **NINA-B3** series # Stand-alone Bluetooth 5 low energy modules Data sheet #### **Abstract** This technical data sheet describes the stand-alone NINA-B3 series Bluetooth® 5 low energy modules. The NINA-B3 series includes two sub-series – the NINA-B30 and NINA-B31 series. The NINA-B30 series provides an open CPU architecture with a powerful MCU for customer applications, while the NINA-B31 series are delivered with u-connectXpress software pre-flashed. # **Document information** | Title | NINA-B3 series | | | |------------------------|--------------------------------------------|-------------|--| | Subtitle | Stand-alone Bluetooth 5 low energy modules | | | | Document type | Data sheet | | | | Document number | UBX-17052099 | | | | Revision and date | R08 | 16-Jun-2020 | | | Disclosure restriction | | | | | Product status | Corresponding content status | | | | |----------------------------------|------------------------------|----------------------------------------------------------------------------------------|--|--| | Functional Sample | Draft | For functional testing. Revised and supplementary data will be published later. | | | | In Development /<br>Prototype | Objective specification | Target values. Revised and supplementary data will be published later. | | | | Engineering Sample | Advance information | Data based on early testing. Revised and supplementary data will be published later. | | | | Initial Production | Early production information | Data from product verification. Revised and supplementary data may be published later. | | | | Mass Production /<br>End of Life | Production information | Document contains the final product specification. | | | #### This document applies to the following products: | Product name | Type number | Open CPU | Hardware version | PCN reference | Product status | |--------------|------------------|----------|------------------|---------------|--------------------| | NINA-B301 | NINA-B301-00B-00 | _ | 05 | N/A | Initial Production | | NINA-B302 | NINA-B302-00B-00 | | 04 | N/A | Initial Production | | NINA-B306 | NINA-B306-00B-00 | | 05 | N/A | Initial Production | | Product name | Type number | u- connectXpress software version | Hardware version | PCN reference | Product status | |--------------|------------------|-----------------------------------|------------------|---------------|--------------------| | NINA-B311 | NINA-B311-00B-00 | 1.0.0 | 05 | N/A | Initial Production | | NINA-B311 | NINA-B311-01B-00 | 2.0.0 | 05 | N/A | Initial Production | | NINA-B312 | NINA-B312-00B-00 | 1.0.0 | 05 | N/A | Initial Production | | NINA-B312 | NINA-B312-01B-00 | 2.0.0 | 05 | N/A | Initial Production | | NINA-B316 | NINA-B316-01B-00 | 2.0.0 | 05 | N/A | Initial Production | u-blox or third parties may hold intellectual property rights in the products, names, logos and designs included in this document. Copying, reproduction, modification or disclosure to third parties of this document or any part thereof is only permitted with the express written permission of u-blox. The information contained herein is provided "as is" and u-blox assumes no liability for its use. No warranty, either express or implied, is given, including but not limited to, with respect to the accuracy, correctness, reliability and fitness for a particular purpose of the information. This document may be revised by u-blox at any time without notice. For the most recent documents, visit www.u-blox.com. Copyright © u-blox AG. UBX-17052099 - R08 Page 2 of 53 # Contents | Document information | 2 | |---------------------------------------------------|-----------------| | Contents | 3 | | 1 Functional description | 6 | | 1.1 Overview | 6 | | 1.2 Applications | 6 | | 1.3 Product features | 7 | | 1.3.1 NINA-B30 series | 7 | | 1.3.2 NINA-B31 series | 8 | | 1.4 Block diagram | 9 | | 1.4.1 NINA-B3x1 | 9 | | 1.4.2 NINA-B3x2 | 9 | | 1.4.3 NINA-B3x6 | 9 | | 1.5 Product description | 9 | | 1.6 Hardware options | 10 | | 1.7 Software options | 10 | | 1.7.1 u-connectXpress software | 11 | | 1.7.2 Open CPU | 11 | | 1.8 Bluetooth device address | 11 | | 2 Interfaces | 12 | | 2.1 Power management | 12 | | 2.1.1 Module supply input (VCC) | 12 | | 2.1.2 Digital I/O interfaces reference voltage (V | CC_IO)12 | | 2.2 RF antenna interfaces | 12 | | 2.2.1 2.4 GHz radio (ANT) | 12 | | 2.2.2 Near Field Communication (NFC) | 12 | | 2.3 System functions | 13 | | 2.3.1 Module power-on | 13 | | 2.3.2 Module power off | 13 | | 2.3.3 Standby mode | 13 | | 2.3.4 Sleep mode | 14 | | 2.3.5 Module reset | 14 | | 2.3.6 CPU and memory | 14 | | • | 14 | | 2.3.8 Programmable Peripheral Interconnect | 14 | | 2.3.9 Real Time Counter (RTC) | 15 | | 2.4 Serial interfaces | | | | nitter (UART)15 | | 2.4.2 Serial peripheral interface (SPI) | 16 | | | 16 | | 2.4.4 Inter-Integrated Circuit interface (I2C) | 16 | | | 2.4.5 | Inter-IC Sound interface (I2S) | 17 | |---|----------|----------------------------------------------------|----| | | 2.4.6 | USB 2.0 interface | 17 | | | 2.5 Digi | tal interfaces | 17 | | | 2.5.1 | Pulse Width Modulation (PWM) | 17 | | | 2.5.2 | Pulse Density Modulation (PDM) | 17 | | | 2.5.3 | Quadrature Decoder (QDEC) | 18 | | | 2.6 Ana | log interfaces | 18 | | | 2.6.1 | Analog to Digital Converter (ADC) | 18 | | | 2.6.2 | Comparator | 18 | | | 2.6.3 | Low power comparator | 19 | | | 2.6.4 | Analog pin options | 19 | | | 2.7 GPI | 0 | 19 | | | 2.7.1 | Drive strength | 19 | | | 2.8 u-co | onnectXpress software features | 20 | | | 2.8.1 | u-blox Serial Port Service (SPS) | 20 | | | 2.8.2 | System status signals | 20 | | | 2.8.3 | System control signals | 21 | | | 2.8.4 | UART signals | 21 | | | 2.9 Deb | oug interfaces | 21 | | | 2.9.1 | SWD | 21 | | | 2.9.2 | Trace – Serial Wire Output | 21 | | | 2.9.3 | Parallel Trace | 21 | | 3 | Pin de | finition | 23 | | | 3.1 NIN | A-B30 series pin assignment | 23 | | | 3.2 NIN | A-B31 series pin assignment (with u-connectXpress) | 25 | | 4 | Electi | rical specifications | 28 | | | 4.1 Abs | olute maximum ratings | 28 | | | 4.1.1 | Maximum ESD ratings | 28 | | | 4.2 Ope | erating conditions | 28 | | | 4.2.1 | Operating temperature range | 28 | | | 4.2.2 | Supply/Power pins | 29 | | | 4.2.3 | Current consumption | 29 | | | 4.2.4 | RF performance | 32 | | | 4.2.5 | Antenna radiation patterns | 32 | | | 4.2.6 | Low frequency crystal | 36 | | | 4.2.7 | RESET_N pin | 36 | | | 4.2.8 | Digital pins | 36 | | | 4.2.9 | I2C pull-up resistor values | 37 | | | 4.2.10 | Analog comparator | 38 | | 5 | Mech | anical specifications | 39 | | | 5.1 NIN | A-B3x1 Mechanical specification | 39 | | | 5.2 NIN | A-B3x2 Mechanical specification | 41 | | | | | | | | 5.3 | NINA-B3x6 Mechanical specification | .43 | |---|------|------------------------------------|-----| | 6 | Q | ualification and approvals | 45 | | | 6.1 | Compliance with the RoHS directive | .45 | | | 6.2 | Country approvals | .45 | | | 6.3 | Bluetooth qualification | .45 | | 7 | A | ntennas | 45 | | 8 | | roduct handling | | | | 8.1 | Packaging | .46 | | | 8. | 1.1 Reels | .46 | | | 8. | 1.2 Tapes | .46 | | | 8.2 | Moisture sensitivity levels | .48 | | | 8.3 | Reflow soldering | .48 | | | 8.4 | ESD precautions | .48 | | 9 | La | abeling and ordering information | 49 | | | 9.1 | Product labeling | .49 | | | 9.2 | Explanation of codes | .49 | | | 9.3 | Ordering information | .50 | | Α | ppe | ndix | 51 | | Α | G | lossary | 51 | | R | elat | ed documents | 52 | | R | evis | ion history | 52 | | | | act | 53 | # 1 Functional description #### 1.1 Overview The NINA-B3 series modules are small stand-alone Bluetooth 5 low energy modules featuring full Bluetooth 5 support, a powerful Arm® Cortex®-M4 with FPU, and state-of-the-art power performance. The embedded low power crystal improves power consumption by enabling optimal power save modes. The NINA-B3 series includes the following two sub-series, as listed in the table below: | Model | Description | | |-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NINA-B30 series | Bluetooth 5 module with a powerful Arm Cortex-M4 with FPU, and state-of-the-art power performance. Both the variants of NINA-B30 are open CPU modules that enable customer applications to run on the built-in Arm Cortex-M4 with FPU. With 1 MB flash and 256 kB RAM, they offer the best-in-class capacity for customer applications on top of the Bluetooth low energy stack. NINA-B301 has a pin for use with an external antenna, NINA-B302 comes with an internal PIFA antenna, and NINA-B06 has an internal PCB antenna integrated in the module PCB. The internal antennas are specifically designed for the small NINA form factor and provide an extensive range, independent of ground plane and component placement. | | | NINA-B31 series | Bluetooth 5 module with a powerful Arm Cortex-M4 with FPU and u-connect software pre-flashed. The u-connect software in NINA-B31 modules provides support for u-blox Bluetooth low energy Serial Port Service, GATT client and server, beacons, NFC™, and simultaneous peripheral and central roles – all configurable from a host using AT commands. The NINA-B31x modules provide top grade security, thanks to secure boot, which ensures the module only boots up with original u-blox software. NINA-B311 has a pin for use with an external antenna, NINA-B312 comes with an internal PIFA antenna, and NINA-B16 has an internal PCB antenna integrated in the module PCB. The internal antennas are specifically designed for the small NINA form factor and provide an extensive range, independent of ground plane and component placement. | | The NINA-B3 series modules are globally certified for use with the internal antenna or a range of external antennas. This greatly reduces time, cost, and effort for customers integrating these modules in their designs. # 1.2 Applications - Industrial automation - Smart buildings and cities - Low power sensors - · Wireless-connected and configurable equipment - Point-of-sales - Health devices ### 1.3 Product features ### 1.3.1 NINA-B30 series | | | NINA-B301 | NINA-B302 | NINA-B306 | |-----------------------------------------------------------------------------------|-----------------------------------------------|-----------|------------------------------------------------|-----------| | <b>Grade</b><br>Automoti | | | | | | Professio | | • | | | | Standard | | | | | | Radio | | | | | | Bluetooth | qualification | v5.0 | v5.0 | v5.0 | | Bluetooth | profiles | G | G | G | | Bluetooth<br>[dBm] | output power EIRP | 10 | 10 | 10 | | Max range | e [meters] | 1400 | 1400 | 1400 | | NFC for " | Touch to Pair" | • | • | • | | Antenna t | type | р | i | b | | Open CPU | on software<br>I for embedded<br>applications | | | | | Interface | s | | | | | UART | | • | • | • | | SPI | | • | • | • | | I <sup>2</sup> C | | • | • | • | | I <sup>2</sup> S | | • | • | • | | USB | | • | • | • | | GPIO pins | 1 | 38 | 38 | 38 | | | rters (ADC) | • | • | • | | Features | | | | | | GATT serv | ver and client | • | • | • | | Throughp | out [Mbit/s] | 1.4 | 1.4 | 14 | | Maximum<br>connection | n Bluetooth<br>ons | 20 | 20 | 20 | | Secure boot | | • | • | • | | Mesh net | working | • | • | • | | FOTA | | • | • | • | | p = Antenna pin<br>i = Internal PIFA antenna<br>G = GATT b = Internal PCB antenna | | suppor | e enabled by H\<br>t depends on ti<br>tion SW. | | Table 1: NINA-B30 series main features summary # 1.3.2 NINA-B31 series | | NINA-B311 | NINA-B312 | NINA-B316 | |-----------------------------------|---------------------|-----------|-----------------| | Grade<br>Automotive | | | | | Professional<br>Standard | • | • | • | | Radio | | | | | Bluetooth qualification | v5.0 | v5.0 | v5.0 | | Bluetooth profiles | G | G | G | | Bluetooth output power EIRP [dBm] | 10 | 10 | 10 | | Max range [meters] | 1400 | 1400 | 1400 | | NFC for "Touch to Pair" | | | | | Antenna type | р | i | b | | Application software | | | | | u-connectXpress | • | • | • | | u-connectScript | • | • | | | Interfaces | | | | | UART | 1 | 1 | 1 | | GPIO pins | 28 | 28 | 28 | | Features | | | | | AT command interface | | • | • | | Script engine – JavaScript | • | • | • | | GATT server and client | • | • | • | | Extended Data Mode | • | • | • | | Low Energy Serial Port Service | • | • | • | | Throughput [Mbit/s] | 0.8 | 0.8 | 0.8 | | Maximum Bluetooth connections | 8 | 8 | 8 | | Secure boot | • | • | • | | G = GATT p = Antenna pin | i = Internal PIFA a | ntenna | b = PCB antenna | Table 2: NINA-B31 series main features summary # 1.4 Block diagram Figure 1: Block diagram of NINA-B3 series #### 1.4.1 NINA-B3x1 The NINA-B3x1 modules do not include an internal antenna, and thus the PCB has been trimmed to allow for a smaller module ( $10.0 \times 11.6 \text{ mm}$ ). Instead of an internal antenna, the RF signal is available at a module pin for routing to an external antenna or antenna connector. #### 1.4.2 NINA-B3x2 The NINA-B3x2 modules include an internal metal sheet PIFA antenna mounted on the PCB (10.0 x 15.0 mm). The RF signal pin is not connected to any signal path. #### 1.4.3 NINA-B3x6 The NINA-B3x6 modules include an internal PCB antenna integrated in the module PCB, using antenna technology from Proant AB. The module PCB is 10.0 x 15.0 mm. The RF signal pin is not connected to any signal path. # 1.5 Product description | Item | NINA-B3x1 | NINA-B3x2 | NINA-B3x6 | |-------------------|----------------------|----------------------|----------------------| | Bluetooth version | 5.0 | 5.0 | 5.0 | | Band support | 2.4 GHz, 40 channels | 2.4 GHz, 40 channels | 2.4 GHz, 40 channels | | Typical conducted output power | +7.5 dBm | +8 dBm | +8 dBm | |---------------------------------------------|--------------------------------------------------------------------|--------------------------------------------------------------------|--------------------------------------------------------------------| | Radiated output power (EIRP) | +10.5 dBm<br>(with approved antennas) | +10 dBm | +10 dBm | | RX sensitivity (conducted) | -94 dBm | -94 dBm | -94 dBm | | RX sensitivity, long range mode (conducted) | -100 dBm | -100 dBm | -100 dBm | | Supported 2.4 GHz radio modes | Bluetooth Low Energy<br>IEEE 802.15.4<br>Proprietary 2.4 GHz modes | Bluetooth Low Energy<br>IEEE 802.15.4<br>Proprietary 2.4 GHz modes | Bluetooth Low Energy<br>IEEE 802.15.4<br>Proprietary 2.4 GHz modes | | Supported Bluetooth Low Energy data rates | 1 Mbps<br>2 Mbps<br>500 kbps<br>125 kbps | 1 Mbps<br>2 Mbps<br>500 kbps<br>125 kbps | 1 Mbps<br>2 Mbps<br>500 kbps<br>125 kbps | | Module size | 10.0 x 11.6 mm | 10.0 x 15.0 mm | 10.0 x 15.0 mm | Table 3: NINA-B3 series characteristics summary ## 1.6 Hardware options Except for the different PCB sizes and antenna solutions, the NINA-B3 series modules use an identical hardware configuration. An on-board 32.768 KHz crystal is included as well as an integrated DC/DC converter for higher efficiency under heavy load situations (see section 2.1.1 for more information). ## 1.7 Software options The integrated application processor of the NINA-B3 module is an Arm Cortex-M4 with FPU that has 1 MB flash memory and 256 kB RAM. The NINA-B3 modules support additional external memory that can be connected to the Quad Serial Peripheral Interface (QSPI); see section 2.4.3 for additional information. The software structure of any program running on the module can be broken down into the following components: - Radio stack - Bootloader (optional) - Application Figure 2: NINA-B3 software structure and available software options #### 1.7.1 u-connectXpress software The NINA-B31x-0xB series modules are pre-flashed with u-connectXpress software, and are delivered with u-blox secure boot loader. The u-connectXpress software enables use of the Bluetooth Low Energy functions, controlled by AT commands over the UART interface. Examples of supported features are u-blox Low Energy Serial Port Service, GATT server and client, central and peripheral roles, and multidrop connections. The NINA-B31 modules can be configured using the u-blox s-center evaluation software, which can be downloaded from the u-blox website and is available free of charge. Much more information on the features and capabilities of the u-connectXpress software and how to use it can be found in the u-blox Short Range AT Commands Manual [2] and the NINA-B31 Getting Started [4]. #### 1.7.2 Open CPU The open CPU architecture in the NINA-B30 series modules allows the module integrator to build their own applications. u-blox recommends the Nordic Semiconductors nRF5 Software Development Kit (SDK) for application development. The SDK provides a rich and well-tested software development environment for nRF52 based devices and offers a broad selection of drivers, libraries, and example applications. It also includes other radio stacks. The NINA-B3 series modules are certified for use with any radio stack, though only the Nordic S140 SoftDevice is allowed in Bluetooth products. If you would like to use another 2.4 GHz radio protocol, contact the local u-blox support team in your area. See Contact. #### 1.8 Bluetooth device address Each NINA-B31 module is pre-programmed with a unique 48-bit Bluetooth device address. For NINA-B30 series modules, or if the memory of a NINA-B31 module is corrupted or otherwise lost, the address can be recovered from the data matrix barcode printed on the module label. # 2 Interfaces ### 2.1 Power management #### 2.1.1 Module supply input (VCC) The NINA-B3 series uses integrated step-down converters to transform the supply voltage presented at the **VCC** pin into a stable system voltage. Because of this, the NINA-B3 modules are compatible for use in battery powered designs without the use of an additional voltage converter. You can choose one of the following two on-board voltage converter options: - A low-dropout (LDO) converter - A DC/DC buck converter Normally, the module will automatically switch between these options depending on the current consumption of the module. Under high loads such as when the radio is active, the DC/DC converter is more efficient, while the LDO converter is more efficient in the power saving modes. #### 2.1.2 Digital I/O interfaces reference voltage (VCC\_IO) All modules in the u-blox NINA series provide an additional voltage supply input for setting the I/O voltage level. In NINA-B3 series modules, the I/O voltage level is similar to the supply voltage and **VCC\_IO** is internally connected to the supply input. Therefore, only a single supply voltage is needed for NINA-B3, which makes it ideal for battery powered designs. This may not be the case for other modules in the NINA series. A design that should be pin compatible with other NINA-series modules should keep the VCC and VCC\_IO supply rails separate. #### 2.2 RF antenna interfaces #### 2.2.1 2.4 GHz radio (ANT) The NINA-B3 model versions have their own 2.4 GHz antenna solutions respectively: - The NINA-B3x1 modules provide an antenna pin (**ANT**) with a nominal characteristic impedance of $50\,\Omega$ . This pin can be connected to an onboard antenna or antenna connector using a controlled impedance trace. - The NINA-B3x2 modules use an integrated antenna solution; no additional components are required. The antenna is a metal sheet PIFA antenna that makes the module insensitive to placement on the carrier board or the size of the carrier board, when compared to other integrated antenna solutions. The **ANT** pin is internally disconnected on these models. - The NINA-B3x6 modules use an internal PCB antenna integrated into the module PCB. This low profile antenna solution is useful in space constrained designs. The **ANT** pin is internally disconnected on these models. This solution uses antenna technology licensed from Proant AB. - See the NINA-B3 System Integration Manual [3] for Antenna reference designs and integration instructions. #### 2.2.2 Near Field Communication (NFC) The NINA-B3 series modules include a Near Field Communication interface, capable of operating as a 13.56 MHz NFC tag at a bit rate of 106 kbps. As an NFC tag, the data can be read from or written to the NINA-B3 modules using an NFC reader; however, the NINA-B3 modules are not capable of reading other tags or initiating NFC communications. The NFC interface can be used to wake the module from sleep mode, meaning that the module can be kept in the deepest power save mode and wake up and properly react to an NFC field. Two pins are available for connecting to an external NFC antenna: NFC1 and NFC2. ### 2.3 System functions The NINA-B3 series modules are power efficient devices capable of operating in different power saving modes and configurations. Different sections of the module can be powered off when not needed and complex wake- up events can be generated from different external and internal inputs. The radio part of the module operates independently from the CPU. The three main power modes are: - Active - Standby - Sleep Depending on the application, the module should spend most of its time in either standby or sleep mode to minimize current consumption. #### 2.3.1 Module power-on You can switch on or reboot the NINA-B3 modules in one of the following ways: - Rising edge on the VCC pin to a valid supply voltage - Issuing a reset of the module (see section 2.3.5) An event to wake up from the sleep mode to the active mode can be triggered by: - A programmable digital or analog sensor event. For example, rising voltage level on an analog comparator pin - Detecting an NFC field - Supplying 5 V to the VBUS pin (plugging in the USB interface) While waking up from the standby mode to active mode, an event can also be triggered by: - The on-board Real Time Counter (RTC) - The radio interface #### 2.3.2 Module power off There is no dedicated pin to power off the NINA-B3 modules. You can configure any GPIO pin to enter or exit the sleep mode (see section 2.3.4), which essentially powers down the module. An under-voltage (brown-out) shutdown occurs on the NINA-B3 modules when the **VCC** supply drops below the operating range minimum limit. If this occurs, it is not possible to store the current parameter settings in the module's non-volatile memory. #### 2.3.3 Standby mode Standby mode is one of the power saving modes in NINA-B3 modules that essentially powers down the module but keeps the system RAM and configurations intact. It also allows for complex, autonomous power-up events including periodic RTC events and radio events. The following events can be used to bring the module out of the standby mode: - Internal wake-up events from the RTC, radio, NFC and so on. - Analog or digital sensor events (programmable voltage level or edge detection) During standby mode, the module is clocked at 32 kHz, which is generated by an internal 32 kHz crystal oscillator. #### 2.3.4 Sleep mode Sleep mode is the deepest power saving mode of NINA-B3 modules. During sleep mode, all functionality is stopped to ensure minimum power consumption. The module needs an external event in order to wake up from the sleep mode. The module always reboots after waking up from the sleep mode; however different sections of the RAM can be configured to remain intact during and after going to the sleep mode. The following events can be used to wake up the module out of the sleep mode: - External event on a digital pin - External analog event on a low power comparator pin - · Detection of an NFC field When using the u- connectXpress software, the module can be manually switched on or off with proper storage of the current settings using the UART **DSR** pin. The module can be programmed to latch the digital values present at its GPIO pins during sleep. The module will keep the values latched, and a change of state on any of these pins will trigger a wake-up to active mode. #### 2.3.5 Module reset The NINA-B3 modules can be reset using one of the following ways: - Low level on the **RESET\_N** input pin, normally kept high using an internal pull-up. This causes an "external" or "hardware" reset of the module. The current parameter settings are not saved in the module's non-volatile memory and a proper network detach is not performed. - Using the AT+CPWROFF command. This causes an "internal" or "software" reset of the module. The current parameter settings are saved in the module's non-volatile memory and a proper network detach is performed. #### 2.3.6 CPU and memory The Nordic Semiconductor nRF52840 chip in the NINA-B3 series modules includes a powerful Arm Cortex M4 processor. The processor works with a superset of 16 and 32-bit instructions (Thumb-2) at 64 MHz clock speed. It can use up to 37 interrupt vectors and 3 priority bits. The nRF52840 chip has 1 MB of flash and 256 KB of RAM for code and data storage. Additionally, up to 4 GB of external memory can be addressed with Execute in Place (XIP) support via the QSPI interface. See Section 2.4.3 for additional information. #### 2.3.7 Direct Memory Access All interfaces described in this data sheet support Direct Memory Access (DMA) to move any data generated from the interface directly into the RAM, without involving the CPU. This ensures fluent operation of the CPU with minimal need for interruption. To reduce the overall power consumption, DMA should be used as often as possible. #### 2.3.8 Programmable Peripheral Interconnect The Nordic Semiconductor nRF52840 chip in the NINA-B3 series modules include a programmable peripheral interconnect (PPI), which is basically a switch matrix that connects various control signals between different interfaces and system functions. This allows most interfaces to bypass the CPU in order to trigger a system function, that is, an incoming data packet may trigger a counter or a falling voltage level on an ADC, might toggle a GPIO, all without having to send an interrupt to the CPU. This enables smart applications that are extremely power efficient that wake up the CPU only when it is needed. #### 2.3.9 Real Time Counter (RTC) A key system feature available on the module is the Real Time Counter. This counter can generate multiple interrupts and events to the CPU and radio as well as internal and external hardware blocks. These events can be precisely timed ranging from microseconds up to hours, and allows for periodic Bluetooth Low Energy advertising events etc., without involving the CPU. The RTC can be operated in the active and standby modes. #### 2.4 Serial interfaces NINA-B3 modules provide the following serial communication interfaces: - 2x UART interfaces: 4-wire universal asynchronous receiver/transmitter interface used for AT command interface, data communication, and u- connect software upgrades using the Software update +UFWUPD AT command. - 3x SPI interfaces: Up to three serial peripheral interfaces can be used simultaneously. - 1x QSPI interface: High speed interface used to connect to the external flash memories. - 2x I2C interfaces: Inter-Integrated Circuit (I2C) interface for communication with digital sensors. - 1x I2S interface: Used to communicate with external audio devices. - 1x USB 2.0 interface: The USB device interface to connect to the upstream host. - Most digital interface pins on the module are shared between the digital, analog interfaces and GPIOs. Unless otherwise stated, all functions can be assigned to any pin that is not already occupied. - Two of the SPI interfaces share common hardware with the I2C interfaces and they cannot be used simultaneously. That is, if both the I2C interfaces are in use then only one SPI interface will be available. #### 2.4.1 Universal Asynchronous Receiver/Transmitter (UART) The 4-wire UART interface supports hardware flow control and baud rates up to 1 Mbps. Other characteristics of the UART interface are listed below: - Pin configuration: - o TXD, data output pin - o RXD, data input pin - o RTS, Request To Send, flow control output pin (optional) - o CTS, Clear To Send, flow control input pin (optional) - Hardware flow control or no flow control (default) is supported. - Power saving indication available on the hardware flow control output (RTS pin): The line is driven to the OFF state when the module is not ready to accept data signals. - Programmable baud rate generator allows most industry standard rates, as well as non-standard rates up to 1 Mbps. - Frame format configuration: - o 8 data bits - Even or no-parity bit - 1 stop bit - Default frame configuration is 8N1, i.e. eight (8) data bits, no (N) parity bit, and one (1) stop bit. - Frames are transmitted in such a way that the least significant bit (LSB) is transmitted first. #### 2.4.2 Serial peripheral interface (SPI) NINA-B3 supports up to three Serial Peripheral Interfaces with serial clock frequencies of up to 8 MHz. Characteristics of the SPI interfaces are listed below: - Pin configuration in master mode: - SCLK, Serial clock output, up to 8 MHz - o MOSI, Master Output Slave Input data line - o MISO, Master Input Slave Output data line - o CS, Chip/Slave select output, active low, selects which slave on the bus to talk to. Only one select line is enabled by default but more can be added by customizing a GPIO pin. - DCX, Data/Command signal, this signal is optional but is sometimes used by the SPI slaves to distinguish between SPI commands and data - Pin configuration in slave mode: - o SCLK, Serial clock input - o MOSI, Master Output Slave Input data line - o MISO, Master Input Slave Output data line - CS, Chip/Slave select input, active low, connects/disconnects the slave interface from the bus. - Both master and slave modes are supported on all the interfaces. - The serial clock supports both normal and inverted clock polarity (CPOL) and data should be captured on rising or falling clock edge (CPHA). #### 2.4.3 Quad serial peripheral interface (QSPI) The Quad Serial Peripheral Interface enables external memory to be connected to the NINA-B3 module to increase the application program size. The QSPI supports "Execute In Place (XIP)", which allows CPU instructions to be read and executed directly from the external memory (128 MB at a time with a programmable offset). Characteristics for the QSPI are listed below: - The QSPI always operates in master mode and uses the following pin configuration: - o CLK, serial clock output, up to 32 MHz - o CS, Chip/Slave select output, active low, selects which slave on the bus to talk to - D0, MOSI serial output data in single mode, data I/O signal in dual/quad mode - o D1, MISO serial input data in single mode, data I/O signal in dual/quad mode - o D2, data I/O signal in quad mode (optional) - o D3, data I/O signal in quad mode (optional) - Single/dual/quad read and write operations (1/2/4 data signals) - Clock speeds between 2 32 MHz - Data rates up to 128 Mbit/s in the quad mode - 32 bit addressing can address up to 4 GB of data - · Instruction set includes support for deep power down mode of the external flash - Possible to generate custom flash instructions containing a 1 byte opcode and up to 8 bytes of additional data and read its response ## 2.4.4 Inter-Integrated Circuit interface (I2C) The Inter-Integrated Circuit (I2C) interfaces can be used to transfer and/or receive data on a 2-wire bus network. The NINA-B3 modules can operate as both master and slave on the I2C bus using standard (100 kbps), fast (400 kbps), and 250 kbps transmission speeds. The interface supports clock stretching, thus allowing NINA-B3 to temporarily pause any I2C communications. Up to 127 individually addressable I2C devices can be connected to the same two signals. - Pin configuration: - SCL, clock output in master mode, input in slave mode o SDA, data input/output pin This interface requires external pull-up resistors to work properly in the master mode; see section 4.2.9 for suggested resistor values. The pull-up resistors are required in the slave mode as well but should be placed at the master end of the interface. #### 2.4.5 Inter-IC Sound interface (I2S) The Inter-IC Sound (I2S) interface can be used to transfer audio sample streams between NINA-B3 and external audio devices such as codecs, DACs, and ADCs. It supports original I2S and left or right-aligned interface formats in both master and slave modes. - Pin configuration: - MCK, Master clock - LRCK, Left Right/Word/Sample clock - o SCK, Serial clock - o SDIN, Serial data in - o SDOUT, Serial data out The Master side of an I2S interface always provides the **LRCK** and **SCK** clock signals, but some master devices cannot generate a **MCK** clock signal. NINA-B3 can supply a **MCK** clock signal in both master and slave modes to provide to those external systems that cannot generate their own clock signal. The two data signals - **SDIN** and **SDOUT** allow for simultaneous bi-directional audio streaming. The interface supports 8, 16, and 24-bit sample widths with up to 48 kHz sample rate. #### 2.4.6 USB 2.0 interface The NINA-B3 series modules include a full speed Universal Serial Bus (USB) device interface which is compliant to version 2.0 of the USB specification. Characteristics of the USB interface include: - Full speed device, up to 12 Mbit/s transfer speed - MAC and PHY implemented in the hardware - Pin configuration: - VBUS, 5 V supply input, required to use the interface - o USB\_DP, USB\_DM, differential data pair - Automatic or software controlled pull-up of the USB\_DP pin The USB interface has a dedicated power supply that requires a 5 V supply voltage to be applied to the **VBUS** pin. This allows the USB interface to be used even though the rest of the module might be battery powered or supplied by a 1.8 V supply etc. # 2.5 Digital interfaces #### 2.5.1 Pulse Width Modulation (PWM) The NINA-B3 modules provide up to 12 independent PWM channels that can be used to generate complex waveforms. These waveforms can be used to control motors, dim LEDs, or as audio signals if connected to the speakers. Duty-cycle sequences may be stored in the RAM to be chained and looped into complex sequences without CPU intervention. Each channel uses a single GPIO pin as output. ## 2.5.2 Pulse Density Modulation (PDM) The pulse density modulation interface is used to read signals from external audio frontends like digital microphones. It supports single or dual-channel (left and right) data input over a single GPIO pin. It supports up to 16 kHz sample rate and 16 bit samples. The interface uses the DMA to automatically move the sample data into RAM without CPU intervention. The interface uses two signals - **CLK** to output the sample clock and **DIN** to read the sample data. #### 2.5.3 Quadrature Decoder (QDEC) The quadrature decoder is used to read quadrature encoded data from mechanical and optical sensors in the form of digital waveforms. Quadrature encoded data is often used to indicate rotation of a mechanical shaft in either a positive or negative direction. The QDEC uses two inputs - **PHASE\_A** and **PHASE\_B**, and an optional **LED** output signal. The interface has a selectable sample period ranging from 128 µs to 131 ms. ### 2.6 Analog interfaces 8 out of the 38 digital GPIOs can be multiplexed to analog functions. The following analog functions are available: - 1x 8-channel ADC - 1x Analog comparator\* - 1x Low-power analog comparator\* #### 2.6.1 Analog to Digital Converter (ADC) The Analog to Digital Converter (ADC) is used to sample an analog voltage on the analog function enabled pins of the NINA-B3. Any of the 8 analog inputs can be used. Characteristics of the ADC include: - Full swing input range of 0 V to VCC. - 8/10/12-bit resolution - 14-bit resolution while using oversampling - Up to 200 kHz sample rate - Single shot or continuous sampling - Two operation modes: Single-ended or Differential - Single-ended mode: - A single input pin is used - Differential mode: - Two inputs are used and the voltage level difference between them is sampled If the sampled signal level is much lower than the **VCC**, it is possible to lower the input range of the ADC to better encompass the wanted signal, and achieve a higher effective resolution. Continuous sampling can be configured to sample at a configurable time interval, or at different internal or external events, without CPU involvement. #### 2.6.2 Comparator The analog comparator compares the analog voltage on one of the analog enabled pins in NINA-B3 with a highly configurable internal or external reference voltage. Events can be generated and distributed to the rest of the system when the voltage levels cross. Further characteristics of the comparator include: - Full swing input range of 0 V to VCC. - Two operation modes: Single-ended or Differential - Single-ended mode: - o A single reference level or an upper and lower hysteresis selectable from a 64-level reference ladder with a range from 0 V to VREF (described in Table 4) - Differential mode: <sup>\*</sup>Only one comparator can be used at any given point of time. - Two analog pin voltage levels are compared, optionally with a 50 mV hysteresis - · Three selectable performance modes High speed, balanced, or power save See section 4.2.10 for a comparison of the various analog comparator options. #### 2.6.3 Low power comparator In addition to the power save mode available for the comparator, there is a separate low power comparator available on the NINA-B3 module. This allows for even lower power operation, at a slightly lower performance and with less configuration options. Characteristics of the low power comparator include: - Full swing input range of 0 to VCC. - Two operation modes Single-ended or Differential - Single-ended mode: - The reference voltage LP\_VIN- is selected from a 15-level reference ladder - Differential mode: - Pin GPIO\_16 or GPIO\_18 is used as reference voltage LP\_VIN- - Can be used to wake the system from sleep mode See section 4.2.10 for the electrical specifications of the different analog comparator options. See Table 4 for a summary of the analog pin options. Since the run current of the low power comparator is very low, it can be used in the module sleep mode as an analog trigger to wake up the CPU. See section 2.3.4 for additional information. #### 2.6.4 Analog pin options Table 4 shows the supported connections of the analog functions. An analog pin may not be simultaneously connected to multiple functions. | Symbol | Analog function | Can be connected to | |---------|-----------------------------------------------------|-----------------------------------------------------------------------------------------| | ADCP | ADC single-ended or differential positive input | Any analog pin or <b>VCC</b> | | ADCN | ADC differential negative input | Any analog pin or <b>VCC</b> | | VIN+ | Comparator input | Any analog pin | | VREF | Comparator single-ended mode reference ladder input | Any analog pin, <b>VCC</b> , 1.2 V, 1.8V or 2.4V | | VIN- | Comparator differential mode negative input | Any analog pin | | LP_VIN+ | Low-power comparator IN+ | Any analog pin | | LP_VIN- | Low-power comparator IN- | <b>GPIO_16</b> or <b>GPIO_18</b> , 1/16 to 15/16 <b>VCC</b> in steps of 1/16 <b>VCC</b> | Table 4: Possible uses of the analog pins #### **2.7 GPIO** The NINA-B3 series modules are versatile concerning pin-out. In an un-configured state, there will be 38 GPIO pins in total and no analog or digital interfaces. All interfaces or functions must then be allocated to a GPIO pin before use. 8 out of the 38 GPIO pins are analog enabled, meaning that they can have an analog function allocated to them. In addition to the serial interfaces, Table 5 shows the number of digital and analog functions that can be assigned to a GPIO pin. #### 2.7.1 Drive strength All GPIO pins are normally configured for low current consumption. Using this standard drive strength, a pin configured as output can only source or sink a certain amount of current. If the timing requirements of a digital interface cannot be met, or if an LED requires more current etc., a high drive strength mode is available, which allows the digital output to draw more current. See section 4.2.8 for more information. | Function | Description | Default<br>NINA pin | Configurable GPIOs | |------------------------------|----------------------------------------------------------------------------------------------------|---------------------|--------------------| | General purpose input | Digital input with configurable pull-up, pull-down, edge detection and interrupt generation | | Any | | General purpose output | Digital output with configurable drive strength, push-pull, open collector or open emitter output | | Any | | Pin disabled | Pin is disconnected from the input and output buffers | All* | Any | | Timer/counter | High precision time measurement between two pulses/ Pulse counting with interrupt/event generation | | Any | | Interrupt/ Event trigger | Interrupt/event trigger to the software application/ Wake up event | | Any | | HIGH/LOW/Toggle on event | Programmable digital level triggered by internal or external events without CPU involvement | | Any | | ADC input | 8/10/12/14-bit analog to digital converter | | Any analog | | Analog comparator input | Compare two voltages, capable of generating wake-up events and interrupts | | Any analog | | PWM output | Output simple or complex pulse width modulation waveforms | | Any | | Connection status indication | Indicates if a Bluetooth Low Energy connection is maintained | BLUE** | Any | <sup>\* =</sup> If left unconfigured Table 5: GPIO custom functions configuration # 2.8 u-connectXpress software features This section describes some of the system related features in the u-connectXpress software. For additional information, see the u-blox Short Range AT Commands Manual [2]. ### 2.8.1 u-blox Serial Port Service (SPS) The serial port service feature enables serial port emulation over Bluetooth low energy. ### 2.8.2 System status signals The **RED**, **GREEN**, and **BLUE** pins are used to signal the system status as shown in Table 6. They are active low and are intended to be routed to an RGB LED. | Mode | Status | RGB LED Color | RED | GREEN | BLUE | |------------------------------------|------------|---------------|------|-------|------| | Data mode/Extended Data mode (EDM) | IDLE | Green | HIGH | LOW | HIGH | | Command mode | IDLE | Orange | LOW | LOW | HIGH | | EDM/Data mode, Command mode | CONNECTING | Purple | LOW | HIGH | LOW | | EDM/Data mode, Command mode | CONNECTED* | Blue | HIGH | HIGH | LOW | <sup>\* =</sup> LED flashes on data activity Table 6: System status indication The CONNECTING and CONNECTED statuses indicate u-blox SPS connections. <sup>\*\* =</sup> While using the u-connectXpress software #### 2.8.3 System control signals The following input signals are used to control the system: - RESET\_N is used to reset the system. See section 2.3.5 for detailed information. - If SWITCH\_2 is driven low during startup, the UART serial settings are restored to their default values. - The **SWITCH\_2** can be used to open a Bluetooth LE connection with a peripheral device. - If both SWITCH\_1 and SWITCH\_2 are driven low during startup, the system enters bootloader mode. - If both **SWITCH\_1** and **SWITCH\_2** are driven low during startup and held low for 10 seconds, the system exits the bootloader mode and restore all settings to their factory default. #### 2.8.4 UART signals In addition to the normal **RXD**, **TXD**, **CTS**, and **RTS** signals, the u-connectXpress software adds the **DSR** and **DTR** pins to the UART interface. Note that they are not used as originally intended, but to control the state of the NINA module. For example, depending on the current configuration: The **DSR** pin can be used to: - Enter the command mode - Disconnect and/or toggle connectable status - Enable/disable the rest of the UART interface - Enter/wake up from the sleep mode The **DTR** pin can be used to indicate: - The System mode - If the SPS peers are connected - If a Bluetooth LE bonded device is connected - A Bluetooth LE GAP connection # 2.9 Debug interfaces #### 2.9.1 SWD The NINA-B30 series modules provide an SWD interface for flashing and debugging. The SWD interface consists of two pins - **SWDCLK** and **SWDIO**. The SWD interface is disabled on the NINA-B31 series modules. #### 2.9.2 Trace - Serial Wire Output A serial trace option is available on the NINA-B30 series modules as an additional pin-**SWO**. The Serial Wire Output (SWO) is used to: - Support printf style debugging - Trace OS and application events - Emit diagnostic system information A debugger that supports Serial Wire Viewer (SWV) is required. #### 2.9.3 Parallel Trace The NINA-B30 series modules support parallel trace output as well. This allows output from the Embedded Trace Macrocell (ETM) and Instrumentation Trace Macrocell (ITM) embedded in the Arm Cortex-M4 core of the nRF52840 chip in the NINA-B3. The ETM trace data allows a user to record exactly how the application goes through the CPU instructions in real time. The parallel trace interface uses 1 clock signal and 4 data signals respectively - TRACE\_CLK, TRACE\_D0, TRACE\_D1, TRACE\_D2 and TRACE\_D3. # 3 Pin definition ### 3.1 NINA-B30 series pin assignment The pin-out described in Figure 3 is an example assignment that shows the module in an unconfigured state. A = Analog function capable pin Figure 3: NINA-B30 series pin assignment (top view) The grey pins in the center of the modules are GND pins. The outline of NINA-B301 ends at the dotted line as shown in Figure 3, where the antenna area of the NINA-B302 and NINA-B306 begins. The four grey pins with dotted outlines in the antenna area are GND pins and are only present on NINA-B306. - Most of the digital or analog functions described in this data sheet may be freely assigned to any GPIO pin. Analog functions are limited to analog capable pins. Signals that are highlighted in red in Figure 3 are not freely assignable but locked to a specific pin. - Some GPIO pins are connected to the pins located close to the radio part of the RF chip. Digital noise on these pins can reduce the radio sensitivity. - Do not apply an NFC field to the NFC pins when they are configured as GPIOs as this can cause permanent damage to the module. When driving different logic levels on these pins in the GPIO mode, a small current leakage will occur. Ensure that they are set to the same logic level before entering into any power saving modes. See section 4.2.8 for more information. | No. | Name | I/O | Description | nRF52 pin Remarks | |-----|--------|-----|---------------------|-------------------| | 1 | GPIO_1 | I/O | General purpose I/O | P0.13 | | 2 | GPIO_2 | I/O | General purpose I/O | P0.14 | | 3 | GPIO_3 | I/O | General purpose I/O | P0.15 | | 4 | GPIO_4 | I/O | General purpose I/O | P0.16 | | 5 | GPIO_5 | I/O | General purpose I/O | P0.24 | | No. | Name | I/O | Description | nRF52 pin | Remarks | |-----|-------------------------|-------|-------------------------------------|-----------|-------------------------------------------------------------------------------| | 6 | GND | - | Ground | | | | 7 | GPIO_7 | I/O | General purpose I/O | P0.25 | | | 8 | SWO/TRACE_DO/<br>GPIO_8 | I/O | General purpose I/O | P1.00 | May be used for parallel/serial trace debug | | 9 | VCC_IO | I | Module I/O level voltage input | | Must be connected to VCC on NINA-B3 | | 10 | VCC | I | Module supply voltage input | | 1.7-3.6 V range | | 11 | SWDCLK | I | Serial Wire Debug port clock signal | SWDCLK | | | 12 | GND | - | Ground | | | | 13 | ANT | I/O | Tx/Rx antenna interface | | $50\Omega$ nominal characteristic impedance, only used with NINA-B301 modules | | 14 | GND | - | Ground | | | | 15 | SWDIO | I/O | Serial Wire Debug port data signal | SWDIO | | | 16 | GPIO_16 | I/O | Analog function enabled GPIO | P0.03 | Pin is analog capable, radio sensitive pin <sup>1</sup> | | 17 | GPIO_17 | I/O | Analog function enabled GPIO | P0.28 | Pin is analog capable, radio sensitive pin <sup>1</sup> | | 18 | GPIO_18 | I/O | Analog function enabled GPIO | P0.02 | Pin is analog capable, radio sensitive pin <sup>1</sup> | | 19 | RESET_N | I/O | System reset input | P0.18 | Active low | | 20 | GPIO_20 | I/O | Analog function enabled GPIO | P0.31 | Pin is analog capable, radio sensitive pin <sup>1</sup> | | 21 | GPIO_21 | I/O | General purpose I/O | P1.12 | Radio sensitive pin¹ | | 22 | GPIO_22 | I/O | General purpose I/O | P1.13 | Radio sensitive pin <sup>1</sup> | | 23 | GPIO_23 | I/O | Analog function enabled GPIO | P0.29 | Pin is analog capable, radio sensitive pin <sup>1</sup> | | 24 | GPIO_24 | I/O | Analog function enabled GPIO | P0.30 | Pin is analog capable, radio sensitive pin <sup>1</sup> | | 25 | GPIO_25 | I/O | Analog function enabled GPIO | P0.04 | Pin is analog capable | | 26 | GND | - | Ground | | | | 27 | GPIO_27 | I/O | Analog function enabled GPIO | P0.05 | Pin is analog capable | | 28 | NFC1/GPIO_28 | I/O | NFC pin 1 (default) | P0.09 | May be used as GPIO, radio sensitive pin <sup>1</sup> | | 29 | NFC2/GPIO_29 | I/O | NFC pin 2 (default) | P0.10 | May be used as GPIO, radio sensitive pin <sup>1</sup> | | 30 | GND | - | Ground | | | | 31 | VBUS | I | USB interface 5 V input | VBUS | Must be connected to 5 V for the USB interface to work | | 32 | TRACE_D2/GPIO_32 | I/O | General purpose I/O | P0.11 | May be used for parallel trace debug | | 33 | TRACE_D3/GPIO_33 | I/O | General purpose I/O | P1.09 | May be used for parallel trace debug | | 34 | GPIO_34 | I/O | General purpose I/O | P1.08 | | | 35 | GPIO_35 | I/O | General purpose I/O | P1.01 | Radio sensitive pin <sup>1</sup> | | 36 | GPIO_36 | I/O | General purpose I/O | P1.02 | Radio sensitive pin <sup>1</sup> | | 37 | GPIO_37 | I/O | General purpose I/O | P1.03 | Radio sensitive pin <sup>1</sup> | | 38 | GPIO_38 | I/O | General purpose I/O | P1.10 | Radio sensitive pin <sup>1</sup> | | 39 | GPIO_39 | I/O | General purpose I/O | P1.11 | Radio sensitive pin <sup>1</sup> | | 40 | GPIO_40 | I/O | General purpose I/O | P1.15 | Radio sensitive pin <sup>1</sup> | | 41 | GPIO_41 | I/O | General purpose I/O | P1.14 | Radio sensitive pin <sup>1</sup> | | 42 | GPIO_42 | I/O | General purpose I/O | P0.26 | | | 43 | GPIO_43 | I/O | General purpose I/O | P0.06 | | | 44 | GPIO_44 | I/O | General purpose I/O | P0.27 | | | 45 | TRACE_CLK/GPIO_45 | 5 1/0 | General purpose I/O | P0.07 | May be used for parallel trace debug | $<sup>^{\</sup>scriptsize 1}$ It is recommended to keep frequencies below 10 kHz, and only use standard drive strength on these digital pins. | No. | Name | I/O | Description | nRF52 pin | Remarks | |-----|------------------|-----|------------------------------|-----------|--------------------------------------------------------------------------------------------| | 46 | TRACE_D1/GPIO_46 | I/O | General purpose I/O | P0.12 | May be used for parallel trace debug | | 47 | QSPI_D3/GPIO_47 | I/O | General purpose I/O | P0.23 | Recommended pin for QSPI_D3 | | 48 | QSPI_D1/GPIO_48 | I/O | General purpose I/O | P0.21 | Recommended pin for QSPI_D1 | | 49 | QSPI_D2/GPIO_49 | I/O | General purpose I/O | P0.22 | Recommended pin for QSPI_D2 | | 50 | QSPI_D0/GPIO_50 | I/O | General purpose I/O | P0.20 | Recommended pin for QSPI_D0 | | 51 | QSPI_CS/GPIO_51 | I/O | General purpose I/O | P0.17 | Recommended pin for QSPI_CS | | 52 | QSPI_CLK/GPIO_52 | I/O | General purpose I/O | P0.19 | Recommended pin for QSPI_CLK | | 53 | GND | - | Ground | | | | 54 | USB_DP | I/O | USB differential data signal | USB_DP | | | 55 | USB_DM | I/O | USB differential data signal | USB_DM | | | | EGP | - | Exposed Ground Pins | | The exposed pins in the center of the module should be connected to GND | | | EAGP | - | Exposed Antenna Ground Pins | | Only on NINA-B306. The exposed pins underneath the antenna area should be connected to GND | Table 7: NINA-B30 series pin-out # 3.2 NINA-B31 series pin assignment (with u-connectXpress) The pin-out as shown in Figure 4 describes the pin configuration used by the u-connectXpress software. Figure 4: NINA-B31 series pin assignment (top view) The grey pins in the center of the modules are GND pins. The outline of NINA-B311 ends at the dotted line as shown in Figure 4, where the antenna area of NINA-B312 and NINA-B316 begins. The four grey pins with dotted outlines in the antenna area are GND pins and are only present on NINA-B316. Follow this pin layout when using the u-connectXpress software. No interfaces can be moved or added. ⚠ Do not apply an NFC field to the NFC pins when they are configured as GPIOs as it can cause permanent damage to the module. While using the u-connectXpress software, these pins will always be set to the NFC mode. See section 4.2.8 for more information. | No. | Name | 1/0 | Description | Remarks | |-----|----------------|-----|---------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------| | 1 | RED | 0 | RED system status signal | Active low, should be routed to an RGB LED | | 2 | IO_2 | I/O | u-connextXpress (uX) IO pin | Can be used for manual digital I/O | | 3 | IO_3 | I/O | uX IO pin | Can be used for manual digital I/O | | 4 | IO_4 | I/O | uX IO pin | Can be used for manual digital I/O | | 5 | IO_5 | I/O | uX IO pin | Can be used for manual digital I/O | | 6 | GND | - | Ground | | | 7 | GREEN/SWITCH_1 | I/O | This signal is multiplexed:<br>GREEN: System status signal.<br>SWITCH_1: Multiple functions | Active low. GREEN: Should be routed to an RGB LED. SWITCH_1: See section 2.8.3 for more information. | | 8 | BLUE | 0 | BLUE system status signal | Active low, should be routed to an RGB LED | | 9 | VCC_IO | I | Module I/O level voltage input | Must be connected to VCC on NINA-B3 | | 10 | VCC | I | Module supply voltage input | 1.7-3.6 V range | | 11 | RSVD | - | RESERVED pin | Leave unconnected | | 12 | GND | - | Ground | | | 13 | ANT | I/O | Tx/Rx antenna interface | $50~\Omega$ nominal characteristic impedance, only used with NINA-B311 modules | | 14 | GND | - | Ground | | | 15 | RSVD | - | RESERVED pin | Leave unconnected | | 16 | UART_DTR | 0 | UART data terminal ready signal | Used to indicate system status | | 17 | UART_DSR | I | UART data set ready signal | Used to change the system modes | | 18 | SWITCH_2 | I | Multiple functions | Active low, see section 2.8.3 for more information. | | 19 | RESET_N | I | External system reset input | Active low | | 20 | UART_RTS | 0 | UART request to send control signal | Used only when hardware flow control is enabled | | 21 | UART_CTS | I | UART clear to send control signal | Used only when hardware flow control is enabled | | 22 | UART_TXD | 0 | UART data output | Also used by the bootloader | | 23 | UART_RXD | I | UART data input | Also used by the bootloader | | 24 | IO_24 | I/O | uX IO pin | Can be used for manual digital I/O | | 25 | IO_25 | I/O | uX IO pin | Can be used for manual digital I/O | | 26 | GND | - | Ground | | | 27 | IO_27 | I/O | uX IO pin | Can be used for manual digital I/O | | 28 | NFC1 | I/O | NFC pin 1 | | | 29 | NFC2 | I/O | NFC pin 2 | | | 30 | GND | - | Ground | | | 31 | RSVD | - | RESERVED pin | Leave unconnected | | 32 | IO_32 | I/O | uX IO pin | Can be used for manual digital I/O | | 33 | IO_33 | I/O | uX IO pin | Can be used for manual digital I/O | | 34 | IO_34 | I/O | uX IO pin | Can be used for manual digital I/O | | 35 | IO_35 | I/O | uX IO pin | Can be used for manual digital I/O | | 36 | IO_36 | I/O | uX IO pin | Can be used for manual digital I/O | | 37 | IO_37 | I/O | uX IO pin | Can be used for manual digital I/O | | 38 | IO_38 | I/O | uX IO pin | Can be used for manual digital I/O | | 39 | IO_39 | I/O | uX IO pin | Can be used for manual digital I/O | | 40 | IO_40 | I/O | uX IO pin | Can be used for manual digital I/O | | No. | Name | I/O | Description | Remarks | |-----|-------|-----|-----------------------------|--------------------------------------------------------------------------------------------| | 41 | IO_41 | I/O | uX IO pin | Can be used for manual digital I/O | | 42 | IO_42 | I/O | uX IO pin | Can be used for manual digital I/O | | 43 | IO_43 | I/O | uX IO pin | Can be used for manual digital I/O | | 44 | IO_44 | I/O | uX IO pin | Can be used for manual digital I/O | | 45 | IO_45 | I/O | uX IO pin | Can be used for manual digital I/O | | 46 | IO_46 | I/O | uX IO pin | Can be used for manual digital I/O | | 47 | IO_47 | I/O | uX IO pin | Can be used for manual digital I/O | | 48 | IO_48 | I/O | uX IO pin | Can be used for manual digital I/O | | 49 | IO_49 | I/O | uX IO pin | Can be used for manual digital I/O | | 50 | IO_50 | I/O | uX IO pin | Can be used for manual digital I/O | | 51 | IO_51 | I/O | uX IO pin | Can be used for manual digital I/O | | 52 | IO_52 | I/O | uX IO pin | Can be used for manual digital I/O | | 53 | GND | - | Ground | | | 54 | RSVD | - | RESERVED pin | Leave unconnected | | 55 | RSVD | - | RESERVED pin | Leave unconnected | | | EGP | - | Exposed Ground Pins | The exposed pins in the center of the module should be connected to GND | | | EAGP | - | Exposed Antenna Ground Pins | Only on NINA-B316. The exposed pins underneath the antenna area should be connected to GND | Table 8: NINA-B31 series with u-connectXpress software pin-out # 4 Electrical specifications Stressing the device above one or more of the ratings listed in the Absolute maximum rating section may cause permanent damage. These are stress ratings only. Operating the module at these or at any conditions other than those specified in the Operating conditions section of this document should be avoided. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Operating condition ranges define those limits within which the functionality of the device is guaranteed. Where application information is given, it is advisory only and does not form part of the specification. # 4.1 Absolute maximum ratings | Symbol | Description | Condition | Min | Max | Unit | |--------|---------------------------|-----------------------------------------------------------|------|-----------|------| | VCC | Module supply voltage | Input DC voltage at VCC pin | -0.3 | 3.9 | V | | V_DIO | Digital pin voltage | Input DC voltage at any digital I/O pin, VCC $\leq$ 3.6 V | -0.3 | VCC + 0.3 | V | | | | Input DC voltage at any digital I/O pin, VCC > 3.6 V | -0.3 | 3.9 | V | | P_ANT | Maximum power at receiver | Input RF power at antenna pin | | +10 | dBm | Table 9: Absolute maximum ratings ⚠ The product is not protected against overvoltage or reversed voltages. The voltage spikes exceeding the power supply voltage specification, provided in Table 9, must be limited to the values within the specified boundaries by using appropriate protection devices. #### 4.1.1 Maximum ESD ratings | Parameter | Max | Unit | Remarks | |--------------------------------------------------|-----|------|------------------------------------------| | ESD sensitivity for all pins except <b>ANT</b> , | 2 | kV | Human body model according to JS-001 | | SWDCLK and SWDIO | 500 | V | Charged device model according to JS-002 | | ESD indirect contact discharge | ±8* | kV | According to EN 301 489-1 | <sup>\* =</sup> Tested on EVK-NINA-B3 evaluation board. Table 10: Maximum ESD ratings NINA-B3 series modules are Electrostatic Sensitive Devices and require special precautions while handling. See section 8.4 for ESD handling instructions. # 4.2 Operating conditions Operation beyond the specified operating conditions is not recommended and extended exposure beyond them may affect device reliability. #### 4.2.1 Operating temperature range | Parameter | Min | Max | Unit | |-----------------------|-----|------|------| | Storage temperature | -40 | +125 | °C | | Operating temperature | -40 | +85 | °C | Table 11: Temperature range ### 4.2.2 Supply/Power pins | Symbol | Parameter | Min | Тур | Max | Unit | |------------|-----------------------------------------------|-----|-----|-----|------| | VCC | Input supply voltage | 1.7 | 3.3 | 3.6 | V | | t_RVCC | Supply voltage rise time | | | 60 | ms | | VCC_ripple | VCC input noise peak to peak, 10 - 100 KHz | | | TBD | mV | | | VCC input noise peak to peak, 100 KHz - 1 MHz | | | TBD | mV | | | VCC input noise peak to peak, 1 - 3 MHz | | | TBD | mV | | VCC_IO | I/O reference voltage | | VCC | | V | Table 12: Input characteristics of voltage supply pins #### 4.2.3 Current consumption Table 13 shows the typical current consumption of a NINA-B3 module, independent of software used. | Mode | Condition | Typical | Peak | |---------|------------------------------------------------------------------------------------|---------|------| | Sleep | No clocks running, no RAM data retention | 400 nA | | | Sleep | No clocks running, 64 kB RAM data retention | 880 nA | | | Sleep | No clocks running, 256 kB RAM data retention | 2.3 μΑ | | | Standby | RTC and 64 kB RAM data retention. System running on 32.768 kHz clock from crystal. | 1.3 μΑ | | | Active | CPU running benchmarking tests @ 64 MHz clock speed, all interfaces idle | 3.6 mA | | | Active | Radio RX only | 4.8 mA | | | Active | Radio TX only, 0 dBm output power | 4.9 mA | | | Active | Radio TX only, +8 dBm output power | 14.1 mA | | | Active | CPU running benchmarking tests @ 64 MHz clock speed, Radio TX 0 dBm output power | 9.1 mA | | Table 13: Module VCC current consumption Table 14 shows some typical use cases using the u-connectXpress software and the corresponding current consumption: | | | 3.3 V VCC | | 1.8 V VCC | ; | |---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-------|-----------|-------| | Mode | Condition | Average | Peak | Average | Peak | | Active | Advertising (u-blox Serial Service, Apple iBeacon etc.) at 1 s intervals with +8 dBm output power and 31 bytes payload, CPU and UART interface is running | | | | | | | 1 Mbit/s PHY | 0.93 mA | 20 mA | 1.0 mA | 37 mA | | | CODED PHY | 1.0 mA | 20 mA | 1.3 mA | 37 mA | | Standby | Advertising (u-blox Serial Service, Apple iBeacon etc.) at 1 s intervals with +8 dBm output power and 31 bytes payload | | | | | | | 1 Mbit/s PHY | 50 μΑ | 19 mA | 65 μΑ | 36 mA | | | CODED PHY | 150 μΑ | 19 mA | 230 μΑ | 36 mA | | Active | Connected as peripheral, 50 ms connection interval, +8 dBm output power, no data throughput, CPU and UART interface is running | | | | | | | 1 Mbit/s PHY | 0.98 mA | 20 mA | 1.2 mA | 37 mA | | | 2 Mbit/s PHY | 0.95 mA | 20 mA | 1.2 mA | 37 mA | | | CODED PHY | 1.2 mA | 20 mA | 1.6 mA | 37 mA | | Standby | Connected as peripheral, 50 ms connection interval, +8 dBm output power, no data throughput | | | | | | | 1 Mbit/s PHY | 110 | 19 mA | 150 µA | 36 mA | | Mode | | | 3.3 V VCC | | 1.8 V VCC | : | |-------|--------------------------------------------------------------------|--------------|-----------|-------|-----------|-------| | | Condition | | Average | Peak | Average | Peak | | | | 2 Mbit/s PHY | 99 μΑ | 19 mA | 130 μΑ | 36 mA | | | | CODED PHY | 380 μΑ | 19 mA | 590 μΑ | 36 mA | | Sleep | UART DSR pin is used to enter the sleep mode.<br>No RAM retention. | | 400 nA | 4 mA | 400 nA | 4 mA | Table 14: Current consumption during typical use cases The standby mode advertising and connected use cases described in Table 14 list the average current consumption of a NINA-B3 module when using the typical configuration of a 1 s Bluetooth Low Energy advertising interval and a 50 ms Bluetooth Low Energy connection interval. The graphs in Figure 5 and Figure 6 have been calculated, based on NINA-B3 measurement data, to show the average current consumption if different advertising or connection intervals have been configured. They also show a comparison of different output power configurations. ⚠ Make sure that the configured output power of your product does not exceed the maximum allowed limits of your intended target market(s). See the 'Regulatory information and requirements' section of the NINA-B3 Series System Integration Manual [3] for information. Figure 5: The average standby current for various module configurations and advertising intervals, 1 Mbit/s PHY is used. Figure 6: The average standby current for various module configurations and connection intervals, 1 Mbit/s PHY is used and no data is being sent over the link. Figure 7: Average standby and TX current for different Bluetooth Low Energy PHY configurations when transmitting a 1 kB data packet at various intervals The graph in Figure 7 has been calculated to show the current consumption of a NINA-B3 module in connected standby mode, waking up to transmit a 1 kB data packet at various intervals. The test case has been repeated using different Bluetooth Low Energy PHYs and output power configurations. | Mode | Condition | Typical | Peak | |-----------|----------------------------------------------------------------------------------|---------|------| | Active | USB interface active, current drawn from the VBUS supply | 2.4 mA | | | Suspended | USB interface suspended, the CPU is sleeping, current drawn from the VBUS supply | 262 μΑ | | Table 15: USB VBUS current consumption #### 4.2.4 RF performance | Parameter | Test condition | Min | Тур | Max | Unit | |----------------------------|----------------------------------------------------------|-----|------|-----|------| | Receiver input sensitivity | Conducted at 25 °C, 1 Mbit/s Bluetooth Low Energy mode | | -94 | | dBm | | | Conducted at 25 °C, 2 Mbit/s Bluetooth Low Energy mode | | -91 | | dBm | | | Conducted at 25 °C, 500 kbit/s Bluetooth Low Energy mode | | -97 | | dBm | | | Conducted at 25 °C, 125 kbit/s Bluetooth Low Energy mode | | -100 | | dBm | | Maximum output power | Conducted at 25 °C | | +8 | | dBm | | NINA-B3x2 antenna gain | Mounted on an EVB-NINA-B3 | | +2 | | dBi | | NINA-B3x6 antenna gain | Mounted on an EVB-NINA-B3 | | +2 | | dBi | Table 16: RF performance #### 4.2.5 Antenna radiation patterns The radiation patterns displayed in Table 17 and Table 18 show the antenna gain of the NINA-B3 variants with internal antenna. Figure 8 gives an overview of the measurement procedure, and how the NINA-B3 module is aligned to the XYZ-coordinate system. Figure 8: Measurement procedure for determining radiation patterns. A measurement is taken at every dot in the figure to the left, and is represented as a grid point in the radiation pattern to the right | View | Vertical polarization | Н | orizontal pola | rization | Total (Vertical + Horizontal) | |------|-----------------------|---------|----------------|----------|-------------------------------| | | Anten | | | | | | | | | | | | | | -25 -20 | -15 -10 | -5 0 | 5 | | Table 18: NINA-B3x6 antenna radiation patterns #### 4.2.6 Low frequency crystal The NINA-B3 module includes a low power, low frequency crystal clock source that, among other things, drives the Real-Time Counter (RTC). Use the plot in Figure 9 to determine the frequency error (offset). Figure 9: Plot of the temperature-dependent frequency offset for the low frequency crystal clock source As crystal sources age and degrade with time some additional drift in their offset frequency is expected. Normally, the factors causing this degradation stabilize and have lesser effect on the device over time. The NINA-B3 low frequency crystal typically ages no more than +/- 3 ppm over the first year after production. #### 4.2.7 RESET\_N pin | Pin name | Parameter | Min | Тур | Max | Unit | Remarks | |----------|-----------------------------|-----|-----|---------|------|------------------------------------| | RESET_N | Low-level input | 0 | | 0.3*VCC | V | | | | Internal pull-up resistance | | 13 | | kΩ | | | | RESET duration | | | 55 | ms | Time taken to release a pin reset. | Table 19: RESET\_N pin characteristics #### 4.2.8 Digital pins | Pin name | Parameter | Min | Тур | Max | Unit | Remarks | |--------------------|---------------------------------------------|---------|-----|---------|------|-------------------------| | Any digital<br>pin | Input characteristic:<br>Low-level input | 0 | | 0.3*VCC | V | | | | Input characteristic:<br>high-level input | 0.7*VCC | | VCC | V | | | | Output characteristic:<br>Low-level output | 0 | | 0.4 | V | Standard drive strength | | | | 0 | | 0.4 | V | High drive strength | | | Output characteristic:<br>High-level output | VCC-0.4 | | VCC | V | Standard drive strength | | | | VCC-0.4 | | VCC | V | High drive strength | | | Sink/Source current | 1 | 2 | 4 | mA | Standard drive strength | | | | 3 | | | mA | High drive strength, VCC < 2.7 V | |---------------------|----------------------------|---|--------|----|----|------------------------------------------------------------------| | | | 6 | 9 | 14 | mA | High drive strength, VCC ≥ 2.7 V | | | Rise/Fall time | | 9 – 25 | | ns | Standard drive strength, depending on load capacitance | | | | | 4-8 | | ns | High drive strength, depending on load capacitance | | | Input pull-up resistance | | 13 | | kΩ | Can be added to any GPIO pin configured as input | | | Input pull-down resistance | | 13 | | kΩ | Can be added to any GPIO pin configured as input | | GPIO_28,<br>GPIO_29 | Leakage current | | 1 | 4 | μΑ | When not configured for NFC and driven to different logic levels | Table 20: Digital pin characteristics ## 4.2.9 I2C pull-up resistor values | Symbol | Parameter | Bus capacitance | Min | Тур | Max | Unit | |------------------------------------------------------|---------------------------------------------|-----------------|-----|-----|-----|------| | R_PUstandard | External pull-up resistance required on I2C | 10 pF | 1 | - | 115 | kΩ | | interface in standard mode (100 Kbps) | 50 pF | 1 | - | 23 | kΩ | | | | 200 pF | 1 | - | 6 | kΩ | | | | | 400 pF | 1 | - | 3 | kΩ | | R_PUfast External pull-up resistance required on I2C | · | 10 pF | 1 | - | 35 | kΩ | | | interface in fast mode (400 Kbps) | 50 pF | 1 | - | 7 | kΩ | | | | 200 pF | 1 | - | 1.5 | kΩ | | | | 400 pF | 1 | - | 1 | kΩ | Table 21: Suggested pull-up resistor values ### 4.2.10 Analog comparator | Symbol | Parameter | Min | Тур | Max | Unit | |-------------|------------------------------------------------------------------------------|-----|-----|-----|------| | I_powersave | Current consumption when the comparator is in 'power save' mode | | 2 | | μΑ | | I_balenced | Current consumption when the comparator is in 'balanced' mode | | 5 | | μΑ | | I_speed | Current consumption when the comparator is in 'high speed' mode | | 10 | | μΑ | | I_lowpower | Current consumption of the low power comparator | | 0.5 | | μΑ | | t_powersave | Time to generate interrupt/event when the comparator is in 'power save' mode | | 0.6 | | μs | | t_balanced | Time to generate interrupt/event when the comparator is in 'balanced' mode | | 0.2 | | μs | | t_speed | Time to generate interrupt/event when the comparator is in 'high speed' mode | | 0.1 | | μs | | t_lowpower | Time to generate interrupt/event for the low power comparator | | 5 | | μs | Table 22: Electrical specification of the two analog comparators ## 5 Mechanical specifications ## 5.1 NINA-B3x1 Mechanical specification Figure 10: NINA-B3x1 mechanical outline Figure 11: NINA-B3 detailed dimensions | Parameter | Description | Typical [mm] | [mil] | Tolerance [mm] | [mil] | |-----------|-------------------------------------------------------|--------------|-------|----------------|------------| | Α | Module PCB length | 11.6 | 456.7 | +0.20/-0.10 | +7.9/-3.9 | | В | Module PCB width | 10.0 | 393.7 | +0.20/-0.10 | +7.9/-3.9 | | С | Module thickness | 2.23 | 87.8 | +0.40/-0.20 | +15.8/-7.9 | | ccc | Seating plane coplanarity | 0.10 | 3.9 | +0.02/-0.10 | +0.8/-3.9 | | D | Horizontal edge to pin no. 1 center | 1.80 | 70.9 | +/-0.10 | +/-3.9 | | E | Vertical edge to pin no. 1 center | 0.875 | 34.4 | +/-0.10 | +/-3.9 | | F | Vertical pin no. 1 center to lateral pin center | 2.125 | 83.7 | +/-0.05 | +/-2.0 | | G | Depanelizing residual | 0.10 | 3.9 | +0.25/-0.1 | +9.8/-3.9 | | Н | Lateral and antenna row pin to pin pitch | 1.00 | 39.4 | +/-0.05 | +/-2.0 | | 1 | Lateral, antenna row and outer pin width | 0.70 | 27.6 | +/-0.05 | +/-2.0 | | J | Lateral and antenna row pin length | 1.15 | 45.3 | +/-0.05 | +/-2.0 | | K | Horizontal pin no. 1 center to central pin center | 6.225 | 245.1 | +/-0.05 | +/-2.0 | | L | Vertical pin no. 1 center to central pin center | 2.40 | 94.5 | +/-0.05 | +/-2.0 | | M | Horizontal pin no. 1 center to inner row pin center | 1.45 | 57.1 | +/-0.05 | +/-2.0 | | N | Vertical pin no. 1 center to inner row pin center | 1.375 | 54.1 | +/-0.05 | +/-2.0 | | 0 | Central, inner and outer row pin width and length | 0.70 | 27.6 | +/-0.05 | +/-2.0 | | Р | Central pin to central pin pitch | 1.15 | 45.3 | +/-0.05 | +/-2.0 | | Q | Inner row pin to pin pitch | 1.10 | 43.3 | +/-0.05 | +/-2.0 | | R | Horizontal pin no. 1 center to antenna row pin center | 8.925 | 351.4 | +/-0.05 | +/-2.0 | | S | Outer row pin to pin pitch | 1.00 | 39.4 | +/-0.05 | +/-2.0 | | Т | Vertical pin no. 1 center to outer row pin center | 0.125 | 4.9 | +/-0.05 | +/-2.0 | | U | Horizontal pin no. 1 center to outer row pin center | 1.15 | 45.3 | +/-0.05 | +/-2.0 | | Υ | Horizontal pin no. 1 center to lateral pin center | 0.075 | 3.0 | +/-0.05 | +/-2.0 | | | Module weight [g] | <1.0 | | | | Table 23: NINA-B3x1 mechanical outline data ## 5.2 NINA-B3x2 Mechanical specification Figure 12: NINA-B3x2 mechanical outline Figure 13: NINA-B3 detailed dimensions | Parameter | Description | Typical [mm] | [mil] | Tolerance [mm] | [mil] | |-----------|-------------------------------------------------------|--------------|-------|----------------|------------| | Α | Module PCB length | 15.0 | 590.6 | +0.20/-0.10 | +7.9/-3.9 | | В | Module PCB width | 10.0 | 393.7 | +0.20/-0.10 | +7.9/-3.9 | | С | Module thickness | 2.23 | 87.8 | +0.40/-0.20 | +15.8/-7.9 | | ccc | Seating plane coplanarity | 0.10 | 3.9 | +0.02/-0.10 | +0.8/-3.9 | | D | Horizontal edge to pin no. 1 center | 1.80 | 70.9 | +/-0.10 | +/-3.9 | | E | Vertical edge to pin no. 1 center | 0.875 | 34.4 | +/-0.10 | +/-3.9 | | F | Vertical pin no. 1 center to lateral pin center | 2.125 | 83.7 | +/-0.05 | +/-2.0 | | G | Depanelizing residual | 0.10 | 3.9 | +0.25/-0.1 | +9.8/-3.9 | | Н | Lateral and antenna row pin to pin pitch | 1.00 | 39.4 | +/-0.05 | +/-2.0 | | I | Lateral, antenna row and outer pin width | 0.70 | 27.6 | +/-0.05 | +/-2.0 | | J | Lateral and antenna row pin length | 1.15 | 45.3 | +/-0.05 | +/-2.0 | | K | Horizontal pin no. 1 center to central pin center | 6.225 | 245.1 | +/-0.05 | +/-2.0 | | L | Vertical pin no. 1 center to central pin center | 2.40 | 94.5 | +/-0.05 | +/-2.0 | | M | Horizontal pin no. 1 center to inner row pin center | 1.45 | 57.1 | +/-0.05 | +/-2.0 | | N | Vertical pin no. 1 center to inner row pin center | 1.375 | 54.1 | +/-0.05 | +/-2.0 | | 0 | Central, inner and outer row pin width and length | 0.70 | 27.6 | +/-0.05 | +/-2.0 | | P | Central pin to central pin pitch | 1.15 | 45.3 | +/-0.05 | +/-2.0 | | Q | Inner row pin to pin pitch | 1.10 | 43.3 | +/-0.05 | +/-2.0 | | R | Horizontal pin no. 1 center to antenna row pin center | 8.925 | 351.4 | +/-0.05 | +/-2.0 | | S | Outer row pin to pin pitch | 1.00 | 39.4 | +/-0.05 | +/-2.0 | | Т | Vertical pin no. 1 center to outer row pin center | 0.125 | 4.9 | +/-0.05 | +/-2.0 | | U | Horizontal pin no. 1 center to outer row pin center | 1.15 | 45.3 | +/-0.05 | +/-2.0 | | V | PCB and antenna thickness | 3.83 | 150.8 | +0.40/-0.20 | +15.8/-7.9 | | W | Module antenna width | 3.8 | 149.6 | +/-0.20 | +/-7.9 | | X | Antenna overhang outside module outline on any side | 0.0 | 0.0 | +0.60 | +23.6 | | Υ | Horizontal pin no. 1 center to lateral pin center | 0.075 | 3.0 | +/-0.05 | +/-2.0 | | | Module weight [g] | <1.0 | | | | | | | | | | | Table 24: NINA-B3x2 mechanical outline data ## 5.3 NINA-B3x6 Mechanical specification Figure 14: NINA-B3x6 mechanical outline Figure 15: NINA-B3 detailed dimensions Parameter Description Typical [mm] [mil] Tolerance [mm] [mil] | Α | Module PCB length | 15.0 | 590.6 | +0.20/-0.10 | +7.9/-3.9 | |-----|--------------------------------------------------------------------------|-------|-------|-------------|------------| | В | Module PCB width | 10.0 | 393.7 | +0.20/-0.10 | +7.9/-3.9 | | С | Module thickness | 2.23 | 87.8 | +0.40/-0.20 | +15.8/-7.9 | | ссс | Seating plane coplanarity | 0.10 | 3.9 | +0.02/-0.10 | +0.8/-3.9 | | D | Horizontal edge to pin no. 1 center | 1.80 | 70.9 | +/-0.10 | +/-3.9 | | E | Vertical edge to pin no. 1 center | 0.875 | 34.4 | +/-0.10 | +/-3.9 | | F | Vertical pin no. 1 center to lateral pin center | 2.125 | 83.7 | +/-0.05 | +/-2.0 | | G | Depanelizing residual | 0.10 | 3.9 | +0.25/-0.1 | +9.8/-3.9 | | Н | Lateral and antenna row pin to pin pitch | 1.00 | 39.4 | +/-0.05 | +/-2.0 | | I | Lateral, antenna row and outer pin width | 0.70 | 27.6 | +/-0.05 | +/-2.0 | | J | Lateral and antenna row pin length | 1.15 | 45.3 | +/-0.05 | +/-2.0 | | K | Horizontal pin no. 1 center to central pin center | 6.225 | 245.1 | +/-0.05 | +/-2.0 | | L | Vertical pin no. 1 center to central pin center | 2.40 | 94.5 | +/-0.05 | +/-2.0 | | М | Horizontal pin no. 1 center to inner row pin center | 1.45 | 57.1 | +/-0.05 | +/-2.0 | | N | Vertical pin no. 1 center to inner row pin center | 1.375 | 54.1 | +/-0.05 | +/-2.0 | | 0 | Central, inner and outer row pin width and length | 0.70 | 27.6 | +/-0.05 | +/-2.0 | | Р | Central pin to central pin pitch | 1.15 | 45.3 | +/-0.05 | +/-2.0 | | Q | Inner row pin to pin pitch | 1.10 | 43.3 | +/-0.05 | +/-2.0 | | R | Horizontal pin no. 1 center to antenna row pin center | 8.925 | 351.4 | +/-0.05 | +/-2.0 | | S | Outer row pin to pin pitch | 1.00 | 39.4 | +/-0.05 | +/-2.0 | | Т | Vertical pin no. 1 center to outer row pin center | 0.125 | 4.9 | +/-0.05 | +/-2.0 | | U | Horizontal pin no. 1 center to outer row pin center | 1.15 | 45.3 | +/-0.05 | +/-2.0 | | Υ | Horizontal pin no. 1 center to lateral pin center | 0.075 | 3.0 | +/-0.05 | +/-2.0 | | ZA1 | Horizontal pin no. 1 center to first set of antenna GND pins pin center | 10.0 | 393.7 | +/-0.05 | +/-2.0 | | ZA2 | Horizontal pin no. 1 center to second set of antenna GND pins pin center | 12.55 | 494.1 | +/-0.05 | +/-2.0 | | ZB | Vertical pin no.1 center to antenna GND pin center | 0.225 | 8.9 | +/-0.05 | +/-2.0 | | ZL | Antenna GND pin width and length | 0.70 | 27.6 | +/-0.05 | +/-2.0 | | | Module weight [g] | <1.0 | | | | | | | | | | | Table 25: NINA-B3x6 mechanical outline data ## 6 Qualification and approvals ## 6.1 Compliance with the RoHS directive The NINA-B3 series modules comply with the Directive 2011/65/EU (EU RoHS 2) and its amendment Directive (EU) 2015/863 (EU RoHS 3). ### 6.2 Country approvals The NINA-B3x1 and NINA-B3x2 modules are certified for use in the following countries/regions: | Country/region | NINA-B3x1 | NINA-B3x2 | NINA-B3x6 | |----------------|-----------|-----------|-----------| | Europe | Approved | Approved | Approved | | USA | Approved | Approved | Approved | | Canada | Approved | Approved | Approved | | Japan | Approved | Approved | Approved | | Taiwan | Approved | Approved | Approved | | South Korea | Approved | Approved | Approved | | Brazil | Approved | Approved | Approved | | Australia | Approved | Approved | Approved | | New Zealand | Approved | Approved | Approved | | South Africa | Approved | Approved | Approved | | | | | | See the NINA-B3 series System Integration Manual [3] for detailed information about the regulatory requirements that must be met when using NINA-B3 modules in an end product. ## 6.3 Bluetooth qualification The NINA-B3 module series have been qualified as an end product according to the Bluetooth 5.0 specification. | Product type | QD ID | Listing Date | |--------------|--------|--------------| | End product | 118016 | 14-Sep-2018 | Table 26: NINA-B3 series Bluetooth qualified design ID ## 7 Antennas J This section is moved to the NINA-B3 series System Integration Manual [3]. ## 8 Product handling ## 8.1 Packaging The NINA-B3 series modules are delivered as hermetically sealed, reeled tapes to enable efficient production, production lot set-up and tear-down. For more information about packaging, see the u-blox Package Information Guide [1]. ### 8.1.1 Reels The NINA-B3 modules are deliverable in quantities of 500 pieces on a reel. The reel types for the NINA-B3 modules are provided in Table 27 and detailed information about the reel types are described in the u-blox Package Information Guide [1]. | Model | Reel Type | |-----------|-----------| | NINA-B3x1 | B1 | | NINA-B3x2 | A3 | | NINA-B3x6 | A3 | Table 27: Reel types for different models of the NINA-B3 series ### 8.1.2 Tapes Figure 16 shows the position and orientation of the NINA-B3 modules as they are delivered on tape. Feed direction ———— Figure 16: Orientation of NINA-B3 modules on tape. The dimensions of the tapes are specified in Figure 17 and Figure 18. - NOTES: 1. 10 SPROCKET HOLE PITCH CUMULATIVE TOLERANCE ±0.2 2. POCKET POSITION RELATIVE TO SPROCKET HOLE MEASURED AS TRUE POSITION OF POCKET, NOT POCKET HOLE. 3. AO AND BO ARE MEASURED ON A PLANE AT A DISTANCE "R" ABOVE THE BOTTOM OF THE POCKET. Figure 17: NINA-B3x1 tape dimension - NOTES: 1. 10 SPROCKET HOLE PITCH CUMULATIVE TOLERANCE ±0.2 2. POCKET POSITION RELATIVE TO SPROCKET HOLE MEASURED AS TRUE POSITION OF POCKET, NOT POCKET HOLE. 3. AO AND BO ARE MEASURED ON A PLANE AT A DISTANCE "R" ABOVE THE BOTTOM OF THE POCKET. Figure 18: NINA-B3x2 and NINA-B3x6 tape dimension ## 8.2 Moisture sensitivity levels The NINA-B3 series modules are Moisture Sensitive Devices (MSD) in accordance with the IPC/JEDEC specification. The Moisture Sensitivity Level (MSL) relates to the required packaging and handling precautions. The NINA-B3 series modules are rated at MSL level 4. For more information regarding moisture sensitivity levels, labeling and storage, see the u-blox Package Information Guide [1]. For MSL standards, see IPC/JEDEC J-STD-020, which can be downloaded from www.jedec.org. ### 8.3 Reflow soldering Reflow profiles are selected according to u-blox recommendations. See NINA-B3 series System Integration Manual [3] for more information. riangle Failure to observe these recommendations can result in severe damage to the device. ### 8.4 ESD precautions The NINA-B3 series modules contain highly sensitive electronic circuitry and are Electrostatic Sensitive Devices (ESD). Handling the NINA-B3 series modules without proper ESD protection may destroy or damage them permanently. The NINA-B3 series modules are electrostatic sensitive devices (ESD) and require special ESD precautions typically applied to the ESD sensitive components. Section 4.1.1 provides the maximum ESD ratings of the NINA-B3 series modules. Proper ESD handling and packaging procedures must be applied throughout the processing, handling and operation of any application that incorporates the NINA-B3 series module. Failure to observe these recommendations can result in severe damage to the device. ## 9 Labeling and ordering information ### 9.1 Product labeling The labels of the NINA-B3 series modules include important product information as described in this section. Figure 22 illustrates the label of the NINA-B3 series modules, which includes the u-blox logo, production lot, product type number, and certification numbers (if applicable). Figure 22: Location of product type number on the NINA-B3 series module label | Reference | Description | |-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | Date of unit production (year/week) | | 2 | Product version | | 3 | Product name | | 4 | Data Matrix with unique serial number of 19 alphanumeric symbols. The first 3 symbols represent module type number unique to each module variant, the next 12 symbols represent the unique hexadecimal Bluetooth address of the module AABBCCDDEEFF, and the last 4 symbols represent the hardware and firmware version encoded HHFF. | Table 28: NINA-B3 series label description ## 9.2 Explanation of codes Three different product code formats are used. The **Product Name** is used in documentation such as this data sheet and identifies all u-blox products, independent of packaging and quality grade. The **Ordering Code** includes options and quality, while the **Type Number** includes the hardware and software versions. Table 29 below details these three different formats: | Format | Structure | |---------------|-------------------| | Product Name | PPPP-TGVV | | Ordering Code | PPPP -TGVV-TTQ | | Type Number | PPPP -TGVV-TTQ-XX | Table 29: Product code formats Table 30 explains the parts of the product code. | Code | Meaning | Example | |------|--------------------------------------------------------|---------------------------------------------| | PPPP | Form factor | NINA | | TG | Platform (Technology and Generation) | B3: Bluetooth Generation 3 | | | T – Dominant technology, for example, W: Wi-Fi, B: | | | | Bluetooth | | | | G - Generation | | | VV | Variant based on the same platform; range [0099] | 11: default configuration, with antenna pin | | TT | Major product version | 00: first revision | | Q | Quality grade | B: professional grade | | | A: Automotive | | | | B: Professional | | | | C: Standard | | | XX | Minor product version (not relevant for certification) | Default value is 00 | Table 30: Part identification code ## 9.3 Ordering information | Ordering Code | Product | |---------------|----------------------------------------------------------------------------------------------------------------------------| | NINA-B301-00B | NINA-B3 module with antenna pin, open CPU for custom applications | | NINA-B302-00B | NINA-B3 module with internal PIFA antenna, open CPU for custom applications | | NINA-B306-00B | NINA-B3 module with internal PCB antenna, open CPU for custom applications | | NINA-B311-00B | NINA-B3 module with antenna pin, pre-flashed with software version 1.0.0 and locked for use with u-connectXpress | | NINA-B311-01B | NINA-B3 module with antenna pin, pre-flashed with software version 2.0.0 and locked for use with u-connectXpress | | NINA-B312-00B | NINA-B3 module with internal PIFA antenna, pre-flashed with software version 1.0.0 and locked for use with u-connectXpress | | NINA-B312-01B | NINA-B3 module with internal PIFA antenna, pre-flashed with software version 2.0.0 and locked for use with u-connectXpress | | NINA-B316-01B | NINA-B3 module with internal PCB antenna, pre-flashed with software version 2.0.0 and locked for use with u-connectXpress | Table 31: Product ordering codes # Appendix ## A Glossary | Abbreviation | Definition | | | |--------------|---------------------------------------------|--|--| | ADC | Analog to Digital Converter | | | | BLE | Bluetooth Low Energy | | | | BPF | Band Pass Filter | | | | CTS | Clear To Send | | | | EDM | Extended Data mode | | | | ESD | Electro Static Discharge | | | | FCC | Federal Communications Commission | | | | GATT | Generic ATTribute profile | | | | GPIO | General Purpose Input/Output | | | | IC | Industry Canada | | | | 12C | Inter-Integrated Circuit | | | | MCU | Micro Controller Unit | | | | MSD | Moisture Sensitive Device | | | | QSPI | Quad Serial Peripheral Interface | | | | RTS | Request To Send | | | | SPI | Serial Peripheral Interface | | | | TBD | To be Defined | | | | UART | Universal Asynchronous Receiver/Transmitter | | | Table 32: Explanation of the abbreviations and terms used ## Related documents - [1] u-blox Package information guide, UBX-14001652 - [2] u-blox Short range AT commands manual, UBX-14044127 - [3] NINA-B3 series System integration manual, UBX-17056748 - [4] NINA-B31 Getting started, UBX-18022394 For regular updates to u-blox documentation and to receive product change notifications, register on our homepage (www.u-blox.com). ## **Revision history** | Revision | Date | Name | Comments | |----------|-------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | R01 | 10-Nov-2017 | ajoh, apet | Initial release. | | R02 | 8-Jun-2018 | ajoh, kgom | Removed Arm Mbed software option. Updated the mechanical specification (Section 5). Updated RF parameters such as output power and receiver sensitivity (Table 3). Added current consumption data when running the u-blox connectivity software (Table 14). | | R03 | 13-Sep-2018 | ajoh, kgom | Changed the product status to Initial Production. Updated Table 1 and Table 2. In Table 24, modified the module PCB length to 15. Included information about Drive strength in GPIO (section 2.7.1) and limitations of the radio sensitive pins in section 3.1. Added some digital pin characteristics in section 4.2.8. Moved certification, qualification and antenna information (previously sections 6 and 7) to the NINA-B3 System Integration Manual. | | R04 | 14-Feb-2019 | mape, ajoh | Updated Section 6 with further country approvals. Added NINA-B3x6 as a product. Added u-blox JavaScript software as a software option (-20B). | | R05 | 16-Apr-2019 | ajoh | Changed the product status to Initial Production. Added more detailed current consumption data in the Electrical Specifications (Section 4). Added tolerances to the Mechanical Specification (Section 5). Updated country approvals list in the Qualification and approvals section (Section 6.2). | | R06 | 10-May-2019 | ajoh | Added antenna radiation patterns for internal antenna variants NINA-B3x2 and NINA-B3x6. Added hardware version numbers and updated the software version to 1.0.1 for u-connectScript variants in the "applicable products" table on page 2. | | R07 | 20-Jan-2020 | mwej | Updated Country approvals (section 6.2). Added info about RoHS 3 compliance (section 6.1). Added Tape dimensions (section 8.1.2). Updated ESD HBM and CDM voltages (section 4.1.1). Corrected mil dimensions (parameter A, E and F) in mechanical specification (chapter 5). | | R08 | 16-Jun-2020 | ajoh, mape | Updated the ESD rating section (4.1.1) to match actual u-blox qualification ratings. Removed the earlier claim suggesting that the module has an automatic over and under temperature shut-down feature in section 2.3.2. Added section 4.2.6 specifying the frequency offset of the low frequency crystal. Removed u-connectScript references and products from document. | ## **Contact** For complete contact information, visit us at www.u-blox.com. #### u-blox Offices #### North, Central and South America #### u-blox America, Inc. Phone: +1 703 483 3180 E-mail: info\_us@u-blox.com ### **Regional Office West Coast:** Phone: +1 408 573 3640 E-mail: info\_us@u-blox.com ### **Technical Support:** Phone: +1 703 483 3185 E-mail: support@u-blox.com ### Headquarters Europe, Middle East, Africa #### u-blox AG Phone: +41 44 722 74 44 E-mail: info@u-blox.com Support: support@u-blox.com #### Asia, Australia, Pacific ### u-blox Singapore Pte. Ltd. Phone: +65 6734 3811 E-mail: info\_ap@u-blox.com Support: support\_ap@u-blox.com #### Regional Office Australia: Phone: +61 2 8448 2016 E-mail: info\_anz@u-blox.com Support: support\_ap@u-blox.com #### Regional Office China (Beijing): Phone: +86 10 68 133 545 E-mail: info\_cn@u-blox.com Support: support\_cn@u-blox.com ### Regional Office China (Chongqing): Phone: +86 23 6815 1588 E-mail: info\_cn@u-blox.com Support: support\_cn@u-blox.com ### Regional Office China (Shanghai): Phone: +86 21 6090 4832 E-mail: info\_cn@u-blox.com Support: support\_cn@u-blox.com ### Regional Office China (Shenzhen): Phone: +86 755 8627 1083 E-mail: info\_cn@u-blox.com Support: support\_cn@u-blox.com ### Regional Office India: Phone: +91 80 405 092 00 E-mail: info\_in@u-blox.com Support: support\_in@u-blox.com ### Regional Office Japan (Osaka): Phone: +81 6 6941 3660 E-mail: info\_jp@u-blox.com Support: support\_jp@u-blox.com ### Regional Office Japan (Tokyo): Phone: +81 3 5775 3850 E-mail: info\_jp@u-blox.com Support: support\_jp@u-blox.com ### Regional Office Korea: Phone: +82 2 542 0861 E-mail: info\_kr@u-blox.com Support: support\_kr@u-blox.com ### Regional Office Taiwan: Phone: +886 2 2657 1090 E-mail: info\_tw@u-blox.com Support: support\_tw@u-blox.com ## **X-ON Electronics** Largest Supplier of Electrical and Electronic Components Click to view similar products for Bluetooth Modules (802.15.1) category: Click to view products by U-Blox manufacturer: Other Similar products are found below: A2541R24A10GM BCM20737S CYW20732S 968EMB0019 WT32I-A-AI61C NRF51822-QFAA-R7-G0 BT680F BM83SM1-00AA DAT12 BGM11S12F256GA-BG2 BGM111A256V21R BGM210LA22JNF2 MGM210LA22JNF2 CYBT-333047-02 CYBT-333032-02 EYSPBNZUA NINA-B410-00B NINA-B416-00B NINA-B400-00B BM70BLES1FC2-0B05BA BGX220S22HNA21 BM70BLE01FC2 0B05BA EYSNCNZWW EYSNSNZWW NINA-B306-00B RN4020-V/RMBEC133 1327 RN42HID-I/RM ENW-89829C3KF BLE113-A V1 BLE112-A-V1 451-00001 RN42HID-IRM RN41HCI-IRM BL600-SA-32 EYSHCNZWZ BT820-02 CYBLE-212006-01 ENW89837AUKF ENW89837AWKF ENW-89847A3KF RN4871-I/RM128 451-00002 BM23SPKA1NB9-0B02AA BM71BLES1FC2 0B02AA RN4870-I/RM128 450-0119R BT830-SA-01 CYW20737S BT830-ST-01