



🕳 Sample &









UCC28700-Q1

ZHCSD93-JANUARY 2015

#### UCC28700-Q1 具有一次侧稳压功能的恒压、 恒流控制器

#### 特性 1

符合汽车应用要求

Texas

INSTRUMENTS

- 具有符合 AEC-Q100 的下列结果:
  - 器件温度等级 1: -40℃ 至 125℃
  - 器件人体模型 (HBM) 分类等级 2: ±2kV
  - 器件充电器件模型 (CDM) 分类等级 C4B: 750V
- 小于 30mW 的待机功耗
- 初级端调节 (PSR) 免除了对光耦合器的需要
- ±5% 电压和电流调节 ٠
- 130kHz 最大开关频率
- 针对最高总体效率的准谐振谷值开关运行
- 用来减少电磁干扰 (EMI) 兼容的频率抖动机制(正 ٠ 在申请专利)
- 宽 VDD 范围允许使用小型偏置电容器
- 针对金属氧化物半导体场效应晶体管 (MOSFET) 的 • 已钳制栅极驱动输出
- 保护功能:过压、欠压和过流
- 可编程电缆补偿
- 小外形尺寸晶体管 (SOT) 23-6 封装 ٠

# 2 应用

- 汽车 AC-DC 和 DC-DC 电源转换
- 混合动力汽车 (HEV) 中汽车动力传动系统的辅助电 源
- 反激和降压电源转换器

# 3 说明

UCC28700-Q1 反激电源控制器无需使用光耦合器即可 提供恒定电压 (CV) 和恒定电流 (CC) 输出稳压。 此器 件处理来自一次侧电源开关和辅助反激式绕组的信息, 以对输出电压和电流进行精确控制。 此器件具有低启 动电流、动态控制工作状态以及定制调制配置文件诸多 优势,因此可实现超低功耗,并且不会影响启动时间或 输出瞬态响应。

UCC28700-Q1 所采用的控制算法使得工作效率符合甚 至超过现行标准。 输出驱动接至一个 MOSFET 电源 开关。带有谷值开关的断续传导模式 (DCM) 减少了开 关损耗。开关频率的调制和初级电流峰值振幅 (FM 和 AM) 在整个负载和线路范围内保持较高的转换效率。

此控制器有一个 130kHz 的最大开关频率并且一直保持 对变压器内初级峰值电流的控制。 保护特性有助于保 持控制中的初级和次级应力分量。 UCC28700-Q1 可 对电缆补偿的电平进行编程。

器件信息(1)

| 器件型号        | 封装         | 封装尺寸(标称值)       |  |  |  |  |
|-------------|------------|-----------------|--|--|--|--|
| UCC28700-Q1 | SOT-23 (6) | 2.90mm x 1.60mm |  |  |  |  |

(1) 如需了解所有可用封装,请见数据表末尾的可订购产品附录。

# 典型应用电路原理图





Texas Instruments

# 目录

| 1 | 特性   |                                    |
|---|------|------------------------------------|
| 2 | 应用   | 1                                  |
| 3 | 说明   | 1                                  |
| 4 | 修订   | 历史记录 2                             |
| 5 | Pin  | Configuration and Functions        |
| 6 | Spe  | cifications                        |
|   | 6.1  | Absolute Maximum Ratings 4         |
|   | 6.2  | ESD Ratings 4                      |
|   | 6.3  | Recommended Operating Conditions 4 |
|   | 6.4  | Thermal Information 5              |
|   | 6.5  | Electrical Characteristics 5       |
|   | 6.6  | Switching Characteristics 6        |
|   | 6.7  | Typical Characteristics 7          |
| 7 | Deta | ailed Description                  |
|   | 7.1  | Overview                           |
|   | 7.2  | Functional Block Diagram 9         |

|    | 7.3  | Feature Description          | . 10 |
|----|------|------------------------------|------|
|    | 7.4  | Device Functional Modes      | . 13 |
| 8  | App  | lications and Implementation | . 17 |
|    | 8.1  | Application Information      | . 17 |
|    | 8.2  | Typical Application          | . 17 |
| 9  |      | er Supply Recommendations    |      |
| 10 | Lay  | out                          | 26   |
|    | 10.1 | Layout Guidelines            | . 26 |
|    | 10.2 | Layout Example               | . 27 |
| 11 | 器件   | :和文档支持                       | 28   |
|    | 11.1 | 器件支持                         | . 28 |
|    | 11.2 | 文档支持                         | . 31 |
|    | 11.3 | 商标                           | . 31 |
|    | 11.4 | 静电放电警告                       | . 31 |
| 12 | 机械   | 封装和可订购信息                     | . 31 |
|    |      |                              |      |

# 4 修订历史记录

| 日期         | 修订版本 | 注释    |
|------------|------|-------|
| 2015 年 1 月 | *    | 最初发布。 |



# 5 Pin Configuration and Functions



### **Pin Functions**

|      | PIN         |     |                                                                                                                                                                                                                                                                                                                             |  |  |  |
|------|-------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME | UCC28700-Q1 | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                 |  |  |  |
| NAME | NO.         |     |                                                                                                                                                                                                                                                                                                                             |  |  |  |
| CBC  | 1           | Ι   | Cable Compensation (CBC) is a programming pin for compensation of cable voltage drop. Cable compensation is programmed with a resistor to GND.                                                                                                                                                                              |  |  |  |
| CS   | 4           | I   | Current Sense (CS) input connects to a ground-referenced current-sense resistor in series with the power switch. The resulting voltage is used to monitor and control the peak primary current. A series resistor can be added to this pin to compensate the peak switch current levels as the AC-mains input varies.       |  |  |  |
| DRV  | 3           | 0   | D Drive (DRV) is an output used to drive the gate of an external high voltage MOSFI switching transistor.                                                                                                                                                                                                                   |  |  |  |
| GND  | 5           | _   | The Ground (GND) pin is both the reference pin for the controller and the low-side return for the drive output. Special care should be taken to return all AC decoupling capacitors as close as possible to this pin and avoid any common trace length with analog signal return paths.                                     |  |  |  |
| VDD  | 2           | _   | VDD is the bias supply input pin to the controller. A carefully-placed bypass capacitor to GND is required on this pin.                                                                                                                                                                                                     |  |  |  |
| VS   | 6           | I   | Voltage Sense (VS) is an input used to provide voltage and timing feedback to the controller. This pin is connected to a voltage divider between an auxiliary winding and GND. The value of the upper resistor of this divider is used to program the AC-mains run and stop thresholds and line compensation at the CS pin. |  |  |  |

# 6 Specifications

# 6.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                                                  |                  | MIN   | MAX               | UNIT |
|--------------------------------------------------|------------------|-------|-------------------|------|
| Bias supply voltage                              | V <sub>VDD</sub> |       | 38                | V    |
| Continuous gate current sink                     | I <sub>DRV</sub> |       | 50                |      |
| Continuous gate current source                   | I <sub>DRV</sub> |       | Self-<br>limiting | mA   |
| Peak VS pin current                              | I <sub>VS</sub>  |       | -1.2              |      |
| Gate-drive voltage at DRV                        | V <sub>DRV</sub> | -0.5  | Self-<br>limiting |      |
|                                                  | VS               | -0.75 | 7                 | V    |
| Voltage range                                    | CS, CBC          | -0.5  | 5                 |      |
| Operating junction temperature range             | TJ               | -55   | 150               | °C   |
| Lead temperature 0.6 mm from case for 10 seconds |                  |       | 260               |      |
| Storage temperature, T <sub>stg</sub>            |                  | -65   | 150               | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. All voltages are with respect to GND. Currents are positive into, negative out of the specified terminal. These ratings apply over the operating ambient temperature ranges unless otherwise noted.

# 6.2 ESD Ratings

|                                            |                                              |                                                         | VALUE | UNIT |
|--------------------------------------------|----------------------------------------------|---------------------------------------------------------|-------|------|
| V                                          | Flastrastatia disabarga                      | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2000 | V    |
| V <sub>(ESD)</sub> Electrostatic discharge | Charged-device model (CDM), per AEC Q100-011 | ±750                                                    | v     |      |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

# 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                  |                                | MIN   | MAX | UNIT |
|------------------|--------------------------------|-------|-----|------|
| VDD              | Bias supply operating voltage  | 9     | 35  | V    |
| C <sub>VDD</sub> | VDD bypass capacitor           | 0.047 | 1   | μF   |
| R <sub>CBC</sub> | Cable-compensation resistance  | 10    |     | kΩ   |
| I <sub>VS</sub>  | VS pin current                 | -1    |     | mA   |
| TJ               | Operating junction temperature | -40   | 125 | °C   |



# 6.4 Thermal Information

|                  |                                                             | UCC28700-Q1 |      |
|------------------|-------------------------------------------------------------|-------------|------|
|                  | THERMAL METRIC <sup>(1)</sup>                               | DBV         | UNIT |
|                  |                                                             | 6 PINS      |      |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance <sup>(2)</sup>       | 180         |      |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance <sup>(3)</sup>    | 71.2        |      |
| $\theta_{JB}$    | Junction-to-board thermal resistance <sup>(4)</sup>         | 44.4        | °C/W |
| $\Psi_{JT}$      | Junction-to-top characterization parameter <sup>(5)</sup>   | 5.1         |      |
| $\Psi_{JB}$      | Junction-to-board characterization parameter <sup>(6)</sup> | 43.8        |      |

(1) For more information about traditional and new thermal metrics, see the *IC Package Thermal Metrics* application report, SPRA953.

(2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.

(3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDECstandard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

(4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.

(5) The junction-to-top characterization parameter, ψ<sub>JT</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining R<sub>θJA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).

(6) The junction-to-board characterization parameter,  $\psi_{JB}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining R<sub>0JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).

# 6.5 Electrical Characteristics

over operating free-air temperature range, VDD = 25 V,  $R_{CBC}$  = open,  $-40^{\circ}C \le T_A \le 125^{\circ}C$ ,  $T_J = T_A$  (unless otherwise noted)

|                       | PARAMETER                         | TEST CONDITIONS                                                  | MIN   | TYP  | MAX  | UNITS |
|-----------------------|-----------------------------------|------------------------------------------------------------------|-------|------|------|-------|
| BIAS SUF              | PPLY INPUT                        |                                                                  |       |      |      |       |
| I <sub>RUN</sub>      | Supply current, run               | I <sub>DRV</sub> = 0, run state                                  |       | 2.10 | 2.65 | mA    |
| I <sub>WAIT</sub>     | Supply current, wait              | I <sub>DRV</sub> = 0, wait state                                 |       | 85   | 110  |       |
| I <sub>START</sub>    | Supply current, start             | $I_{DRV} = 0$ , $V_{VDD} = 18$ V, start state                    |       | 1.0  | 1.5  | μA    |
| I <sub>FAULT</sub>    | Supply current, fault             | I <sub>DRV</sub> = 0, fault state                                |       | 2.1  | 2.8  | mA    |
| UNDER-V               | OLTAGE LOCKOUT                    |                                                                  |       |      | ·    |       |
| V <sub>VDD(on)</sub>  | VDD turn-on threshold             | $V_{VDD}$ low to high                                            | 17.5  | 21.0 | 23.0 | V     |
| V <sub>VDD(off)</sub> | VDD turn-off threshold            | $V_{VDD}$ high to low                                            | 7.70  | 8.10 | 8.45 | v     |
| VS INPUT              | Г                                 |                                                                  |       |      |      |       |
| V <sub>VSR</sub>      | Regulating level                  | Measured at no-load condition, $T_J = 25^{\circ}C$               | 4.01  | 4.05 | 4.09 | V     |
| V <sub>VSNC</sub>     | Negative clamp level              | $I_{VS}$ = -300 $\mu$ A, volts below ground                      | 190   | 250  | 325  | mV    |
| I <sub>VSB</sub>      | Input bias current                | $V_{VS} = 4 V$                                                   | -0.25 | 0    | 0.25 | μA    |
| CS INPUT              | Г                                 |                                                                  |       |      |      |       |
| V <sub>CST(max)</sub> | Max CS threshold voltage          | $V_{VS} = 3.7 V^{(1)}$                                           | 715   | 750  | 775  | mV    |
| V <sub>CST(min)</sub> | Min CS threshold voltage          | $V_{VS} = 4.35 V^{(1)}$                                          | 230   | 250  | 270  | IIIV  |
| K <sub>AM</sub>       | AM control ratio                  | V <sub>CST(max)</sub> / V <sub>CST(min)</sub>                    | 2.75  | 3.00 | 3.15 | V/V   |
| V <sub>CCR</sub>      | constant-current regulating level | CC regulation constant                                           | 310   | 319  | 329  | mV    |
| K <sub>LC</sub>       | Line compensating current ratio   | $I_{VSLS}$ = -300 $\mu\text{A},I_{VSLS}$ / current out of CS pin | 23    | 25   | 28   | A/A   |
| T <sub>CSLEB</sub>    | Leading-edge blanking time        | DRV output duration, $V_{CS} = 1 V$                              | 195   | 235  | 275  | ns    |
| DRV                   |                                   |                                                                  |       |      |      |       |
| I <sub>DRS</sub>      | DRV source current                | $V_{DRV} = 8 V, V_{VDD} = 9 V$                                   | 20    | 25   |      | mA    |
| R <sub>DRVLS</sub>    | DRV low-side drive resistance     | I <sub>DRV</sub> = 10 mA                                         |       | 6    | 12   | Ω     |
| V <sub>DRCL</sub>     | DRV clamp voltage                 | V <sub>VDD</sub> = 35 V                                          |       | 14   | 16   | V     |
| R <sub>DRVSS</sub>    | DRV pull-down in start state      |                                                                  | 150   | 200  | 230  | kΩ    |
| PROTEC                | ΓΙΟΝ                              |                                                                  |       |      |      |       |

(1) These devices automatically vary the control frequency and current sense thresholds to improve EMI performance, these threshold voltages and frequency limits represent average levels.

# Electrical Characteristics (接下页)

over operating free-air temperature range, VDD = 25 V,  $R_{CBC}$  = open,  $-40^{\circ}C \le T_A \le 125^{\circ}C$ ,  $T_J = T_A$  (unless otherwise noted)

|                        | PARAMETER                          | TEST CONDITIONS                                              | MIN      | ТҮР  | MAX  | UNITS |
|------------------------|------------------------------------|--------------------------------------------------------------|----------|------|------|-------|
| V <sub>OVP</sub>       | Over-voltage threshold             | At VS input, $T_J = 25^{\circ}C$                             | 4.52     | 4.60 | 4.68 | V     |
| V <sub>OCP</sub>       | Over-current threshold             | At CS input                                                  | 1.4      | 1.5  | 1.6  | v     |
| I <sub>VSL(run)</sub>  | VS line-sense run current          | Current out of VS pin – increasing                           | 190      | 220  | 260  |       |
| I <sub>VSL(stop)</sub> | VS line-sense stop current         | Current out of VS pin – decreasing                           | 70       | 80   | 95   | μA    |
| K <sub>VSL</sub>       | VS line-sense ratio                | I <sub>VSL(run)</sub> / I <sub>VSL(stop)</sub>               | 2.50     | 2.80 | 3.05 | A/A   |
| T <sub>J(stop)</sub>   | Thermal shut-down temperature      | Internal junction temperature                                |          | 165  |      | °C    |
| CABLE C                | OMPENSATION                        |                                                              | <u>.</u> |      | ,    |       |
| V <sub>CBC(max)</sub>  | Cable compensation maximum voltage | Voltage at CBC at full load                                  | 2.8      | 3.0  | 3.4  | V     |
| V <sub>CVS(min)</sub>  | Compensation at VS                 | $V_{CBC}$ = open, change in VS regulating level at full load | -45      | -15  | 25   |       |
| V <sub>CVS(max)</sub>  | Maximum compensation at VS         | $V_{CBC}$ = 0 V, change in VS regulating level at full load  | 275      | 320  | 365  | mV    |

# 6.6 Switching Characteristics

over operating free-air temperature range (unless otherwise noted)

|                      | PARAMETER                   | TEST CONDITIONS         | MIN  | TYP  | MAX  | UNIT |
|----------------------|-----------------------------|-------------------------|------|------|------|------|
| f <sub>SW(max)</sub> | Maximum switching frequency | $V_{VS} = 3.7 V^{(1)}$  | 120  | 130  | 140  | kHz  |
| f <sub>SW(min)</sub> | Minimum switching frequency | $V_{VS} = 4.35 V^{(1)}$ | 875  | 1000 | 1100 | Hz   |
| T <sub>ZTO</sub>     | Zero-crossing timeout delay |                         | 1.80 | 2.10 | 2.55 | μs   |

(1) These devices automatically vary the control frequency and current sense thresholds to improve EMI performance, these threshold voltages and frequency limits represent average levels.



# 6.7 Typical Characteristics

At VDD = 25 V, unless otherwise noted.



TEXAS INSTRUMENTS

www.ti.com.cn

# Typical Characteristics (接下页)

At VDD = 25 V, unless otherwise noted.





7

# 7.1 Overview

The UCC28700-Q1 is a flyback power supply controller which provides accurate voltage and constant current regulation with primary-side feedback, eliminating the need for opto-coupler feedback circuits. The controller operates in discontinuous conduction mode with valley-switching to minimize switching losses. The modulation scheme is a combination of frequency and primary peak current modulation to provide high conversion efficiency across the load range. The control law provides a wide-dynamic operating range of output power to achieve the <30-mW stand-by power requirement.

Another feature beneficial to achieve low stand-by power without excessive start-up time is a wide operating VDD range to allow a high-value VDD start-up resistance and low-value VDD capacitance. During low-power operating ranges the device has power management features to reduce the device operating current at operating frequencies below 44 kHz. The UCC28700-Q1 controller includes features in the modulator to reduce the EMI peak energy of the fundamental switching frequency and harmonics. Accurate voltage and constant current regulation, fast dynamic response, and fault protection are achieved with primary-side control. A complete charger solution can be realized with a straightforward design process, low cost and low component count.

# 7.2 Functional Block Diagram





# 7.3 Feature Description

## 7.3.1 Detailed Pin Description

## 7.3.1.1 VDD (Device Bias Voltage Supply)

The VDD pin is connected to a bypass capacitor to ground and a start-up resistance to the input bulk capacitor (+) terminal. The VDD turn-on UVLO threshold is 21 V and turn-off UVLO threshold is 8.1 V, with an available operating range up to 35 V. The USB charging specification requires the output current to operate in constantcurrent mode from 5 V to a minimum of 2 V; this is easily achieved with a nominal VDD of approximately 25 V. The additional VDD headroom up to 35 V allows for VDD to rise due to the leakage energy delivered to the VDD capacitor in high-load conditions. Also, the wide VDD range provides the advantage of selecting a relatively small VDD capacitor and high-value start-up resistance to minimize no-load stand-by power loss in the start-up resistor.

# 7.3.1.2 GND (Ground)

This is a single ground reference external to the device for the gate drive current and analog signal reference. Place the VDD bypass capacitor close to GND and VDD with short traces to minimize noise on the VS and CS signal pins.

# 7.3.1.3 VS (Voltage-Sense)

The VS pin is connected to a resistor divider from the auxiliary winding to ground. The output-voltage feedback information is sampled at the end of the transformer secondary current demagnetization time to provide an accurate representation of the output voltage. Timing information to achieve valley-switching and to control the duty cycle of the secondary transformer current is determined by the waveform on the VS pin. Avoid placing a filter capacitor on this input which would interfere with accurate sensing of this waveform.

The VS pin also senses the bulk capacitor voltage to provide for AC-input run and stop thresholds, and to compensate the current-sense threshold across the AC-input range. This information is sensed during the MOSFET on-time. For the AC-input run/stop function, the run threshold on VS is 220  $\mu$ A and the stop threshold is 80  $\mu$ A. The values for the auxilliary voltage divider upper-resistor R<sub>S1</sub> and lower-resistor R<sub>S2</sub> can be determined by the equations below.

$$R_{S1} = \frac{V_{IN(run)} \times \sqrt{2}}{N_{PA} \times I_{VSL(run)}}$$

where

- N<sub>PA</sub> is the transformer primary-to-auxiliary turns ratio,
- V<sub>IN(run)</sub> is the AC RMS voltage to enable turn-on of the controller (run),
- I<sub>VSL(run)</sub> is the run-threshold for the current pulled out of the VS pin during the MOSFET on-time. (see the *Electrical Characteristics* table)
   (1)

$$R_{s2} = \frac{R_{s1} \times V_{VSR}}{N_{AS} \times (V_{OCV} + V_F) - V_{VSR}}$$

where

- V<sub>OCV</sub> is the converter regulated output voltage,
- V<sub>F</sub> is the output rectifier forward drop at near-zero current,
- N<sub>AS</sub> is the transformer auxiliary to secondary turns ratio,
- R<sub>S1</sub> is the VS divider high-side resistance,
- V<sub>VSR</sub> is the CV regulating level at the VS input (see the *Electrical Characteristics* table).

(2)



### Feature Description (接下页)

# 7.3.1.4 DRV (Gate Drive)

The DRV pin is connected to the MOSFET gate pin, usually through a series resistor. The gate driver provides a gate-drive signal limited to 14 V. The turn-on characteristic of the driver is a 25-mA current source which limits the turn-on dv/dt of the MOSFET drain and reduces the leading-edge current spike, but still provides gate-drive current to overcome the Miller plateau. The gate-drive turn-off current is determined by the low-side driver  $R_{DS(on)}$  and any external gate-drive resistance. The user can reduce the turn-off MOSFET drain dv/dt by adding external gate resistance.

## 7.3.1.5 CS (Current Sense)

The current-sense pin is connected through a series resistor ( $R_{LC}$ ) to the current-sense resistor ( $R_{CS}$ ). The current-sense threshold is 0.75 V for  $I_{PP(max)}$  and 0.25 V for  $I_{PP(min)}$ . The series resistor  $R_{LC}$  provides the function of feed-forward line compensation to eliminate change in  $I_{PP}$  due to change in di/dt and the propagation delay of the internal comparator and MOSFET turn-off time. There is an internal leading-edge blanking time of 235 ns to eliminate sensitivity to the MOSFET turn-on current spike. It should not be necessary to place a bypass capacitor on the CS pin. The value of  $R_{CS}$  is determined by the target output current in constant-current (CC) regulation. The values of  $R_{CS}$  and  $R_{LC}$  can be determined by the equations below. The term  $\eta_{XFMR}$  is intended to account for the energy stored in the transformer but not delivered to the secondary. This includes transformer resistance and core loss, bias power, and primary-to-secondary leakage ratio.

**Example:** With a transformer core and winding loss of 5%, primary-to-secondary leakage inductance of 3.5%, and bias power to output power ratio of 1.5%. The  $\eta_{XFMR}$  value is approximately: 1 - 0.05 - 0.035 - 0.015 = 0.9.

$$R_{cs} = \frac{V_{ccr} \times N_{Ps}}{2I_{occ}} \times \eta_{xFMR}$$

where

- V<sub>CCR</sub> is a current regulation constant (see the *Electrical Characteristics* table),
- N<sub>PS</sub> is the transformer primary-to-secondary turns ratio (a ratio of 13 to 15 is recommended for 5-V output),
- I<sub>OCC</sub> is the target output current in constant-current regulation,
- $\eta_{XFMR}$  is the transformer efficiency.

$$R_{LC} = \frac{K_{LC} \times R_{S1} \times R_{CS} \times T_{D} \times N_{PA}}{L_{P}}$$

where

- R<sub>S1</sub> is the VS pin high-side resistor value,
- R<sub>CS</sub> is the current-sense resistor value,
- T<sub>D</sub> is the current-sense delay including MOSFET turn-off delay, add ~50 ns to MOSFET delay,
- N<sub>PA</sub> is the transformer primary-to-auxiliary turns ratio,
- L<sub>P</sub> is the transformer primary inductance,
- K<sub>LC</sub> is a current-scaling constant (see the *Electrical Characteristics* table).

(4)

(3)

# Feature Description (接下页)

### 7.3.1.6 CBC (Cable Compensation)

The cable compensation pin is connected to a resistor to ground to program the amount of output voltage compensation to offset cable resistance. The cable compensation block provides a 0-V to 3-V voltage level on the CBC pin corresponding to 0 to  $I_{OCC}$  output current. The resistance selected on the CBC pin programs a current mirror that is summed into the VS feedback divider therefore increasing the output voltage as  $I_{OUT}$  increases. There is an internal series resistance of 28 k $\Omega$  to the CBC pin which sets a maximum cable compensation of a 5-V output to 400 mV when CBC is shorted to ground. The CBC resistance value can be determined by the equation below.

$$R_{CBC} = \frac{V_{CBC(max)} \times 3 k\Omega \times (V_{OCV} + V_{F})}{V_{VSR} \times V_{OCBC}} - 28 k\Omega$$

where

- V<sub>o</sub> is the output voltage,
- V<sub>F</sub> is the diode forward voltage,
- V<sub>OCBC</sub> is the target cable compensation voltage at the output terminals,
- V<sub>CBC(max)</sub> is the maximum voltage at the cable compensation pin at the maximum converter output current (see the *Electrical Characteristics* table),
- V<sub>VSR</sub> is the CV regulating level at the VS input (see the *Electrical Characteristics* table).

(5)

# 7.3.2 Fault Protection

There is comprehensive fault protection incorporated into the UCC28700-Q1. Protection functions include:

- Output overvoltage
- Input undervoltage
- Internal overtemperature
- Primary overcurrent fault
- CS pin fault
- VS pin fault

A UVLO reset and restart sequence applies for all fault protection events.

The output over-voltage function is determined by the voltage feedback on the VS pin. If the voltage sample on VS exceeds 115% of the nominal  $V_{OUT}$ , the device stops switching and keeps the internal circuitry enabled to discharge the VDD capacitor to the UVLO turn-off threshold. After that, the device returns to the start state and a start-up sequence ensues.

The UCC28700-Q1 always operates with cycle-by-cycle primary peak current control. The normal operating range of the CS pin is 0.75 V to 0.25 V. There is additional protection if the CS pin reaches 1.5 V. This results in a UVLO reset and restart sequence. There is no leading-edge blanking on the 1.5-V threshold on CS.

The line input run and stop thresholds are determined by current information at the VS pin during the MOSFET on-time. While the VS pin is clamped close to GND during the MOSFET on-time, the current through  $R_{S1}$  is monitored to determine a sample of the bulk capacitor voltage. A wide separation of run and stop thresholds allows clean start-up and shut-down of the power supply with the line voltage. The run current threshold is 220  $\mu$ A and the stop current threshold is 80  $\mu$ A.

The internal overtemperature protection threshold is 165°C. If the junction temperature reaches this threshold the device initiates a UVLO reset cycle. If the temperature is still high at the end of the UVLO cycle, the protection cycle repeats.

Protection is included in the event of component failures on the VS pin. If complete loss of feedback information on the VS pin occurs, the controller stops switching and restarts.



## 7.4 Device Functional Modes

## 7.4.1 Primary-Side Voltage Regulation



图 10. Simplified Flyback Convertor (with the main voltage regulation blocks)

In primary-side control, the output voltage is sensed on the auxiliary winding during the transfer of transformer energy to the secondary. As shown in 🕅 11 it is clear there is a down slope representing a decreasing total rectifier V<sub>F</sub> and resistance voltage drop (I<sub>S</sub>R<sub>S</sub>) as the secondary current decreases to zero. To achieve an accurate representation of the secondary output voltage on the auxiliary winding, the discriminator reliably blocks the leakage inductance reset and ringing, continuously samples the auxiliary voltage during the down slope after the ringing is diminished, and captures the error signal at the time the secondary winding reaches zero current. The internal reference on VS is 4.05 V; the resistor divider is selected as outlined in the VS pin description.



图 11. Auxiliary Winding Voltage

The UCC28700-Q1 VS signal sampler includes signal discrimination methods to ensure an accurate sample of the output voltage from the auxiliary winding. There are however some details of the auxiliary winding signal to ensure reliable operation, specifically the reset time of the leakage inductance and the duration of any subsequent leakage inductance ring. Refer to R 12 for a detailed illustration of waveform criteria to ensure a reliable sample on the VS pin. The first detail to examine is the duration of the leakage inductance reset pedestal,  $T_{LK\_RESET}$  in R 12. Because this can mimic the waveform of the secondary current decay, followed by a sharp downslope, it is important to keep the leakage reset time less than 500 ns for  $I_{PRI}$  minimum, and less than 1.5 µs for  $I_{PRI}$  maximum. The second detail is the amplitude of ringing on the  $V_{AUX}$  waveform following  $T_{LK\_RESET}$ . The peak-to-peak voltage at the VS pin should be less than approximately 100 mV<sub>p-p</sub> at least 200 ns before the end of the demagnetization time,  $t_{DM}$ . If there is a concern with excessive ringing, it usually occurs during light or no-load conditions, when  $t_{DM}$  is at the minimum. The tolerable ripple on VS is scaled up to the auxiliary winding voltage by  $R_{S1}$  and  $R_{S2}$ , and is equal to 100 mV x ( $R_{S1} + R_{S2}$ ) /  $R_{S2}$ .



# Device Functional Modes (接下页)



图 12. Auxiliary Waveform Details

During voltage regulation, the controller operates in frequency modulation mode and amplitude modulation mode as illustrated in 🕅 13 below. The internal operating frequency limits of the device are 130 kHz maximum and 1 kHz minimum. The transformer primary inductance and primary peak current chosen sets the maximum operating frequency of the converter. The output preload resistor and efficiency at low power determines the converter minimum operating frequency. There is no stability compensation required for the UCC28700-Q1 controller.



图 13. Frequency and Amplitude Modulation Modes (during voltage regulation)



### Device Functional Modes (接下页)

## 7.4.2 Primary-Side Current Regulation

Timing information at the VS pin and current information at the CS pin allow accurate regulation of the secondary average current. The control law dictates that as power is increased in CV regulation and approaching CC regulation the primary-peak current is at  $I_{PP(max)}$ . Referring to 图 14 below, the primary-peak current, turns ratio, secondary demagnetization time ( $t_{DM}$ ), and switching period ( $T_{SW}$ ) determine the secondary average output current. Ignoring leakage inductance effects, the average output current is given by 公式 6. When the average output current reaches the regulation reference in the current control block, the controller operates in frequency modulation mode to control the output current at any output voltage at or below the voltage regulation target as long as the auxiliary winding can keep VDD above the UVLO turn-off threshold.



图 14. Transformer Currents



图 15. Typical Target Output V-I Characteristic



# Device Functional Modes (接下页)

### 7.4.3 Valley-Switching

The UCC28700-Q1 utilizes valley-switching to reduce switching losses in the MOSFET, to reduce induced-EMI, and to minimize the turn-on current spike at the sense resistor. The controller operates in valley-switching in all load conditions unless the  $V_{DS}$  ringing has diminished.

Referring to 🛚 16 below, the UCC28700-Q1 operates in a valley-skipping mode in most load conditions to maintain an accurate voltage or current regulation point and still switch on the lowest available V<sub>DS</sub> voltage.



图 16. Valley-Skipping Mode

# 7.4.4 Start-Up Operation

Upon application of input voltage to the converter, the start-up resistor connected to VDD from the bulk capacitor voltage ( $V_{BLK}$ ) charges the VDD capacitor. During charging of the VDD capacitor the device bias supply current is less than 1.5  $\mu$ A. When VDD reaches the 21-V UVLO turn-on threshold, the controller is enabled and the converter starts switching. The initial three cycles are limited to  $I_{PP(min)}$ . This allows sensing any initial input or output faults with minimal power delivery. After the initial three cycles at minimum  $I_{PP(min)}$ , the controller responds to the condition dictated by the control law. The converter remains in discontinuous mode during charging of the output capacitor(s), maintaining a constant output current until the output voltage is in regulation.



# 8 Applications and Implementation

### 注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 8.1 Application Information

The UCC28700-Q1 flyback power supply controllers provides constant voltage (CV) and constant current (CC) output regulation to help meet USB-compliant adaptors and charger requirements. These devices use the information obtained from auxiliary winding sensing (VS) to control the output voltage and do not require optocoupler/TL431 feedback circuitry. Not requiring optocoupler feedback reduces the component count and makes the design more cost effective.

# 8.2 Typical Application



# 图 17. Typical Application Circuit

TEXAS INSTRUMENTS

www.ti.com.cn

# Typical Application (接下页)

# 8.2.1 Design Requirements

| PARAMETER                                     | SYMBOL               | NOTES AND CONDITIONS                                                                                                                                                                                                    | MIN  | NOM     | MAX  | UNIT |
|-----------------------------------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|------|------|
| INPUT CHARACTERISTICS                         | 1                    |                                                                                                                                                                                                                         |      |         |      |      |
| Input Voltage                                 | V <sub>IN</sub>      |                                                                                                                                                                                                                         | 100  | 115/230 | 240  | V    |
| Line Frequency                                | f <sub>LINE</sub>    |                                                                                                                                                                                                                         | 47   | 50/60   | 64   | Hz   |
| No Load Input Power                           | P <sub>SB_CONV</sub> | $V_{IN} = Nom, I_O = 0 A$                                                                                                                                                                                               |      |         | 30   | mW   |
| Brownout Voltage                              | V <sub>IN(RUN)</sub> | I <sub>O</sub> = Nom                                                                                                                                                                                                    |      | 70      |      | V    |
| OUTPUT CHARACTERISTICS                        |                      |                                                                                                                                                                                                                         |      |         |      |      |
| Output Voltage                                | Vo                   | V <sub>IN</sub> = Nom, I <sub>O</sub> = Nom                                                                                                                                                                             | 4.75 | 5       | 5.25 | V    |
| Output Voltage Ripple                         | V <sub>RIPPLE</sub>  | V <sub>IN</sub> = Nom, I <sub>O</sub> = Max                                                                                                                                                                             |      |         | 0.1  | V    |
| Output Current                                | lo                   | V <sub>IN</sub> = Min to Max                                                                                                                                                                                            |      | 1       | 1.05 | А    |
| Output OVP                                    | V <sub>OVP</sub>     | I <sub>OUT</sub> = Min to Max                                                                                                                                                                                           |      | 5.75    |      | V    |
| Transient Response                            |                      |                                                                                                                                                                                                                         |      |         |      |      |
| Load Step ( $V_0 = 4.1 \text{ V to 6 V}$ )    | V <sub>OA</sub>      | $\begin{array}{l} (0.1 \mbox{ A to } 0.6 \mbox{ A}) \mbox{ or } (0.6 \mbox{ A to } 0.1 \mbox{ A}) \\ A) \\ V_{O\Delta} = 0.9 \mbox{ V for } C_{OUT} \mbox{ calculation} \\ \mbox{ in applications section} \end{array}$ | 4.1  | 5       | 6    | V    |
| SYSTEMS CHARACTERISTICS                       |                      |                                                                                                                                                                                                                         |      |         |      |      |
| Switching Frequency                           |                      |                                                                                                                                                                                                                         |      |         | 105  | kHz  |
| Full Load Efficiency (115/230 V<br>RMS Input) | η                    | I <sub>O</sub> = 1 A                                                                                                                                                                                                    | 74%  |         | 76%  |      |

# 表 1. Design Parameters



### 8.2.2 Detailed Design Procedure

This procedure outlines the steps to design a constant-voltage, constant-current flyback converter using the UCC28700-Q1 controller. Please refer to the 图 17 for circuit details and section 器件命名规则 for variable definitions used in the applications equations below.

### 8.2.2.1 Transformer Parameter Verification

The transformer turns ratio selected affects the MOSFET V<sub>DS</sub> and secondary rectifier reverse voltage so these should be reviewed. The UCC28700-Q1 controller requires a minimum on time of the MOSFET (T<sub>ON</sub>) and minimum D<sub>MAG</sub> time (T<sub>DMAG</sub>) of the secondary rectifier in the high line, minimum load condition. The selection of F<sub>MAX</sub>, L<sub>P</sub> and R<sub>CS</sub> affects the minimum T<sub>ON</sub> and T<sub>DMAG</sub>.

The secondary rectifier and MOSFET voltage stress can be determined by the equations below.

$$V_{\text{REV}} = \frac{V_{\text{IN}(\text{max})} \times \sqrt{2}}{N_{\text{PS}}} + V_{\text{OCV}} + V_{\text{OCBC}}$$
(7)

For the MOSFET V<sub>DS</sub> voltage stress, an estimated leakage inductance voltage spike (V<sub>LK</sub>) needs to be included.

$$V_{\text{DSPK}} = \left(V_{\text{IN(max)}} \times \sqrt{2}\right) + \left(V_{\text{OCV}} + V_{\text{F}} + V_{\text{OCBC}}\right) \times N_{\text{PS}} + V_{\text{LK}}$$
(8)

The following equations are used to determine if the minimum T<sub>ON</sub> target of 300 ns and minimum T<sub>DMAG</sub> target of 1.1 µs is achieved.

$$T_{ON(min)} = \frac{L_{P}}{V_{IN(max)} \times \sqrt{2}} \times \frac{I_{PP(max)} \times V_{CST(min)}}{V_{CST(max)}}$$
(9)  
$$T_{DMAG(min)} = \frac{T_{ON(min)} \times V_{IN(max)} \times \sqrt{2}}{N_{PS} \times (V_{OCV} + V_{F})}$$
(10)

#### 8.2.2.2 Output Capacitance

The output capacitance value is typically determined by the transient response requirement from no-load. For example, in some USB charger applications there is a requirement to maintain a minimum Vo of 4.1 V with a load-step transient of 0 mA to 500 mA . The equation below assumes that the switching frequency can be at the UCC28700-Q1 minimum of f<sub>SW(min)</sub>.

$$C_{OUT} = \frac{I_{TRAN} \left( \frac{1}{f_{SW(min)}} + 150 \, \mu s \right)}{V_{O\Delta}}$$
(11)

Another consideration of the output capacitor(s) is the ripple voltage requirement which is reviewed based on secondary peak current and ESR. A margin of 20% is added to the capacitor ESR requirement in the equation below.

$$\mathsf{R}_{\mathsf{ESR}} = \frac{\mathsf{V}_{\mathsf{RIPPLE}} \times 0.8}{\mathsf{I}_{\mathsf{PP}(\mathsf{max})} \times \mathsf{N}_{\mathsf{PS}}} \tag{12}$$

(10)



(15)

### 8.2.2.3 VDD Capacitance, C<sub>DD</sub>

The capacitance on VDD needs to supply the device operating current until the output of the converter reaches the target minimum operating voltage in constant-current regulation. At this time the auxiliary winding can sustain the voltage to the UCC28700-Q1. The total output current available to the load and to charge the output capacitors is the constant-current regulation target. The equation below assumes the output current of the flyback is available to charge the output capacitance until the minimum output voltage is achieved. There is an estimated 1 mA of gate-drive current in the equation and 1 V of margin added to VDD.

$$C_{DD} = \frac{\left(I_{RUN} + 1mA\right) \times \frac{C_{OUT} \times V_{OCC}}{I_{O}}}{\left(V_{DD(on)} - V_{DD(off)}\right) - 1V}$$
(13)

### 8.2.2.4 VDD Start-Up Resistance, R<sub>STR</sub>

Once the VDD capacitance is known, the start-up resistance from  $V_{\text{BULK}}$  to achieve the turn-on time target can be determined.

$$R_{STR} = \frac{\sqrt{2} \times V_{IN(min)}}{I_{START} + \frac{V_{DD(on)} \times C_{DD}}{T_{STR}}}$$
(14)

#### 8.2.2.5 VS Resistor Divider, Line Compensation, and Cable Compensation

The VS divider resistors determine the output voltage regulation point of the flyback converter, also the high-side divider resistor ( $R_{S1}$ ) determines the line voltage at which the controller enables continuous DRV operation.  $R_{S1}$  is initially determined based on transformer auxiliary to primary turns ratio and desired input voltage operating threshold.

$$R_{S1} = \frac{V_{IN(run)} \times \sqrt{2}}{N_{PA} \times I_{VSL(run)}}$$

The low-side VS pin resistor is selected based on desired Vo regulation voltage.

$$R_{S2} = \frac{R_{S1} \times V_{VSR}}{N_{AS} \times (V_{OCV} + V_F) - V_{VSR}}$$
(16)

The UCC28700-Q1 can maintain tight constant-current regulation over input line by utilizing the line compensation feature. The line compensation resistor ( $R_{LC}$ ) value is determined by current flowing in  $R_{S1}$  and expected gate drive and MOSFET turn-off delay. Assume a 50-ns internal delay in the UCC28700-Q1.

$$R_{LC} = \frac{K_{LC} \times R_{S1} \times R_{CS} \times T_{D} \times N_{PA}}{L_{P}}$$
(17)

On the UCC28700-Q1 which has adjustable cable compensation, the resistance for the desired compensation level at the output terminals can be determined using the equation below.

$$R_{CBC} = \frac{V_{CBC(max)} \times 3 k\Omega \times (V_{OCV} + V_{F})}{V_{VSR} \times V_{OCBC}} - 28 k\Omega$$
(18)



# 8.2.2.6 Input Bulk Capacitance and Minimum Bulk Voltage

Determine the minimum voltage on the input capacitance,  $C_{B1}$  and  $C_{B2}$  total, in order to determine the maximum Np to Ns turns ratio of the transformer. The input power of the converter based on target full-load efficiency, minimum input RMS voltage, and minimum AC input frequency are used to determine the input capacitance requirement.

Maximum input power is determined based on V<sub>OCV</sub>, I<sub>OCC</sub>, and the full-load efficiency target.

$$P_{\rm IN} = \frac{V_{\rm OCV} \times I_{\rm OCC}}{\eta}$$
(19)

The below equation provides an accurate solution for input capacitance based on a target minimum bulk capacitor voltage. To target a given input capacitance value, iterate the minimum capacitor voltage to achieve the target capacitance.

$$C_{\text{BULK}} = \frac{2P_{\text{IN}} \times \left(0.25 + \frac{1}{2\pi} \times \text{arcsin}\left(\frac{V_{\text{BULK(min)}}}{\sqrt{2} \times V_{\text{IN(min)}}}\right)\right)}{\left(2V_{\text{IN(min)}}^2 - V_{\text{BULK(min)}}^2\right) \times f_{\text{LINE}}}$$

(20)

NSTRUMENTS

XAS

### 8.2.2.7 Transformer Turns Ratio, Inductance, Primary-Peak Current

The maximum primary-to-secondary turns ratio can be determined by the target maximum switching frequency at full load, the minimum input capacitor bulk voltage, and the estimated DCM quasi-resonant time.

Initially determine the maximum available total duty cycle of the on time and secondary conduction time based on target switching frequency and DCM resonant time. For DCM resonant time, assume 500 kHz if you do not have an estimate from previous designs. For the transition mode operation limit, the period required from the end of secondary current conduction to the first valley of the V<sub>DS</sub> voltage is  $\frac{1}{2}$  of the DCM resonant period, or 1 µs assuming 500-kHz resonant frequency. D<sub>MAX</sub> can be determined using the equation below.

$$D_{MAX} = 1 - \left(\frac{T_{R}}{2} \times f_{MAX}\right) - D_{MAGCC}$$
(21)

Once  $D_{MAX}$  is known, the maximum turns ratio of the primary to secondary can be determined with the equation below.  $D_{MAGCC}$  is defined as the secondary diode conduction duty cycle during constant-current, CC, operation. It is set internally by the UCC28700-Q1 at 0.425. The total voltage on the secondary winding needs to be determined; which is the sum of V<sub>OCV</sub>, the secondary rectifier V<sub>F</sub>, and the cable compensation voltage (V<sub>OCBC</sub>). For the 5-V USB charger applications, a turns ratio range of 13 to 15 is typically used.

$$N_{PS(max)} = \frac{D_{MAX} \times V_{BULK(min)}}{D_{MAGCC} \times (V_{OCV} + V_F + V_{OCBC})}$$
(22)

Once an optimum turns ratio is determined from a detailed transformer design, use this ratio for the following parameters.

The UCC28700-Q1 controller constant-current regulation is achieved by maintaining a maximum  $D_{MAG}$  duty cycle of 0.425 at the maximum primary current setting. The transformer turns ratio and constant-current regulating voltage determine the current sense resistor for a target constant current.

Since not all of the energy stored in the transformer is transferred to the secondary, a transformer efficiency term is included. This efficiency number includes the core and winding losses, leakage inductance ratio, and bias power ratio to rated output power. For a 5-V, 1-A charger example, bias power of 1.5% is a good estimate. An overall transformer efficiency of 0.9 is a good estimate to include 3.5% leakage inductance, 5% core and winding loss, and 1.5% bias power.

$$R_{CS} = \frac{V_{CCR} \times N_{PS}}{2I_{OCC}} \times \eta_{XFMR}$$
(23)

The primary transformer inductance can be calculated using the standard energy storage equation for flyback transformers. Primary current, maximum switching frequency and output and transformer power losses are included in the equation below. Initially determine transformer primary current.

Primary current is simply the maximum current sense threshold divided by the current sense resistance.

$$I_{PP(max)} = \frac{V_{CST(max)}}{R_{CS}}$$

$$L_{P} = \frac{2(V_{OCV} + V_{F} + V_{OCBC}) \times I_{OCC}}{\eta_{XFMR} \times I_{PP(max)}^{2} \times f_{MAX}}$$
(25)

The secondary winding to auxiliary winding transformer turns ratio ( $N_{AS}$ ) is determined by the lowest target operating output voltage in constant-current regulation and the VDD UVLO of the UCC28700-Q1. There is additional energy supplied to VDD from the transformer leakage inductance energy which allows a lower turns ratio to be used in many designs.

$$N_{AS} = \frac{V_{DD(off)} + V_{FA}}{V_{OCC} + V_{F}}$$
(26)



#### 8.2.2.8 Standby Power Estimate

Assuming no-load standby power is a critical design parameter, determine estimated no-load power based on target converter maximum switching frequency and output power rating.

The following equation estimates the stand-by power of the converter.

$$P_{SB_{CONV}} = \frac{P_{OUT} \times f_{MIN}}{\eta_{SB} \times K_{AM}^{2} \times f_{MAX}}$$
(27)

For a typical USB charger application, the bias power during no-load is approximately 2.5 mW. This is based on 25-V VDD and 100- $\mu$ A bias current. The output preload resistor can be estimated by V<sub>OCV</sub> and the difference in the converter stand-by power and the bias power. The equation for output preload resistance accounts for bias power estimated at 2.5 mW.

$$R_{PL} = \frac{V_{OCV}^{2}}{P_{SB_{CONV}} - 2.5 \text{ mW}}$$
<sup>(28)</sup>

Typical start-up resistance values for  $R_{STR}$  range from 13 M $\Omega$  to 20 M $\Omega$  to achieve 1-s start-up time. The capacitor bulk voltage for the loss estimation is the highest voltage for the stand-by power measurement, typically 325 V<sub>DC</sub>.

$$\mathsf{P}_{\mathsf{RSTR}} = \frac{\mathsf{V}_{\mathsf{BLK}}^2}{\mathsf{R}_{\mathsf{STR}}}$$
(29)

For the total stand-by power estimation add an estimated 2.5 mW for snubber loss to the start-up resistance and converter stand-by power loss.

$$P_{SB} = P_{SB_{CONV}} + P_{RSTR} + 2.5 \text{ mW}$$
(30)

UCC28700-Q1 ZHCSD93-JANUARY 2015



www.ti.com.cn

# 8.2.3 Application Curves







# 9 Power Supply Recommendations

The UCC28700-Q1 is intended for AC/DC converters with input voltage range of 85  $V_{AC(rms)}$  to 265  $V_{AC(rms)}$  using Flyback topology. It can be used in other applications and converter topologies with different input voltages. Be sure that all voltages and currents are within the recommended operating conditions and absolute maximum ratings of the device.

To maintain output current regulation over the entire input voltage range, design the converter to operate close to  $f_{MAX}$  when in full-load conditions.

To improve thermal performance increase the copper area connected to GND pins.

# 10 Layout

# **10.1 Layout Guidelines**

- High frequency bypass Capacitor C7 should be placed arcos Pin 2 and 5 as close as you can get it to the pins.
- Resistor R15 and C7 form a low pass filter and the connection of R15 and C7 should be as close to the VDD pin as possible.
- C9 should be put as close to CS pin and R10 as possible. This forms a low pass filter with R10.
- The connection for C9 and R10 should be as close to the CS pin as possible.
- Please note that C9 may not be required in all designs. However, it is wise to put a place holder for it in your design.
- The VS pin controls the output voltage through the transformer turns ratio and the voltage divider of R7 and R9. Note the trace with between the R7, R9 and VS pin should be; as short as; possible to reduce/eliminate possible EMI coupling.
- Note the IC ground and power ground should meet at the bulk capacitor's (C4 and C5) return. Tri to ensure that high frequency/high current from the power stage does not go through the signal ground.
  - The high frequency/high current path that you need to be cautious of on the primary is C4, C5 +, T1 (P1,P2), Q1d, Q1s, R13 to the return of C4 and C5.
- Try to keep all high current loops as short as possible.
- Keep all high current/high frequency traces away from or perpendicular to other traces in the design.
- Traces on the voltage clamp formed by D1, R1, D4 and C4 as short as possible.
- C4 return needs to be as close to the bulk capacitor supply as possible. This reduces the magnitude of dv/dt caused by large di/dt.
- Avoid mounting semiconductors under magnetics.



# Layout Guidelines (接下页)



Note: No Value Means Not Populated





# 10.2 Layout Example

图 26. Layout Example

ZHCSD93-JANUARY 2015

TEXAS INSTRUMENTS

www.ti.com.cn

# 11 器件和文档支持

- 11.1 器件支持
- 11.1.1 器件命名规则
- 11.1.1.1 电容术语(以法拉为单位)
- **C**<sub>BULK</sub> C<sub>B1</sub> 和 C<sub>B2</sub> 的总输入电容。
- **C<sub>DD</sub>** VDD 引脚所需的最小电容。
- **C**<sub>OUT</sub> 所需的最小输出电容。
- 11.1.1.2 占空比术语

**D**MAGCC CC 中二次侧二极管导通占空比, 0.425。

**D**<sub>MAX</sub> MOSFET 导通时间占空比。

# 11.1.1.3 频率术语(以赫兹为单位)

- f<sub>LINE</sub> 最低线路频率。
- f<sub>MAX</sub> 转换器的最高目标满载开关频率。
- f<sub>MIN</sub>转换器的最低开关频率,在器件 f<sub>SW(min)</sub>限值基础上增加 15%的裕度。
- F<sub>SW(min)</sub> 最低开关频率(见*Electrical Characteristics*表)

# 11.1.1.4 电流术语(以安培为单位)

**locc** 转换器输出恒流目标。

IPP(max) 变压器一次侧最大电流。

I<sub>START</sub> 启动偏置电源电流(见*Electrical Characteristics*表)。

**I**TRAN 所需的正负载阶跃电流。

I<sub>VSL(run)</sub> VS 引脚运行电流(见*Electrical Characteristics*表)。

# 11.1.1.5 电流和电压调节术语

K<sub>AM</sub> 一次侧峰峰值电流比(见*Electrical Characteristics*表)。

K<sub>LC</sub> 电流调节常量(见*Electrical Characteristics*表)。

# 11.1.1.6 变压器术语

- L<sub>P</sub> 变压器一次侧电感。
- N<sub>AS</sub> 变压器辅助绕组与二次侧绕组匝数比。
- N<sub>PA</sub> 变压器一次侧绕组与辅助绕组匝数比。
- N<sub>PS</sub> 变压器一次侧绕组与二次侧绕组匝数比。

# 11.1.1.7 功率术语 (以瓦特为单位)

- P<sub>IN</sub> 转换器最大输入功率。
- **P**<sub>OUT</sub> 转换器的满载输出功率。
- **P<sub>RSTR</sub>** VDD 启动电阻功耗。
- **P<sub>SB</sub>**总待机功耗。

**P<sub>SB\_CONV</sub> P**<sub>SB</sub> 与启动电阻和缓冲器功耗的差值。



器件支持(接下页)

11.1.1.8 电阻术语 (以 Ω 为单位)

- R<sub>CS</sub> 一次侧电流编程电阻
- **R<sub>ESR</sub>**输出电容的总 ESR。
- **R<sub>PL</sub>**转换器输出端的预载电阻。
- R<sub>S1</sub> 高侧 VS 引脚电阻。
- **R<sub>S2</sub>** 低侧 VS 引脚电阻。
- **R<sub>STR</sub>**实现导通时间目标的最大启动电阻。
- R<sub>STR</sub> V<sub>DD</sub> 启动电阻。
- 11.1.1.9 时序术语(以秒为单位)

T<sub>D</sub> 电流感测延迟(包括 MOSFET 关断延迟);在 MOSFET 延迟基础上增加 50ns。

T<sub>DMAG(min)</sub> 二次侧整流器最短导通时间。

- T<sub>ON(min)</sub> MOSFET 最短导通时间。
- **T**<sub>R</sub> 断续导通模式 (DCM) 期间的谐振频率。
- T<sub>STR</sub> 转换器启动时间要求。

UCC28700-Q1 ZHCSD93 – JANUARY 2015



www.ti.com.cn

| 器件支持                   | (接下页)                                                            |
|------------------------|------------------------------------------------------------------|
| 11.1.1.10              | 电压术语(以伏特为单位)                                                     |
| V <sub>BLK</sub>       | 用于待机功耗测量的大容量电容最高电压。                                              |
| V <sub>BULK(min)</sub> | 满功率条件下 C <sub>B1</sub> 和 C <sub>B2</sub> 的最低电压。                  |
| V <sub>OCBC</sub>      | 输出引脚的目标电缆补偿电压。                                                   |
| V <sub>CBC(max)</sub>  | 最大转换器输出电流条件下 CBC 引脚的最大电压(见 <i>Electrical Characteristics</i> 表)。 |
| V <sub>CCR</sub>       | 恒流调节电压(见 <i>Electrical Characteristics</i> 表)。                   |
| V <sub>CST(max)</sub>  | CS 引脚的最大电流感测阈值(见 <i>Electrical Characteristics</i> 表)。           |
| V <sub>CST(min)</sub>  | CS 引脚的最小电流感测阈值(见 <i>Electrical Characteristics</i> 表)。           |
| V <sub>DD(off)</sub>   | UVLO 关断电压(见 <i>Electrical Characteristics</i> 表)。                |
| V <sub>DD(on)</sub>    | UVLO 导通电压(见 <i>Electrical Characteristics</i> 表)。                |
| Vod                    | 负载阶跃瞬态期间允许的输出压降。                                                 |
| V <sub>DSPK</sub>      | 高压线条件下的 MOSFET 漏源电压峰值。                                           |
| V <sub>F</sub>         | 电流接近零时的二次侧整流器正向压降。                                               |
| V <sub>FA</sub>        | 辅助整流器正向压降。                                                       |
| $V_{LK}$               | 估计的漏感能量复位电压。                                                     |
| V <sub>ocv</sub>       | 经稳压的转换器输出电压。                                                     |
| V <sub>occ</sub>       | 恒流稳压条件下的最低目标转换器输出电压。                                             |
| $V_{REV}$              | 二次侧整流器的峰值反向电压。                                                   |
| V <sub>RIPPLE</sub>    | 满载条件下的输出峰峰值纹波电压。                                                 |
| $V_{VSR}$              | VS 输入端的 CV 调节电平(见 <i>Electrical Characteristics</i> 表)。          |
| 11.1.1.11              | 交流电压术语(以 <b>V</b> <sub>RMS</sub> 为单位)                            |
| V <sub>IN(max)</sub>   | 转换器的最大输入电压。                                                      |
| V <sub>IN(min)</sub>   | 转换器的最小输入电压。                                                      |

**V**<sub>IN(run)</sub> 转换器输入启动(运行)电压。

11.1.1.12 效率术语

**η**sb 无载条件下估算的转换器效率,其中不包括启动电阻或偏置损耗。对于一个 5V USB 充电器应用,60%到 65% 是一个很好的初步估算值。

η 转换器总体效率。

**Ŋ<sub>XFMR</sub>** 变压器一次侧与二次侧之间的功率传输效率。



# 11.2 文档支持

# 11.2.1 相关文档

相关文档如下:

《使用 UCC28700EVM-068, 评估模块》, SLUU968

# 11.3 商标

All trademarks are the property of their respective owners.

# 11.4 静电放电警告



这些装置包含有限的内置 ESD 保护。存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损

# 12 机械封装和可订购信息

以下页中包括机械封装和可订购信息。 这些信息是针对指定器件可提供的最新数据。 这些数据会在无通知且不对 本文档进行修订的情况下发生改变。 欲获得该数据表的浏览器版本,请查阅左侧的导航栏。



10-Dec-2020

# PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | e Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|----------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| UCC28700QDBVRQ1  | ACTIVE        | SOT-23       | DBV                  | 6    | 3000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | 700Q                    | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(<sup>6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **DBV0006A**



# **PACKAGE OUTLINE**

SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.2. This drawing is subject to change without notice.3. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.25 per side.

- 4. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation. 5. Refernce JEDEC MO-178.



# **DBV0006A**

# **EXAMPLE BOARD LAYOUT**

# SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **DBV0006A**

# **EXAMPLE STENCIL DESIGN**

# SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



## 重要声明和免责声明

TI 提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没 有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保或其他要求。这些资源如有变更,恕不另行通知。TI 授权您仅可 将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知 识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款 (https:www.ti.com.cn/zh-cn/legal/termsofsale.html) 或 ti.com.cn 上其他适用条款/TI 产品随附的其他适用条款 的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

> 邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码:200122 Copyright © 2021 德州仪器半导体技术(上海)有限公司

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for AC/DC Converters category:

Click to view products by Texas Instruments manufacturer:

Other Similar products are found below :

BP5722A12 ICE3RBR4765JZ BP5011 BP5718A12 NCP1124BP100G NCP1341B1D1R2G AP3125CMKTR-G1 SC1076P065G 47132 NCP1126BP100G HF500GP-40 MP171AGS-P MP172AGS-P MP173AGS-P MP173AGJ-P APR34910S-13 AP3983CMTR-G1 NCP1050P100G NCP1077BAP130G NCP11187A100PG NCP1341B4D1R2G NCP1399ASDR2G ICE5QR2270AZ INN3368C-H302-TL ICE5QR4780AZ ICE3BR1765J ICE2QR1080G TNY177DG-TL AP3772BK6TR-G1-2 VIPER013BLS HF900GPR TNY285PG TNY286PG TNY287PG TNY288DG-TL TNY288PG TOP255PN MP020-5GS-Z BP5034D24 ICE2QR0665ZXKLA1 ICE2QR2280Z1XKLA1 ICE2QS02GXUMA1 ICE3A1065ELJFKLA1 ICE3AR2280JZXKLA1 ICE3B1565JFKLA1 ICE3RBR0665JZ INN2004K INN2123K INN3162C-H101-TL INN3164C-H101-TL