**TPS7B81** ZHCSL66 - APRIL 2020 # TPS7B81 150mA、40V、超低 IQ 低压降稳压器 ### 1 特性 - 宽输入电压范围: 3V 至 40V - 输出电流: 150mA - 超低静态电流 (I<sub>O</sub>): - 轻负载时典型值为 2.7µA - 轻负载时最大值为 4.5µA - · 精度:整个线路、负载和温度范围内为 1.5% - 典型压降电压: 180mV(电流为 100mA) - 宽使能电压范围: 2V 至 V<sub>IN</sub> (最大值为 40V) - 输入电压瞬态容差: 45V - 5V 和 3.3V 固定输出选项 - 电流限制和热关断保护 - 点多种电容(1µF 至 200µF)搭配使用可保持稳定 - 结温范围: -40°C 至 +150°C - 高热性能封装: - DGN (8 引脚 HVSSOP), R<sub>e,IA</sub> = 63.9°C/W - DRV (6 引脚 WSON) , R<sub>θ,IA</sub> = 72.8°C/W - (1) 请参阅 建议运行条件 表中的输出电容要求 #### 2 应用 - 烟雾和热量探测器 - 恒温器 - 运动检测器(PIR、uWave等) - 无线电动工具 - 电器电池组 - 电机驱动器 #### T48 路多路复用 LC6948 #### 3 说明 TPS7B81 是一款低压降 (LDO) 线性稳压器,可在高达 40V 的输入电压下工作,并可提供高达 150mA 的电流。该器件在轻负载时的静态电流仅为 2.7μA,非常适合 需要极低待机功耗的 宽输入电源设计和高电池节数 电池应用45V 的瞬态容差为可能存在电感反冲的 应用提供了额外的裕量,从而减少了用于电压抑制的外部电路。 TPS7B81 具有集成的短路和过流限制功能,可在故障条件下为系统提供保护。除了低待机功耗外,轻负载条件下的极低压降电压也有助于维持电压稳定,即使在电池耗尽的情况下,也是如此。 TPS7B81 采用热增强型 8 引脚 HVSSOP 和 6 引脚 WSON 封装。这两种封装均具有较高的导热率,而且它们的尺寸较小,可支持紧凑型设计,非常适合用于空间受限的 应用,例如电动工具或电机驱动模块和电池组。 ### 器件信息(1) | 器件型号 | 封装 | 封装尺寸 (标称值) | |---------|------------|-----------------| | TD07D04 | HVSSOP (8) | 3.00mm × 3.00mm | | TPS7B81 | WSON (6) | 2.00mm × 2.00mm | (1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附录。 #### 静态电流与环境温度间的关系 (V<sub>OUT</sub> = 3.3V) | _ | $\Rightarrow$ | |---|---------------| | _ | ملب | | _ | w | | 1 | 特性 | 7.4 Device Functional Modes | 1 <sup>.</sup> | |---|----------------------------------------|----------------------------------|----------------| | 2 | 应用 1 | 8 Application and Implementation | 12 | | 3 | 说明1 | 8.1 Application Information | 12 | | 4 | 修订历史记录 2 | 8.2 Typical Application | 1 | | 5 | Pin Configuration and Functions | 9 Power Supply Recommendations | 16 | | 6 | Specifications4 | 10 Layout | 17 | | • | 6.1 Absolute Maximum Ratings | 10.1 Layout Guidelines | | | | 6.2 ESD Ratings | 10.2 Layout Example | 1 | | | 6.3 Recommended Operating Conditions 4 | 11 器件和文档支持 | 18 | | | 6.4 Thermal Information | 11.1 接收文档更新通知 | 18 | | | 6.5 Electrical Characteristics5 | 11.2 支持资源 | | | | 6.6 Typical Characteristics | 11.3 商标 | | | 7 | Detailed Description 10 | 11.4 静电放电警告 | | | | 7.1 Overview | 11.5 Glossary | 18 | | | 7.2 Functional Block Diagram 10 | <b>12</b> 机械、封装和可订购信息 | 18 | | | 7.3 Feature Description | | | # 4 修订历史记录 注: 之前版本的页码可能与当前版本有所不同。 | 日期 | 修订版本 | 说明 | |------------|------|--------| | 2020 年 4 月 | * | 初始发行版。 | # 5 Pin Configuration and Functions #### DGN Package 8-Pin HVSSOP PowerPAD™ Top View #### DRV Package 6-Pin WSON PowerPAD™ Top View #### **Pin Functions** | | PIN | | | | | |--------------|---------|-----|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NAME | NO. | | 1/0 | DESCRIPTION | | | NAME | DGN | DRV | | | | | DNC | _ | 5 | _ | Do not connect to a biased voltage. Tie this pin to ground or leave floating. | | | EN | 2 | 2 | I | Enable input pin. Drive EN greater than $V_{\text{IH}}$ to turn on the regulator. Drive EN less than $V_{\text{IL}}$ to put the low-dropout (LDO) into shutdown mode. | | | GND | 4, 5, 6 | 3,4 | _ | Ground reference | | | IN | 1 | 1 | I | Input power-supply pin. For best transient response and to minimize input impedance, use the recommended value or larger ceramic capacitor from IN to ground as listed in the <i>Recommended Operating Conditions</i> table and the <i>Input Capacitor</i> section. Place the input capacitor as close to the output of the device as possible. | | | NC | 3, 7 | _ | _ | Not internally connected | | | OUT | 8 | 6 | 0 | Regulated output voltage pin. A capacitor is required from OUT to ground for stability. For best transient response, use the nominal recommended value or ceramic capacitor from OUT to ground; see the <i>Recommended Operating Conditions</i> table and the <i>Output Capacitor</i> section. Place the output capacitor close to output of the device as possible. | | | Thermal page | 1 | | _ | Connect the thermal pad to a large-area GND plane for improved thermal performance. | | ZHCSL66 – APRIL 2020 www.ti.com.cn ## 6 Specifications #### 6.1 Absolute Maximum Ratings over operating ambient temperature range (unless otherwise noted) (1)(2) | | | MIN | MAX | UNIT | |------------------|-------------------------------------|------|----------|------| | $V_{IN}$ | Unregulated input voltage (3) | -0.3 | 45 | V | | V <sub>EN</sub> | Enable input voltage <sup>(3)</sup> | -0.3 | $V_{IN}$ | V | | V <sub>OUT</sub> | Regulated output | -0.3 | 7 | V | | TJ | Junction temperature | -40 | 150 | °C | | T <sub>stg</sub> | Storage temperature | -40 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. All voltage values are with respect to GND. #### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------|-------------------------|--------------------------------------------------------------------------------|-------|------| | V | Flootroptotic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±2000 | | | V(ESD) | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500 | V | <sup>(1)</sup> JEDEC document JEP155 states that 2-kV HBM allows safe manufacturing with a standard ESD control process. ### 6.3 Recommended Operating Conditions over operating ambient temperature range (unless otherwise noted) | | | MIN | MAX | UNIT | |------------------|--------------------------------------------------|-------|----------|------| | $V_{IN}$ | Unregulated input voltage | 3 | 40 | V | | $V_{EN}$ | Enable input voltage | 0 | $V_{IN}$ | V | | C <sub>OUT</sub> | Output capacitor requirements <sup>(1)</sup> | 1 | 200 | μF | | ESR | Output capacitor ESR requirements <sup>(2)</sup> | 0.001 | 5 | Ω | | T <sub>A</sub> | Ambient temperature | -40 | 125 | °C | | TJ | Junction temperature | -40 | 150 | °C | <sup>(1)</sup> The output capacitance range specified in the table is the effective capacitance value. #### 6.4 Thermal Information | | | | TPS7B81 | | | | |-----------------------|----------------------------------------------|-------|---------------|--------|------|--| | | DGN<br>(HVSSC | | DRV<br>(WSON) | UNIT | | | | | | 8 PIN | S | 6 PINS | | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 63.9 | | 72.8 | °C/W | | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 50.2 | | 85.8 | °C/W | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 22.6 | | 37.4 | °C/W | | | ΨЈТ | Junction-to-top characterization parameter | 1.8 | | 2.7 | °C/W | | | ΨЈВ | Junction-to-board characterization parameter | 22.3 | | 37.3 | °C/W | | | R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 12.1 | | 13.8 | °C/W | | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ISTRUMENTS <sup>(3)</sup> Absolute maximum voltage, can withstand 45 V for 200 ms. <sup>(2)</sup> JEDEC document JEP157 states that 500-V CDM allows safe manufacturing with a standard ESD control process. <sup>(2)</sup> Relevant ESR value at f = 10 kHz # 6.5 Electrical Characteristics over operating ambient temperature range, $T_J = -40$ °C to +150 °C, $V_{IN} = 14$ V, and 10- $\mu$ F ceramic output capacitor (unless otherwise noted) | | PARAMETER | | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | |-----------------------------|--------------------------------|------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-------------|------------------------------------------------|-----|------|------| | SUPPLY | VOLTAGE AND CURREN | IT (IN) | | | | | | | | V <sub>IN</sub> | Input voltage | | | | V <sub>OUT(Nom)</sub> + V <sub>(Dropout)</sub> | | 40 | V | | I <sub>(SD)</sub> | Shutdown current | EN = 0 V | | | | 0.3 | 1 | μΑ | | | | $V_{IN} = 6 \text{ V to } 40$ | $V, EN \ge 2 V, I_{OUT} = 0 mA$ | | | 1.9 | 3.5 | | | $I_{(Q)}$ | Quiescent current | V = 6 \/ to 40 \/ | V, EN ≥ 2 V, I <sub>OUT</sub> = 0.2 mA | DGN package | | 2.7 | 6.5 | μΑ | | | | VIN = 0 V 10 40 | v, LIV = 2 v, I <sub>OUT</sub> = 0.2 IIIA | DRV package | | 2.7 | 4.5 | | | $V_{(IN,}$ | V <sub>IN</sub> undervoltage | Ramp V <sub>IN</sub> down | until the output turns off | | | | 2.7 | V | | UVLO) | detection | Hysteresis | | | | 200 | | mV | | <b>ENABLE</b> | INPUT (EN) | | | | | | | | | $V_{IL}$ | Logic-input low level | | | | | | 0.7 | V | | $V_{IH}$ | Logic-input high level | | | | 2 | | | V | | I <sub>EN</sub> | Enable current | | | | | 10 | | nA | | REGULA | TED OUTPUT (OUT) | | | | | | | | | V <sub>OUT</sub> | Regulated output | $V_{IN} = V_{OUT} + V_{(I)}$<br>$I_{OUT} = 1 \text{ mA to } T$ | $V_{IN} = V_{OUT} + V_{(Dropout)}$ to 40 V,<br>$I_{OUT} = 1$ mA to 150 mA | | | | 1.5% | | | V <sub>(Line-</sub><br>Reg) | Line regulation | V <sub>IN</sub> = 6 V to 40 | V, I <sub>OUT</sub> = 10 mA | | | | 10 | mV | | V <sub>(Load-</sub> | Lood regulation | \/ 14\/ | V <sub>IN</sub> = 14 V, I <sub>OUT</sub> = 1 mA to 150 mA | | | | 20 | mV | | Reg) | Load regulation | $v_{IN} = 14 \text{ v}, I_{OUT}$ | = 1 mA to 150 mA | DRV package | | | 10 | mv | | | | | I <sub>OUT</sub> = 150 mA | DGN package | | 270 | 540 | | | | | V <sub>OUT</sub> = 5 V | 1001 = 130 IIIA | DRV package | | 325 | 585 | | | | | VOUT = 3 V | I <sub>OUT</sub> = 100 mA | DGN package | | 180 | 350 | | | $V_{(Dropout)}$ | Dropout voltage | | 100T = 100 IIIA | DRV package | | 200 | 390 | mV | | | | | 1 – 150 mA | DGN package | | | 650 | | | | | $V_{OUT} = 3.3 V$ | I <sub>OUT</sub> = 150 mA | DRV package | | 345 | 675 | | | | | | I <sub>OUT</sub> = 100 mA | | | 255 | 450 | | | I <sub>OUT</sub> | Output current | V <sub>OUT</sub> in regulation 5.8 V for the fixed | $V_{OUT}$ in regulation, $V_{IN} = 7$ V for the fixed 5-V option, $V_{IN} = 5.8$ V for the fixed 3.3-V option | | | | 150 | mA | | I <sub>(CL)</sub> | Output current limit | V <sub>OUT</sub> short to 90% × V <sub>OUT</sub> | | | 180 | 510 | 690 | mA | | PSRR | Power-supply ripple rejection | $V_{(Ripple)}$ = 0.5 $V_{PP}$ , $I_{OUT}$ = 10 mA, frequency = 100 Hz, $C_{OUT}$ = 2.2 $\mu F$ | | | | 60 | | dB | | OPERAT | ING TEMPERATURE RAN | IGE | | | • | | l | | | T <sub>(SD)</sub> | Junction shutdown temperature | | | | | 175 | | °C | | T <sub>(HYST)</sub> | Hysteresis of thermal shutdown | | | | | 20 | | °C | ZHCSL66 – APRIL 2020 www.ti.com.cn # TEXAS INSTRUMENTS #### 6.6 Typical Characteristics at $T_J = -40$ °C to +150 °C, $V_{IN} = 14$ V, and $V_{EN} \ge 2$ V (unless otherwise noted) # Typical Characteristics (接下页) # TEXAS INSTRUMENTS # Typical Characteristics (接下页) at $T_J = -40$ °C to +150 °C, $V_{IN} = 14$ V, and $V_{EN} \ge 2$ V (unless otherwise noted) ## Typical Characteristics (接下页) at $T_J = -40$ °C to +150°C, $V_{IN} = 14$ V, and $V_{EN} \ge 2$ V (unless otherwise noted) ZHCSL66 – APRIL 2020 www.ti.com.cn # TEXAS INSTRUMENTS #### 7 Detailed Description #### 7.1 Overview The TPS7B81 is a 40-V, 150-mA, low-dropout (LDO) linear regulator with ultra-low quiescent current. This voltage regulator consumes only 3 µA of quiescent current at light load, and is quite suitable for always-on applications. #### 7.2 Functional Block Diagram #### 7.3 Feature Description #### 7.3.1 Device Enable (EN) The EN pin is a high-voltage-tolerant pin. A high input activates the device and turns the regulation on. Connect this pin to an external microcontroller or a digital circuit to enable and disable the device, or connect to the IN pin for self-bias applications. #### 7.3.2 Undervoltage Shutdown This device has an integrated undervoltage lockout (UVLO) circuit to shut down the output if the input voltage $(V_{IN})$ falls below an internal UVLO threshold $(V_{(UVLO)})$ . This feature ensures that the regulator does not latch into an unknown state during low-input-voltage conditions. If the input voltage has a negative transient that drops below the UVLO threshold and recovers, the regulator shuts down and powers up with a normal power-up sequence when the input voltage is above the required level. #### 7.3.3 Current Limit This device features current-limit protection to keep the device in a safe operating area when an overload or output short-to-ground condition occurs. This feature protects the device from excessive power dissipation. For example, during a short-circuit condition on the output, the fault protection limits the current through the pass element to $I_{(LIM)}$ to protect the device from excessive power dissipation. #### 7.3.4 Thermal Shutdown This device incorporates a thermal shutdown (TSD) circuit as protection from overheating. For continuous normal operation, the junction temperature must not exceed the TSD trip point. If the junction temperature exceeds the TSD trip point, the output turns off. When the junction temperature falls below the TSD trip point minus the thermal shutdown hysteresis, the output turns on again. #### 7.4 Device Functional Modes #### 7.4.1 Operation With V<sub>IN</sub> Lower Than 3 V The device normally operates with input voltages above 3 V. The device can also operate at lower input voltages; the maximum UVLO voltage is 2.7 V. The device does not operate at input voltages below the actual UVLO voltage. ### 7.4.2 Operation With V<sub>IN</sub> Larger Than 3 V When $V_{IN}$ is greater than 3 V, if $V_{IN}$ is also higher than the output set value plus the device dropout voltage, $V_{OUT}$ is equal to the set value. Otherwise, $V_{OUT}$ is equal to $V_{IN}$ minus the dropout voltage. ## 表 1. Device Functional Mode Comparison | OPERATING<br>MODE | PARAMETER | | | | | |--------------------------------------------------------------------|----------------------------------------------------------------------|-----------------------------------|------------------------------------|------------------------|--| | Normal mode | $V_{IN} > V_{OUT(nom)} + V_{(Dropout)}$ and $V_{IN} \ge 3 \text{ V}$ | $V_{EN} > V_{IH}$ | I <sub>OUT</sub> < I <sub>CL</sub> | T <sub>J</sub> < 160°C | | | Dropout mode | $3V \le V_{IN} < V_{OUT(nom)} + V_{(Dropout)}$ | $V_{EN} > V_{IH}$ | I <sub>OUT</sub> < I <sub>CL</sub> | T <sub>J</sub> < 160°C | | | Disabled mode<br>(any true<br>condition<br>disables the<br>device) | V <sub>IN</sub> < V <sub>(IN, UVLO)</sub> | V <sub>EN</sub> < V <sub>IL</sub> | _ | T <sub>J</sub> > 160°C | | ZHCSL66 – APRIL 2020 www.ti.com.cn # TEXAS INSTRUMENTS ## 8 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 8.1 Application Information The TPS7B81 is a 150-mA, 40-V, low-dropout (LDO) linear regulator with ultralow quiescent current. The PSpice transient model is available for download on the product folder and can be used to evaluate the basic functionality of the device. #### 8.1.1 Power Dissipation Circuit reliability demands that proper consideration is given to device power dissipation, location of the circuit on the printed circuit board (PCB), and correct sizing of the thermal plane. The PCB area around the regulator must be as free as possible of other heat-generating devices that cause added thermal stresses. As a first-order approximation, power dissipation in the regulator depends on the input-to-output voltage difference and load conditions. $\Delta \vec{x}$ 1 approximates $P_D$ : $$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT} \tag{1}$$ An important note is that power dissipation can be minimized, and thus greater efficiency achieved, by proper selection of the system voltage rails. Proper selection allows the minimum input-to-output voltage differential to be obtained. The low dropout of the device allows for maximum efficiency across a wide range of output voltages. The main heat conduction path for the device is through the thermal pad on the package. As such, the thermal pad must be soldered to a copper pad area under the device. This pad area contains an array of plated vias that conduct heat to any inner plane areas or to a bottom-side copper plane. The maximum power dissipation determines the maximum allowable junction temperature $(T_J)$ for the device. According to $\Delta \vec{\pm} 2$ , power dissipation and junction temperature are most often related by the junction-to-ambient thermal resistance $(R_{\theta JA})$ of the combined PCB, device package, and the temperature of the ambient air $(T_A)$ . This equation is rearranged for output current in $\Delta \vec{\pm} 3$ . $$T_{J} = T_{A} + R_{\theta,JA} \times P_{D} \tag{2}$$ $$I_{OUT} = (T_J - T_A) / [R_{\theta JA} \times (V_{IN} - V_{OUT})]$$ (3) Unfortunately, this thermal resistance $(R_{\theta JA})$ is highly dependent on the heat-spreading capability built into the particular PCB design, and therefore varies according to the total copper area, copper weight, and location of the planes. The $R_{\theta JA}$ recorded in the *Thermal Information* table is determined by the JEDEC standard, PCB, and copper-spreading area, and is only used as a relative measure of package thermal performance. For a well-designed thermal layout, $R_{\theta JA}$ is actually the sum of the package junction-to-case (bottom) thermal resistance $(R_{\theta JCbot})$ plus the thermal resistance contribution by the PCB copper. ₹ 25 through ₹ 28 illustrate the functions of $R_{\theta JA}$ and $\psi_{JB}$ versus copper area and thickness. These plots are generated with a 101.6-mm x 101.6-mm x 1.6-mm PCB of two and four layers. For the four-layer board, inner planes use a 1-oz copper thickness. Outer layers are simulated with both 1-oz and 2-oz copper thicknesses. A 2 x 1 array of thermal vias with a 300-µm drill diameter and a 25-µm copper (Cu) plating is located beneath the thermal pad of the device. The thermal vias connect the top layer, the bottom layer and, in the case of the 4-layer board, the first inner GND plane. The copper plane of each layer is of an equal area. # Application Information (接下页) 图 25. $R_{\theta JA}$ versus Cu Area for the WSON (DRV) Package 图 26. $\psi_{JB}$ versus Cu Area for the WSON (DRV) Package # Application Information (接下页) 图 27. $R_{\theta JA}$ versus Cu Area for the HVSSOP (DGN) Package 图 28. $\psi_{JB}$ versus Cu Area for the HVSSOP (DGN) Package # Application Information (接下页) #### 8.1.1.1 Estimating Junction Temperature The JEDEC standard now recommends the use of psi $(\Psi)$ thermal metrics to estimate the junction temperatures of the LDO when in-circuit on a typical PCB board application. These metrics are not strictly speaking thermal resistance, but rather offer practical and relative means of estimating junction temperatures. These psi metrics are determined to be significantly independent of the copper-spreading area. The key thermal metrics $(\Psi_{JT}$ and $\Psi_{JB})$ are used in accordance with $\Delta \vec{x}$ 4 and given in the *Thermal Information* table. $$\Psi_{JT}$$ : $T_J = T_T + \Psi_{JT} \times P_D$ $\Psi_{JB}$ : $T_J = T_B + \Psi_{JB} \times P_D$ #### where: - P<sub>D</sub> is the power dissipated as explained in 公式 1 - T<sub>T</sub> is the temperature at the center-top of the device package - T<sub>B</sub> is the PCB surface temperature measured 1 mm from the device package and centered on the package edge #### 8.2 Typical Application ₹ 29 shows a typical application circuit for the TPS7B81. Different external component values can be used, depending on the end application. An application may require a larger output capacitor during fast load steps to prevent a large drop on the output voltage. TI recommends using a low-equivalent series resistance (ESR) ceramic capacitor with an X5R- or X7R-type dielectric. 图 29. Typical Application Schematic #### 8.2.1 Design Requirements Use the parameters listed in 表 2 for this design example. #### 表 2. Design Requirements Parameters | PARAMETER | VALUE | | |---------------------|----------------|--| | Input voltage range | 3 V to 40 V | | | Output voltage | 5 V or 3.3 V | | | Output current | 150 mA maximum | | #### 8.2.2 Detailed Design Procedure To begin the design process, determine the following: - Input voltage range - Output voltage - Output current #### 8.2.2.1 Input Capacitor Although an input capacitor is not required for stability, good analog design practice is to connect a 10- $\mu$ F to 22- $\mu$ F capacitor from IN to GND. This capacitor counteracts reactive input sources and improves transient response, input ripple rejection, and PSRR. The voltage rating must be greater than the maximum input voltage. #### 8.2.2.2 Output Capacitor To ensure the stability of the TPS7B81, the device requires an output capacitor with a value in the range from 1 $\mu$ F to 200 $\mu$ F and with an ESR range between 0.001 $\Omega$ and 5 $\Omega$ . TI recommends selecting a ceramic capacitor with low ESR to improve the load transient response. #### 8.2.3 Application Curve 图 30. Power-Up Waveform (5 V) # 9 Power Supply Recommendations The device is designed to operate from an input voltage supply range from 3 V to 40 V. The input supply must be well regulated. If the input supply is located more than a few inches from the TPS7B81, TI recommends adding a capacitor with a value greater than or equal to 10 µF with a 0.1-µF bypass capacitor in parallel at the input. # 10 Layout www.ti.com.cn #### 10.1 Layout Guidelines Layout is an important step for LDO power supplies, especially for high-voltage and large output current supplies. If the layout is not carefully designed, the regulator can fail to deliver enough output current because of thermal limitations. To improve the thermal performance of the device, and to maximize the current output at high ambient temperature, spread the copper under the thermal pad as far as possible and put enough thermal vias on the copper under the thermal pad. 8 31 shows an example layout. ### 10.2 Layout Example 图 31. Example Layout Diagram ZHCSL66 – APRIL 2020 www.ti.com.cn # TEXAS INSTRUMENTS #### 11 器件和文档支持 #### 11.1 接收文档更新通知 要接收文档更新通知,请导航至 ti.com.cn 上的器件产品文件夹。单击右上角的通知我进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 #### 11.2 支持资源 TI E2E<sup>TM</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 11.3 商标 PowerPAD, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners. #### 11.4 静电放电警告 ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可能会损坏集成电路。 ESD 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。 #### 11.5 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ## 12 机械、封装和可订购信息 以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且 不会对此文档进行修订。如需获取此数据表的浏览器版本,请查阅左侧的导航栏。 www.ti.com 27-Sep-2021 #### PACKAGING INFORMATION | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | TPS7B8133DGNR | ACTIVE | HVSSOP | DGN | 8 | 2500 | RoHS & Green | NIPDAUAG | Level-2-260C-1 YEAR | -40 to 125 | 26BX | Samples | | TPS7B8133DRVR | ACTIVE | WSON | DRV | 6 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 26DH | Samples | | TPS7B8150DGNR | ACTIVE | HVSSOP | DGN | 8 | 2500 | RoHS & Green | NIPDAUAG | Level-2-260C-1 YEAR | -40 to 125 | 26CX | Samples | | TPS7B8150DRVR | ACTIVE | WSON | DRV | 6 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 26EH | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and ## **PACKAGE OPTION ADDENDUM** www.ti.com 27-Sep-2021 continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF TPS7B81: Automotive: TPS7B81-Q1 NOTE: Qualified Version Definitions: Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects 3 x 3, 0.65 mm pitch SMALL OUTLINE PACKAGE This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. # $\textbf{PowerPAD}^{^{\text{\tiny{TM}}}}\,\textbf{VSSOP - 1.1 mm max height}$ SMALL OUTLINE PACKAGE #### NOTES: PowerPAD is a trademark of Texas Instruments. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-187. SMALL OUTLINE PACKAGE NOTES: (continued) - 6. Publication IPC-7351 may have alternate designs. - 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. - 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. - 9. Size of metal pad may vary due to creepage requirement. SMALL OUTLINE PACKAGE NOTES: (continued) - 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 11. Board assembly site may have different recommendations for stencil design. Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4206925/F PLASTIC SMALL OUTLINE - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). 5. Vias are optional depending on application, refer to device data sheet. If some or all are implemented, recommended via locations are shown. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ### 重要声明和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022,德州仪器 (TI) 公司 # **X-ON Electronics** Largest Supplier of Electrical and Electronic Components Click to view similar products for LDO Voltage Regulators category: Click to view products by Texas Instruments manufacturer: Other Similar products are found below: AP7363-SP-13 NCV8664CST33T3G L79M05TL-E AP7362-HA-7 PT7M8202B12TA5EX TCR3DF185,LM(CT TLF4949EJ NCP4687DH15T1G NCV8703MX30TCG LP2951CN NCV4269CPD50R2G AP7315-25W5-7 NCV47411PAAJR2G AP2111H-1.2TRG1 ZLDO1117QK50TC AZ1117ID-ADJTRG1 NCV4263-2CPD50R2G NCP114BMX075TCG MC33269T-3.5G TLE4471GXT AP7315-33SA-7 NCV4266-2CST33T3G NCP715SQ15T2G NCV8623MN-50R2G NCV563SQ18T1G NCV8664CDT33RKG NCV4299CD250R2G NCP715MX30TBG NCV8702MX25TCG TLE7270-2E NCV562SQ25T1G AP2213D-3.3TRG1 AP2202K-2.6TRE1 NCV8170BMX300TCG NCV8152MX300180TCG NCP700CMT45TBG AP7315-33W5-7 NCP154MX180300TAG AP2113AMTR-G1 NJW4104U2-33A-TE1 MP2013AGG-5-P NCV8775CDT50RKG NJM2878F3-45-TE1 S-19214B00A-V5T2U7 S-19214B50A-V5T2U7 S-19213BC0A-V5T2U7