ZHCSIS2A – SEPTEMBER 2018 – REVISED DECEMBER 2018 **TPS7A11** # TPS7A11 500-mA 低输入电压、低输出电压、超低压降稳压器 #### 1 特性 - 超低输入电压范围: 0.75V 至 3.3V - 可实现最低功率损耗的超低压降: - 采用 500mA DRV 封装时为 140mV (最大值) - 采用 500mA YKA 封装时为 110mV (最大值) - 低静态电流: - V<sub>IN</sub> I<sub>O</sub> = 1.6µA(典型值) - V<sub>BIAS</sub> I<sub>Q</sub> = 6μA (典型值) - 负载、线路和温度上的精度为 1.5% - 高 PSRR: 1kHz 频率下为 64dB - 可提供固定输出电压: - 0.5V 至 3.0V (阶跃 为 50mV) - V<sub>BIAS</sub> 范围: 1.7V 至 5.5V - 封装: - 2.0mm × 2.0mm WSON (6) - 0.74mm × 1.09mm DSBGA (5) - 有源输出放电 #### 2 应用 - 智能手表、健身追踪器 - 无线耳机和耳塞 - 摄像头模块 - 智能手机和平板电脑 - 便携式医疗设备 - 固态硬盘 (SSD) #### 典型应用电路 ### 3 说明 TPS7A11 是一款超小型、低静态电流、低压差稳压器 (LDO)。该器件能够实现 500mA 的拉电流并具有出色的交流性能(负载和线路瞬态响应)。该器件具有 0.75V 至 3.3V 的输入范围以及 0.5V 至 3.0V 的输出范围,并在负载、线路和温度上具有 1.5% 的极高精度。此性能非常适合于为更低的现代微控制器 (MCU) 内核电压和模拟传感器供电。 主电源路径通过 VIN,可连接至高于输出电压的值低至 140mV 的电源。该器件使用一个用于为 LDO 的内部 电路供电的附加 $V_{BIAS}$ 电源轨,支持极低的输入电压。 IN 和 BIAS 引脚分别消耗 1.6 $\mu$ A 和 6 $\mu$ A 的极低静态电流。低 $I_Q$ 和超低压降 特性 有助于提高功耗敏感型应用中解决方案的 效率的需要。例如,IN 引脚的电源电压可以是高效直流/直流降压稳压器的输出,而 BIAS 引脚电源电压可以是可再充电电池。 TPS7A11 配备了一个有源下拉电路,用于在处于禁用 状态时对输出进行快速放电,并提供已知的启动状态。 TPS7A11 采用小型 2.00mm × 2.00mm WSON 6 引脚 (DRV) 封装和超小型 0.74mm × 1.09mm 5 引脚 DSBGA (YKA) 封装,从而使该器件适用于空间受限的应用。 ### 器件信息(1) | 器件型号 | 封装 | 封装尺寸 (标称值) | | | |---------|-----------|----------------------------------|--|--| | | WSON (6) | 2.00mm × 2.00mm | | | | TPS7A11 | DSBGA (5) | 0.74mm ×<br>1.09mm(0.35mm<br>间距) | | | (1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附录。 压降与 lout 和温度间的关系(YKA 封装) # 目录 | 1 | 特性1 | 8 | Application and Implementation | 18 | |---|--------------------------------------|----|--------------------------------|----| | 2 | 应用 1 | | 8.1 Application Information | 18 | | 3 | 说明1 | | 8.2 Typical Application | 22 | | 4 | 修订历史记录 2 | 9 | Power Supply Recommendations | 23 | | 5 | Pin Configuration and Functions | 10 | Layout | 24 | | 6 | Specifications4 | | 10.1 Layout Guidelines | 24 | | | 6.1 Absolute Maximum Ratings 4 | | 10.2 Layout Examples | 24 | | | 6.2 ESD Ratings | 11 | 器件和文档支持 | 25 | | | 6.3 Recommended Operating Conditions | | 11.1 器件支持 | 25 | | | 6.4 Thermal Information5 | | 11.2 文档支持 | 25 | | | 6.5 Electrical Characteristics 5 | | 11.3 接收文档更新通知 | 25 | | | 6.6 Typical Characteristics | | 11.4 社区资源 | 25 | | 7 | Detailed Description 14 | | 11.5 商标 | 26 | | | 7.1 Overview | | 11.6 静电放电警告 | 26 | | | 7.2 Functional Block Diagram | | 11.7 术语表 | 26 | | | 7.3 Feature Description | 12 | 机械、封装和可订购信息 | 26 | | | 7.4 Device Functional Modes17 | | | | | | | | | | # 4 修订历史记录 注: 之前版本的页码可能与当前版本有所不同。 | CI | hanges from Original (September 2018) to Revision A | Page | |----|-----------------------------------------------------|------| | • | 已更改 将 YKA (DSBGA) 封装状态由预览更改为生产数据 | | | • | 已添加 评估模块小节 | 25 | # 5 Pin Configuration and Functions #### DRV Package 6-Pin SON With Exposed Thermal Pad Top View NOTE: TI recommends connecting the SON (DRV) package thermal pad to ground. NOTE: NC - No internal connection. #### Pin Functions: DRV | PIN I/O | | 1/0 | DESCRIPTION | | |--------------|-----|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NAME | NO. | 1/0 | DESCRIPTION | | | IN 6 Input | | Input | Input pin. A capacitor is required from IN to ground for stability. For best transient response, use the nominal recommended value or larger ceramic capacitor from IN to ground. Follow the recommended capacitor value as listed in the <i>Recommended Operating Conditions</i> table. Place the input capacitor as close to the input pin of the device as possible. | | | OUT 1 Output | | Output | Regulated output pin. A capacitor is required from OUT to ground for stability. For best transient response, use the nominal recommended value or larger ceramic capacitor from OUT to ground. Follow the recommended capacitor value as listed in the <i>Recommeded Operating Conditions</i> table. Place the output capacitor as close to the output pin of the device as possible. | | | GND | 5 | _ | Ground pin. This pin must be connected to ground. | | | BIAS 4 | | Input | BIAS pin. This pin enables the use of low-input voltage, low-output voltage (LILO) conditions. For best performance, use the nominal recommended value or larger ceramic capacitor from BIAS to ground. Follow the recommended capacitor value as listed in the <i>Recommended Operating Conditions</i> table. Place the bias capacitor as close to the bias pin of the device as possible. | | | EN | 3 | Input | Enable pin. Driving this pin to logic high enables the device. Driving this pin to logic low disables the device. If enable functionality is not required, this pin must be connected to IN or BIAS; however, connecting EN to IN is only acceptable if the IN pin voltage is greater than 0.9 V. | | | NC 2 — | | _ | This pin is not internally connected. Connect to ground for better thermal dissipation or leave floating. | | | Thermal pad | | _ | Connect the thermal pad to a large-area ground plane. | | **Pin Functions: YKA** | | PIN | 1/0 | DESCRIPTION | |-----|------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NO. | NAME | 1/0 | DESCRIPTION | | A1 | IN | Input | Input pin. A capacitor is required from IN to ground for stability. For best transient response, use the nominal recommended value or larger ceramic capacitor from IN to ground. Follow the recommended capacitor value as listed in the <i>Recommended Operating Conditions</i> table. Place the input capacitor as close to the input pin of the device as possible. | | A3 | OUT | Output | Regulated output pin. A capacitor is required from OUT to ground for stability. For best transient response, use the nominal recommended value or larger ceramic capacitor from OUT to ground. Follow the recommended capacitor value as listed in the <i>Recommeded Operating Conditions</i> table. Place the output capacitor as close to the output pin of the device as possible. | | B2 | GND | _ | Ground pin. This pin must be connected to ground. | | C1 | BIAS | Input | BIAS pin. This pin enables the use of low-input voltage, low-output voltage (LILO) conditions. For best performance, use the nominal recommended value or larger ceramic capacitor from BIAS to ground. Follow the recommended capacitor value as listed in the <i>Recommended Operating Conditions</i> table. Place the bias capacitor as close to the bias pin of the device as possible. | | C3 | EN | Input | Enable pin. Driving this pin to logic high enables the device. Driving this pin to logic low disables the device. If enable functionality is not required, this pin must be connected to IN or BIAS; however, connecting EN to IN is only acceptable if the IN pin voltage is greater than 0.9 V. | # 6 Specifications # 6.1 Absolute Maximum Ratings over operating free-air temperature range unless otherwise noted. (1) | | | MIN | MAX | UNIT | |-------------|------------------------------------|------|--------------------------------------|------| | Voltage | Input, V <sub>IN</sub> | -0.3 | 3.6 | | | | Enable, V <sub>EN</sub> | -0.3 | 6.0 | V | | voltage | Bias, V <sub>BIAS</sub> | -0.3 | 6.0 | V | | Voltage | Output, V <sub>OUT</sub> | -0.3 | V <sub>IN</sub> + 0.3 <sup>(2)</sup> | | | Current | Maximum output | | Internally limited | Α | | Tomporatura | Operating junction, T <sub>J</sub> | -40 | 150 | ô | | Temperature | Storage, T <sub>stg</sub> | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. (2) The absolute maximum rating is 3.6 V or ( $V_{IN}$ + 0.3 V), whichever is less. ### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|---------------------------------------------------------------------|-------|------| | V | Clastroototic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±3000 | \/ | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±500 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ### 6.3 Recommended Operating Conditions over operating junction temperature range (unless otherwise noted). | | | MIN | NOM | MAX | UNIT | |----------------------|--------------------------------|------|-----|-----|------| | V <sub>IN</sub> | Input voltage | 0.75 | | 3.3 | V | | $V_{BIAS}$ | Bias voltage | 1.7 | | 5.5 | V | | V <sub>OUT</sub> | Output voltage | 0.5 | | 3.0 | V | | l <sub>OUT</sub> | Peak output current | 0 | | 500 | mA | | C <sub>IN</sub> | Input capacitor | 2.2 | | | μF | | C <sub>BIAS</sub> | Bias capacitor | | 0.1 | | μF | | C <sub>OUT</sub> (1) | Output capacitor | 2.2 | | 22 | μF | | TJ | Operating junction temperature | -40 | | 125 | °C | <sup>(1)</sup> Maximum ESR must be lower than 250 m $\Omega$ #### 6.4 Thermal Information | | | TP | S7A11 | | |------------------------|----------------------------------------------|------------|-------------|------| | | THERMAL METRIC <sup>(1)</sup> | DRV (WSON) | YKA (DSBGA) | UNIT | | | | 6 PINS | 5 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 77.3 | 169.4 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 91.6 | 1.1 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 41.1 | 55.4 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 4.3 | 1.7 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 41.0 | 55.6 | °C/W | | R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | 18.6 | N/A | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. #### 6.5 Electrical Characteristics over T<sub>J</sub> = $-40^{\circ}$ C to $+125^{\circ}$ C, V<sub>IN</sub> = V<sub>OUT(NOM)</sub> + 0.5 V, V<sub>BIAS</sub> = V<sub>OUT(NOM)</sub> + 1.4 V, I<sub>OUT</sub> = 1 mA, V<sub>EN</sub> = 1.0 V, C<sub>IN</sub> = 2.2 $\mu$ F, C<sub>OUT</sub> = 2.2 $\mu$ F, and C<sub>BIAS</sub> = 0.1 $\mu$ F ( unless otherwise noted); all typical values are at T<sub>J</sub> = $25^{\circ}$ C | PA | RAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------------------|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|------|------| | | Nominal accuracy | $T_J = 25^{\circ}C$ | -0.5 | | 0.5 | % | | | | -20°C ≤ T <sub>J</sub> ≤ 85, DRV package<br>$V_{OUT(NOM)}$ + 0.5 V ≤ $V_{IN}$ ≤ 3.3 V,<br>$V_{OUT(NOM)}$ + 1.4 V ≤ $V_{BIAS}$ ≤ 5.5 V,<br>1 mA ≤ $I_{OUT}$ ≤ 500 mA | -1.25 | | 1.25 | | | | Accuracy over temperature | $-40^{\circ}\text{C} \le \text{T}_{\text{J}} \le 85$ , YKA package $\text{V}_{\text{OUT(NOM)}} + 0.5 \text{ V} \le \text{V}_{\text{IN}} \le 3.3 \text{ V}$ , $\text{V}_{\text{OUT(NOM)}} + 1.4 \text{ V} \le \text{V}_{\text{BIAS}} \le 5.5 \text{ V}$ , $1 \text{ mA} \le \text{I}_{\text{OUT}} \le 500 \text{ mA}$ | -1.25 | | 1.25 | % | | | | $-40^{\circ}\text{C} \le \text{T}_{\text{J}} \le 125,$<br>$\text{V}_{\text{OUT(NOM)}} + 0.5 \text{ V} \le \text{V}_{\text{IN}} \le 3.3 \text{ V},$<br>$\text{V}_{\text{OUT(NOM)}} + 1.4 \text{ V} \le \text{V}_{\text{BIAS}} \le 5.5 \text{ V},$<br>1 mA $\le \text{I}_{\text{OUT}} \le 500 \text{ mA}$ | -1.5 | | 1.5 | | | $\Delta V_{OUT}$ / $\Delta V_{IN}$ | V <sub>IN</sub> line regulation | $V_{OUT(NOM)} + 0.5 \text{ V} \le V_{IN} \le 3.3 \text{ V}$ | | 0.001 | | %/V | | $\Delta V_{OUT}$ / $\Delta V_{BIAS}$ | V <sub>BIAS</sub> line regulation | $V_{OUT(NOM)} + 1.4 \text{ V} \le V_{BIAS} \le 5.5 \text{ V}$ | | 0.03 | | %/V | ### **Electrical Characteristics (continued)** over T<sub>J</sub> = $-40^{\circ}$ C to +125°C, V<sub>IN</sub> = V<sub>OUT(NOM)</sub> + 0.5 V, V<sub>BIAS</sub> = V<sub>OUT(NOM)</sub> + 1.4 V, I<sub>OUT</sub> = 1 mA, V<sub>EN</sub> = 1.0 V, C<sub>IN</sub> = 2.2 $\mu$ F, C<sub>OUT</sub> = 2.2 $\mu$ F, and C<sub>BIAS</sub> = 0.1 $\mu$ F ( unless otherwise noted); all typical values are at T<sub>J</sub> = 25°C | 8<br>11<br>14<br>60<br>2.1<br>2.3 | пА | |-----------------------------------|-------------------| | 11<br>14<br>60<br>2.1 | пА | | 14<br>60<br>2.1 | пΑ | | 60<br>2.1 | μΑ | | 2.1 | | | 2.1 | | | | 1 | | | _ | | 2.6 | uА | | 11 | _ | | | | | 400 | | | | nA | | 1200 | | | 4 | | | I I | μA | | 3 | μΑ | | | | | 1175 | mA | | 1250 | 1117 ( | | | mA | | 110 | | | | mV | | 140 | | | 1 2 | | | | V | | 1.0 | | | | | | | dB | | | | | | | | | | | | | | | | | | | | | _ | | | dB | | | _ | | | | | | <b>.</b> | | | μV <sub>RMS</sub> | | 1.63 | ., | | | V | | 1.55 | | | 1.55 | | | 1.55<br>710 | mV | | | 1250 | $<sup>\</sup>begin{array}{ll} \hbox{(1)} & \hbox{This current flowing from $V_{IN}$ to GND.} \\ \hbox{(2)} & \hbox{Dropout is not measured for $V_{OUT} < 1.0$ V.} \end{array}$ # **Electrical Characteristics (continued)** over T<sub>J</sub> = $-40^{\circ}$ C to $+125^{\circ}$ C, V<sub>IN</sub> = V<sub>OUT(NOM)</sub> + 0.5 V, V<sub>BIAS</sub> = V<sub>OUT(NOM)</sub> + 1.4 V, I<sub>OUT</sub> = 1 mA, V<sub>EN</sub> = 1.0 V, C<sub>IN</sub> = 2.2 $\mu$ F, C<sub>OUT</sub> = 2.2 $\mu$ F, and C<sub>BIAS</sub> = 0.1 $\mu$ F ( unless otherwise noted); all typical values are at T<sub>J</sub> = $25^{\circ}$ C | F | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------|------------------------------|-------------------------------------------|-----|-----|------|------| | V <sub>UVLO_HYST(IN)</sub> | Input supply hysteresis | V <sub>IN</sub> hysteresis | | 75 | | mV | | t <sub>STR</sub> | Start-up time <sup>(3)</sup> | | | 525 | 1200 | μs | | V <sub>HI(EN)</sub> | EN pin logic high voltage | | 0.9 | | | V | | V <sub>LO(EN)</sub> | EN pin logic low voltage | | | | 0.4 | V | | I <sub>EN</sub> | EN pin current | EN = 5.5 V | | 10 | | nA | | R <sub>PULLDOWN</sub> | Pulldown resistor | V <sub>BIAS</sub> = 3.3 V, P version only | | 120 | | Ω | | <b>-</b> | Thermal shutdown | Shutdown, temperature rising | | 160 | | 20 | | T <sub>SD</sub> | temperature | Reset, temperature falling | | 145 | | °C | <sup>(3)</sup> Startup time = time from EN assertion to $0.95 \times V_{OUT(NOM)}$ . #### 6.6 Typical Characteristics at operating temperature $T_J = 25^{\circ}C$ , $V_{IN} = V_{OUT(NOM)} + 0.5$ V, $V_{BIAS} = V_{OUT(NOM)} + 1.4$ V, $I_{OUT} = 1$ mA, $V_{EN} = V_{IN}$ , $C_{IN} = C_{OUT} = 2.2$ $\mu$ F, and $C_{BIAS} = 0.1$ $\mu$ F (unless otherwise noted) at operating temperature $T_J = 25^{\circ}C$ , $V_{IN} = V_{OUT(NOM)} + 0.5$ V, $V_{BIAS} = V_{OUT(NOM)} + 1.4$ V, $I_{OUT} = 1$ mA, $V_{EN} = V_{IN}$ , $C_{IN} = C_{OUT} = 2.2$ µF, and $C_{BIAS} = 0.1$ µF (unless otherwise noted) at operating temperature $T_J = 25$ °C, $V_{IN} = V_{OUT(NOM)} + 0.5$ V, $V_{BIAS} = V_{OUT(NOM)} + 1.4$ V, $I_{OUT} = 1$ mA, $V_{EN} = V_{IN}$ , $C_{IN} = C_{OUT} = 2.2$ $\mu$ F, and $C_{BIAS} = 0.1$ $\mu$ F (unless otherwise noted) at operating temperature $T_J$ = 25°C, $V_{IN}$ = $V_{OUT(NOM)}$ + 0.5 V, $V_{BIAS}$ = $V_{OUT(NOM)}$ + 1.4 V, $I_{OUT}$ = 1 mA, $V_{EN}$ = $V_{IN}$ , $C_{IN}$ = $C_{OUT}$ = 2.2 $\mu$ F, and $C_{BIAS}$ = 0.1 $\mu$ F (unless otherwise noted) # TEXAS INSTRUMENTS ### Typical Characteristics (接下页) at operating temperature $T_J = 25$ °C, $V_{IN} = V_{OUT(NOM)} + 0.5$ V, $V_{BIAS} = V_{OUT(NOM)} + 1.4$ V, $I_{OUT} = 1$ mA, $V_{EN} = V_{IN}$ , $C_{IN} = C_{OUT} = 2.2$ $\mu$ F, and $C_{BIAS} = 0.1$ $\mu$ F (unless otherwise noted) at operating temperature $T_J = 25^{\circ}C$ , $V_{IN} = V_{OUT(NOM)} + 0.5$ V, $V_{BIAS} = V_{OUT(NOM)} + 1.4$ V, $I_{OUT} = 1$ mA, $V_{EN} = V_{IN}$ , $C_{IN} = C_{OUT} = 2.2$ $\mu$ F, and $C_{BIAS} = 0.1$ $\mu$ F (unless otherwise noted) ### 7 Detailed Description #### 7.1 Overview The TPS7A11 is a low-input, ultra-low dropout, and low quiescent current linear regulator that is optimized for excellent transient performance. These characteristics make the device ideal for most battery-powered applications. The implementation of the BIAS pin on the TPS7A11 vastly improves efficiency of low-voltage output applications by allowing the use of a pre-regulated, low-voltage input supply that offers sub-band-gap output voltages. This low-dropout regulator (LDO) offers foldback current limit, shutdown, thermal protection, high output voltage accuracy of 1.5% over the recommended junction temperature range, and optional active discharge. #### 7.2 Functional Block Diagram #### 7.3 Feature Description #### 7.3.1 Excellent Transient Response The TPS7A11 responds quickly to a transient on the input supply (line transient) or the output current (load transient) resulting from the device high input impedance and low output impedance across frequency. This same capability also means that the device has a high power-supply rejection ratio (PSRR) and low internal noise floor $(e_n)$ . The LDO approximates an ideal power supply with outstanding line and load transient performance. The choice of external component values optimizes the small- and large-signal response; see the *Input and Output Capacitor Requirements* section for proper capacitor selection. ### Feature Description (接下页) #### 7.3.1.1 Global Undervoltage Lockout (UVLO) The TPS7A11 uses two undervoltage lockout circuits: one on the BIAS pin and one on the IN pin to prevent the device from turning on before either $V_{BIAS}$ and $V_{IN}$ rise above their lockout voltages. The two UVLO signals are connected internally through an AND gate, as shown in 33, that allows the device to be turned off when either of these rails are below the lockout voltage. 图 33. Global UVLO circuit #### 7.3.2 Active Discharge The active discharge option has an internal pulldown MOSFET that connects a $120-\Omega$ resistor to ground when the device is disabled in order to actively discharge the output voltage. The active discharge circuit is activated by driving the enable pin to logic low to disable the device, or when the device is in thermal shutdown. The discharge time after disabling the device depends on the output capacitance ( $C_{OUT}$ ) and the load resistance ( $R_{I}$ ) in parallel with the 120- $\Omega$ pulldown resistor. $\Delta \pm 1$ calculates this time: $$\tau = \frac{120 \cdot R_L}{120 + R_L} \cdot C_{OUT} \tag{1}$$ Do not rely on the active discharge circuit for discharging a large amount of output capacitance after the input supply has collapsed because reverse current can flow from the output to the input. This reverse current flow can cause damage to the device. Limit reverse current to no more than 5% of the device-rated current. #### 7.3.3 Enable Pin The enable pin for the device is active high. The output of the device is turned on when the enable pin voltage is greater than the EN pin logic high voltage, and the output of the device is turned off when the enable pin voltage is less than the EN pin logic low voltage. A voltage less than the EN pin logic low voltage on the enable pin disables all internal circuits. ### 7.3.4 Sequencing Requirement The IN, BIAS, and EN pin voltages can be sequenced in any order without causing damage to the device. The start up is always monotonic regardless of the sequencing order or the ramp rates of the IN, BIAS, and EN pins. For optimum device performance, $V_{BIAS}$ should be present before enabling the device because the device internal circuitry is powered by $V_{BIAS}$ ; see the *Recommeded Operating Conditions* table for proper voltage ranges of the IN, BIAS, and EN pins. #### 7.3.5 Internal Foldback Current Limit The internal foldback current limit circuit is used to protect the LDO against high-load current faults or shorting events. The foldback mechanism lowers the current limit as the output voltage decreases and limits power dissipation during short-circuit events, while still allowing for the device to operate at the rated output current; see 2.12. ### Feature Description (接下页) For example, when $V_{OUT}$ is 90% of $V_{OUT(nom)}$ , the current limit is $I_{CL}$ (typical); however, if $V_{OUT}$ is forced to 0 V, the current limit is $I_{SC}$ (typical). In many LDOs, the foldback current limit can prevent start up into a constant-current load or a negatively-biased output. A brick-wall current limit is when there is an abrupt current stop after the current limit is reached. The foldback mechanism for this device goes into a brick-wall current limit when $V_{OUT}$ is 90% of $V_{OUT(nom)}$ , thus limiting current to $I_{CL}$ (typical). When $V_{OUT}$ is approximately 0 V, current is limited to $I_{SC}$ (typical) in order to provide normal start up into a variety of loads. Thermal shutdown can be activated during a current-limit event because of the high power dissipation typically found in these conditions. To provide proper operation of the current limit, minimize the inductances to the input and load. Continuous operation in current limit is not recommended. #### 7.3.6 Thermal Shutdown The device contains a thermal shutdown protection circuit to disable the device when the thermal junction temperature ( $T_J$ ) of the main pass-FET rises to the thermal shutdown temperature ( $T_{SD}$ ) for shutdown listed in the *Electrical Characteristics* table. Thermal shutdown hysteresis ensures that the LDO resets again (turns on) when the temperature falls to $T_{SD}$ for reset. The thermal time constant of the semiconductor die is fairly short, and thus the device may cycle on and off when thermal shutdown is reached until the power dissipation is reduced. For reliable operation, limit the junction temperature to a maximum of 125°C. Operation above 125°C causes the device to exceed the operational specifications. Although the internal protection circuitry of the device is designed to protect against thermal overload conditions, this circuitry is not intended to replace proper heat sinking. Continuously running the device into thermal shutdown or above a junction temperature of 125°C reduces long-term reliability. A fast start up when $T_J > T_{SD}$ for reset (typical, outside of the specified operation range) causes the device thermal shutdown to assert at $T_{SD}$ for reset, and prevents the device from turning on until the junction temperature is reduced below $T_{SD}$ for reset. #### 7.4 Device Functional Modes The device has the following modes of operation: - Normal operation: The device regulates to the nominal output voltage - Dropout operation: The pass element operates as a resistor and the output voltage is set as $V_{IN} V_{DO}$ - · Disabled: The output of the device is disabled and the discharge circuit is activated 表 1 shows the conditions that lead to the different modes of operation. #### 表 1. Device Functional Mode Comparison | OPERATING MODE | PARAMETER | | | | | | | | | | | |--------------------------------------------------------------|----------------------------------------------------------------|----------------------------------------------|---------------------------------------|------------------------------------|-----------------------------------------------|--|--|--|--|--|--| | OPERATING WIODE | V <sub>IN</sub> | V <sub>BIAS</sub> | V <sub>EN</sub> | I <sub>out</sub> | T <sub>J</sub> | | | | | | | | Normal mode | $V_{IN} > V_{OUT(nom)} + V_{DO}$<br>and $V_{IN} > V_{IN(min)}$ | $V_{BIAS} > V_{OUT} + V_{DO(BIAS)}$ | $V_{EN} > V_{HI(EN)}$ | I <sub>OUT</sub> < I <sub>CL</sub> | $T_J < T_{SD}$ for shutdown | | | | | | | | Dropout mode | $V_{IN(min)} < V_{IN} < V_{OUT(nom)} + V_{DO(IN)}$ | $V_{BIAS} < V_{OUT} + V_{DO(BIAS)}$ | V <sub>EN</sub> > V <sub>HI(EN)</sub> | I <sub>OUT</sub> < I <sub>CL</sub> | $T_J < T_{SD}$ for shutdown | | | | | | | | Disabled mode<br>(any true condition<br>disables the device) | V <sub>IN</sub> < V <sub>UVLO(IN)</sub> | V <sub>BIAS</sub> < V <sub>BIAS</sub> (UVLO) | V <sub>EN</sub> < V <sub>LO(EN)</sub> | | T <sub>J</sub> > T <sub>SD</sub> for shutdown | | | | | | | #### 7.4.1 Normal Mode The device regulates the output to the nominal output voltage when all normal mode conditions in 表 1 are met. #### 7.4.2 Dropout Mode The device is not in regulation, and the output voltage tracks the input voltage minus the voltage drop across the pass element of the device. In this mode, the PSRR, noise, and transient performance of the device are significantly degraded. #### 7.4.3 Disable Mode In this mode the pass element is turned off, the internal circuits are shut down, and the output voltage is actively discharged to ground by an internal resistor. ### 8 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ### 8.1 Application Information Successfully implementing an LDO in an application depends on the application requirements. This section discusses key device features and how to best implement them to achieve a reliable design. ### 8.1.1 Recommended Capacitor Types The device is designed to be stable using low equivalent series resistance (ESR) ceramic capacitors at the input, output, and bias pins. Multilayer ceramic capacitors are the industry standard for these types of applications, but must be used with good judgment. Ceramic capacitors that use X7R-, X5R-, and COG-rated dielectric materials provide relatively good capacitive stability across temperature. Avoid Y5V-rated capacitors because of large variations in capacitance. Regardless of the ceramic capacitor type selected, ceramic capacitance varies with operating voltage and temperature. As a rule of thumb, assume that effective capacitance decreases by as much as 50%. The input, output, and bias capacitors recommended in the *Recommended Operating Conditions* table account for an effective capacitance of approximately 50% of the nominal value. #### 8.1.2 Input and Output Capacitor Requirements A minimum input ceramic capacitor is required for stability. A minimum output ceramic capacitor is also required for stability, refer to the *Recommended Operating Conditions* table for the minimum capacitors values. The input capacitor counteracts reactive input sources and improves transient response, input ripple, and PSRR. A higher-value input capacitor may be necessary if large, fast rise-time load or line transients are anticipated, or if the device is located several inches from the input power source. Dynamic performance of the device is improved with the use of an output capacitor larger than the minimum value specified in the *Recommended Operating Conditions* table. Although a bias capacitor is not required, connect a 0.1-µF ceramic capacitor from BIAS to GND for best analog design practice. This capacitor counteracts reactive bias sources if the source impedance is not sufficiently low. Place the input, output, and bias capacitors as close as possible to the device to minimize trace parasitics. #### 8.1.3 Load Transient Response The load-step transient response is the output voltage response by the LDO to a step in load current while output voltage regulation is maintained. See 图 20 to 图 23 for typical load transient response. There are two key transitions during a load transient response: the transition from a light to a heavy load, and the transition from a heavy to a light load. The regions in 图 34 are broken down as described in this section. Regions A, E, and H are where the output voltage is in steady-state operation. 图 34. Load Transient Waveform ### Application Information (接下页) During transitions from a light load to a heavy load, the: - Initial voltage dip is a result of the depletion of the output capacitor charge and parasitic impedance to the output capacitor (region B) - Recovery from the dip results from the LDO increasing the sourcing current, and leads to output voltage regulation (region C) During transitions from a heavy load to a light load, the: - Initial voltage rise results from the LDO sourcing a large current, and leads to an increase in the output capacitor charge (region F) - Recovery from the rise results from the LDO decreasing its sourcing current in combination with the load discharging the output capacitor (region G) A larger output capacitance reduces the peaks during a load transient but slows down the response time of the device. A larger dc load also reduces the peaks because the amplitude of the transition is lowered and a higher current discharge path is provided for the output capacitor. #### 8.1.4 Dropout Voltage Generally, the dropout voltage often refers to the minimum voltage difference between the input and output voltage $(V_{DO} = V_{IN} - V_{OUT})$ that is required for regulation. When $V_{IN} - V_{OUT}$ drops below the required $V_{DO}$ for the given load current, the device functions as a resistive switch and does not regulate output voltage. Dropout voltage is linearly proportional to the output current because the device is operating as a resistive switch, see 3 4 and 3 5. Dropout voltage is also affected by the drive strength for the gate of the pass element, which is nonlinear with respect to $V_{BIAS}$ on this device because of the inherited nonlinearity of the pass element gate capacitance, see $\boxed{8}$ 7. #### 8.1.5 Behavior During Transition From Dropout Into Regulation Some applications may have transients that place this device into dropout, especially when this device can be powered from a battery with relatively high ESR. The load transient saturates the output stage of the error amplifier when the pass element is driven fully on, making the pass element function like a resistor from $V_{IN}$ to $V_{OUT}$ . The error amplifier response time to this load transient is limited because the error amplifier must first recover from saturation and then places the pass element back into active mode. During this time, $V_{OUT}$ overshoots because the pass element is functioning as a resistor from $V_{IN}$ to $V_{OUT}$ . When $V_{IN}$ ramps up slowly for start-up, the slow ramp-up voltage may place the device in dropout. As with many other LDOs, the output can overshoot on recovery from this condition. However, this condition is easily avoided through the use of the enable signal. If operating under these conditions, apply a higher dc load or increase the output capacitance to reduce the overshoot. These solutions provide a path to dissipate the excess charge. #### 8.1.6 Undervoltage Lockout Circuit Operation The $V_{IN}$ UVLO circuit makes sure that the device remains disabled before the input supply reaches the minimum operational voltage range. The $V_{IN}$ UVLO circuit also makes sure that the device shuts down when the input supply collapses. Similarly, the $V_{BIAS}$ UVLO circuit makes sure that the device stays disabled before the bias supply reaches the minimum operational voltage range. The $V_{BIAS}$ UVLO circuit also makes sure that the device shuts down when the bias supply collapses. - Region A: The device does not start until the input or bias voltage reaches the UVLO rising threshold - Region B: Normal operation, regulating device - Region C: Brownout event above the UVLO falling threshold (UVLO rising threshold UVLO hystersis). The output may fall out of regulation but the device is still enabled. - Region D: Normal operation, regulating device - Region E: Brownout event below the UVLO falling threshold. The device is disabled in most cases and the ### Application Information (接下页) output falls as a result of the load and active discharge circuit. The device is re-enabled when the UVLO rising threshold is reached and a normal start-up follows. - Region F: Normal operation followed by the input or bias falling to the UVLO falling threshold - Region G: The device is disabled when the input or bias voltages fall below the UVLO falling threshold to 0 V. The output falls as a result of the load and active discharge circuit. 图 35. Typical V<sub>IN</sub> or V<sub>BIAS</sub> UVLO Circuit Operation #### 8.1.7 Power Dissipation (P<sub>D</sub>) Circuit reliability demands that proper consideration be given to device power dissipation, location of the circuit on the printed circuit board (PCB), and correct sizing of the thermal plane. The PCB area around the regulator must be as free as possible of other heat-generating devices that cause added thermal stresses. 公式 2 calculates the maximum allowable power dissipation for the device in a given package: $$P_{D-MAX} = \left[ \left( T_{J} - T_{A} \right) / R_{0,JA} \right] \tag{2}$$ 公式 3 represents the actual power being dissipated in the device: $$P_{D} = (I_{GND} + I_{OUT}) \times (V_{IN} - V_{OUT})$$ (3) Power dissipation can be minimized, and thus greater efficiency achieved, by proper selection of the system voltage rails. Proper selection allows the minimum input-to-output voltage differential to be obtained. The low dropout of the TPS7A11 allows for maximum efficiency across a wide range of output voltages. The main heat conduction path for the device depends on the ambient temperature and the thermal resistance across the various interfaces between the die junction and ambient air. The maximum power dissipation determines the maximum allowable junction temperature $(T_J)$ for the device. According to $\Delta \pm 4$ , maximum power dissipation and junction temperature are most often related by the junction-to-ambient thermal resistance $(R_{\theta JA})$ of the combined PCB and device package and the temperature of the ambient air $(T_A)$ . The equation is rearranged in $\Delta \pm 5$ for output current. $$T_{J} = T_{A} + (R_{\theta JA} \times P_{D}) \tag{4}$$ $$I_{OUT} = (T_J - T_A) / [R_{\theta,IA} \times (V_{IN} - V_{OUT})]$$ (5) Unfortunately, this thermal resistance $(R_{\theta JA})$ is highly dependent on the heat-spreading capability built into the particular PCB design, and therefore varies according to the total copper area, copper weight, and location of the planes. The $R_{\theta JA}$ recorded in the *Electrical Characteristics* table is determined by the JEDEC standard, PCB, and copper-spreading area, and is only used as a relative measure of package thermal performance. For a well-designed thermal layout, $R_{\theta JA}$ is actually the sum of the DRV package junction-to-case (bottom) thermal resistance $(R_{\theta JC(pot)})$ plus the thermal resistance contribution by the PCB copper. ### Application Information (接下页) #### 8.1.8 Estimating Junction Temperature The JEDEC standard now recommends the use of psi $(\Psi)$ thermal metrics to estimate the junction temperatures of the LDO when in-circuit on a typical PCB board application. These metrics are not strictly speaking thermal resistances, but rather offer practical and relative means of estimating junction temperatures. These psi metrics are determined to be significantly independent of the copper-spreading area. The key thermal metrics $(\Psi_{JT}$ and $\Psi_{JB})$ are used in accordance with $\Delta \vec{\pi}$ 6 and are given in the *Electrical Characteristics* table. $$\Psi_{JT}$$ : $T_J = T_T + \Psi_{JT} \times P_D$ and $\Psi_{JB}$ : $T_J = T_B + \Psi_{JB} \times P_D$ #### where: - P<sub>D</sub> is the power dissipated as explained in 公式 3 - T<sub>T</sub> is the temperature at the center-top of the device package - T<sub>B</sub> is the PCB surface temperature measured 1 mm from the device package and centered on the package edge (6) #### 8.1.9 Recommended Area for Continuous Operation The operational area of an LDO is limited by the dropout voltage, output current, junction temperature, and input voltage. The recommended area for continuous operation for a linear regulator is shown in <a>8</a> 36 and can be separated into the following regions: - Dropout voltage limits the minimum differential voltage between the input and the output (V<sub>IN</sub> V<sub>OUT</sub>) at a given output current level; see the *Dropout Voltage* section for more details. - The rated output current limits the maximum recommended output current level. Exceeding this rating causes the device to fall out of specification. - The rated junction temperature limits the maximum junction temperature of the device. Exceeding this rating causes the device to fall out of specification and reduces long-term reliability. - 公式 5 provides the shape of the slope. The slope is nonlinear because the maximum rated junction temperature of the LDO is controlled by the power dissipation across the LDO, thus when $V_{IN} V_{OUT}$ increases the output current must decrease. - The rated input voltage range governs both the minimum and maximum of V<sub>IN</sub> V<sub>OUT</sub>. 图 36. Continuous Operation Diagram With Description of Regions #### 8.2 Typical Application 图 37. High Efficiency Supply From a Rechargeable Battery #### 8.2.1 Design Requirements 表 2 lists the parameters for this design example. 表 2. Design Parameters | DESIGN PARAMETER | EXAMPLE VALUE | |-------------------|---------------------------------| | V <sub>IN</sub> | 1.2 V | | V <sub>BIAS</sub> | 2.4 V (min) | | V <sub>OUT</sub> | 1.0 V | | I <sub>OUT</sub> | 150 mA (typical), 500 mA (peak) | #### 8.2.2 Detailed Design Procedures This design example is powered by a rechargeable battery that can be a building block in many portable applications. Noise-sensitive portable electronics require an efficient small-size solution for their power supply. Traditional LDOs are known for their low efficiency in contrast to the low-input, low-output voltage (LILO) LDOs such as the TPS7A11. The use of a bias rail in the TPS7A11 allows the device to operate at a lower input voltage, thus reducing the power dissipation across the die and maximizing device efficiency. 公式 7 calculates the efficiency for this design. Efficiency = $$\eta = P_{OUT}/P_{IN} \times 100 \% = (V_{OUT} \times I_{OUT})/(V_{IN} \times I_{IN} + V_{BIAS} \times I_{BIAS}) \times 100 \%$$ (7) 公式 7 reduces to 公式 8 because the design example load current is much greater than the quiescent current of the bias rail. Efficiency = $$\eta = (V_{OUT} \times I_{OUT}) / (V_{IN} \times I_{IN}) \times 100\%$$ (8) #### 8.2.3 Application Curve $V_{IN} = V_{EN} = 1.2$ V, $C_{IN} = 2.2$ μF, $V_{OUT} = 1.0$ V, $C_{OUT} = 2.2$ μF, $V_{BIAS} = 2.4$ V, $C_{BIAS} = 0.1$ μF **38. TPS7A11 Output Efficiency at 1.2** V<sub>IN</sub> and **1.0** V<sub>OUT</sub> ### 9 Power Supply Recommendations This device is designed to operate from an input supply voltage range of 0.75 V to 3.3 V and a bias supply voltage range of 1.7 V to 5.5 V. The input and bias supplies must be well regulated and free of spurious noise. To make sure that the output voltage is well regulated and dynamic performance is optimum, the input supply must be at least $V_{OUT(nom)} + 0.5 \text{ V}$ and $V_{BIAS} = V_{OUT(nom)} + V_{DO(BIAS)}$ . ### 10 Layout ### 10.1 Layout Guidelines For correct printed circuit board (PCB) layout, follow these guidelines: - Place input, output, and bias capacitors as close to the device as possible - Use copper planes for device connections to optimize thermal performance - Place thermal vias around the device to distribute heat ### 10.2 Layout Examples 图 39. Recommended Layout for YKA Package 图 40. Recommended Layout for DRV Package #### 11 器件和文档支持 #### 11.1 器件支持 #### 11.1.1 开发支持 #### 11.1.1.1 评估模块 我们为您提供了评估模块 (EVM),您可以借此来对使用 TPS7A11 时的电路性能进行初始评估。可通过德州仪器 (TI) 网站上的产品文件夹申请获取 TPS720xxDRVEVM 评估模块(和相关用户指南),也可以直接从 TI eStore 购买。 #### 11.1.2 Spice 模型 可以通过 TPS7A11 产品文件夹的工具与软件选项卡获取该器件的 Spice 模型。 #### 11.1.3 器件命名规则 ### 表 3. 器件命名规则(1)(2) | 产品 | V <sub>OUT</sub> | |----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------| | TPS7A11 <b>xx(x)</b> | <b>xx(x)</b> 为标称输出电压。对于分辨率为 50mV 的输出电压,订货编号中使用两位数字; 否则,使用三位数字(例如,28 = 2.8V; 125 = 1.25 V)。<br><b>yyy</b> 为封装标识符。<br><b>z</b> 为封装数量。R 表示卷(3000 片),T 表示带(250 片)。 | - (1) 要获得最新的封装和订货信息,请参阅本文档末尾的封装选项附录,或者访问器件产品文件夹(www.ti.com.cn)。 - (2) 可提供 0.5V 至 3.0V 的输出电压(以 50mV 为单位增量)。有关器件的详细信息和供货情况,请联系制造商。 ### 11.2 文档支持 #### 11.2.1 相关文档 请参阅如下相关文档: - 德州仪器 (TI), 《TPS720xxDRVEVM 评估模块》用户指南 - 德州仪器 (TI), 《使用新的热度量指标》应用报告 - 德州仪器 (TI), 《AN-1112 DSBGA 晶圆级芯片级封装》应用报告 - 德州仪器 (TI), 《适用于可穿戴设备和物联网的 TIDA-01566 轻负载、高效、低噪声电源参考设计》设计指南 #### 11.3 接收文档更新通知 要接收文档更新通知,请导航至 Tl.com.cn 上的器件产品文件夹。单击右上角的通知我进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 #### 11.4 社区资源 下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的 《使用条款》。 TI E2E™ 在线社区 TI 的工程师对工程师 (E2E) 社区。此社区的创建目的在于促进工程师之间的协作。在 e2e.ti.com 中,您可以咨询问题、分享知识、拓展思路并与同行工程师一道帮助解决问题。 设计支持 TI 参考设计支持 可帮助您快速查找有帮助的 E2E 论坛、设计支持工具以及技术支持的联系信息。 #### 11.5 商标 E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 11.6 静电放电警告 ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可能会损坏集成电路。 **ESD** 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。 #### 11.7 术语表 SLYZ022 — TI 术语表。 这份术语表列出并解释术语、缩写和定义。 ### 12 机械、封装和可订购信息 以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且 不会对此文档进行修订。如需获取此数据表的浏览器版本,请查阅左侧的导航栏。 www.ti.com 30-Sep-2021 ### **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------| | TPS7A1105PYKAR | ACTIVE | DSBGA | YKA | 5 | 12000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | G | Samples | | TPS7A1106PDRVR | ACTIVE | WSON | DRV | 6 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1R6H | Samples | | TPS7A1106PDRVT | ACTIVE | WSON | DRV | 6 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1R6H | Samples | | TPS7A1106PYKAR | ACTIVE | DSBGA | YKA | 5 | 12000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | Н | Samples | | TPS7A11075PYKAR | ACTIVE | DSBGA | YKA | 5 | 12000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | I | Samples | | TPS7A1108PDRVR | ACTIVE | WSON | DRV | 6 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1R7H | Samples | | TPS7A1108PDRVT | ACTIVE | WSON | DRV | 6 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1R7H | Samples | | TPS7A1109PYKAR | ACTIVE | DSBGA | YKA | 5 | 12000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | J | Samples | | TPS7A11105PDRVR | ACTIVE | WSON | DRV | 6 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1R9H | Samples | | TPS7A11105PDRVT | ACTIVE | WSON | DRV | 6 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1R9H | Samples | | TPS7A11105PYKAR | ACTIVE | DSBGA | YKA | 5 | 12000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | К | Samples | | TPS7A1110PDRVR | ACTIVE | WSON | DRV | 6 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1R8H | Samples | | TPS7A1110PDRVT | ACTIVE | WSON | DRV | 6 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1R8H | Samples | | TPS7A1110PYKAR | ACTIVE | DSBGA | YKA | 5 | 12000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | L | Samples | | TPS7A1111PDRVR | ACTIVE | WSON | DRV | 6 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1RAH | Samples | | TPS7A1111PDRVT | ACTIVE | WSON | DRV | 6 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1RAH | Samples | | TPS7A1111PYKAR | ACTIVE | DSBGA | YKA | 5 | 12000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | 3 | Samples | | TPS7A1112PDRVR | ACTIVE | WSON | DRV | 6 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1RBH | Samples | | TPS7A1112PDRVT | ACTIVE | WSON | DRV | 6 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1RBH | Samples | | TPS7A1112PYKAR | ACTIVE | DSBGA | YKA | 5 | 12000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | U | Samples | ### **PACKAGE OPTION ADDENDUM** www.ti.com 30-Sep-2021 | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | TPS7A1115PDRVR | ACTIVE | WSON | DRV | 6 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1RCH | Samples | | TPS7A1115PDRVT | ACTIVE | WSON | DRV | 6 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1RCH | Samples | | TPS7A1118PDRVR | ACTIVE | WSON | DRV | 6 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1RDH | Samples | | TPS7A1118PDRVT | ACTIVE | WSON | DRV | 6 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1RDH | Samples | | TPS7A1118PYKAR | ACTIVE | DSBGA | YKA | 5 | 12000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | М | Samples | | TPS7A1119PYKAR | ACTIVE | DSBGA | YKA | 5 | 12000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | D | Samples | | TPS7A1125PDRVR | ACTIVE | WSON | DRV | 6 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1REH | Samples | | TPS7A1125PDRVT | ACTIVE | WSON | DRV | 6 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1REH | Samples | | TPS7A1128PDRVR | ACTIVE | WSON | DRV | 6 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1RFH | Samples | | TPS7A1128PDRVT | ACTIVE | WSON | DRV | 6 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1RFH | Samples | | TPS7A1128PYKAR | ACTIVE | DSBGA | YKA | 5 | 12000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | N | Samples | | TPS7A1130PDRVR | ACTIVE | WSON | DRV | 6 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1RGH | Samples | | TPS7A1130PDRVT | ACTIVE | WSON | DRV | 6 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1RGH | Samples | <sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. <sup>(2)</sup> **RoHS:** TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". ### PACKAGE OPTION ADDENDUM www.ti.com 30-Sep-2021 - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 24-Jan-2021 ### TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | Pins | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------|--------------------|------|-------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS7A1105PYKAR | DSBGA | YKA | 5 | 12000 | 180.0 | 8.4 | 0.9 | 1.25 | 0.48 | 2.0 | 8.0 | Q1 | | TPS7A1106PDRVR | WSON | DRV | 6 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | TPS7A1106PDRVT | WSON | DRV | 6 | 250 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | TPS7A1106PYKAR | DSBGA | YKA | 5 | 12000 | 180.0 | 8.4 | 0.9 | 1.25 | 0.48 | 2.0 | 8.0 | Q1 | | TPS7A11075PYKAR | DSBGA | YKA | 5 | 12000 | 180.0 | 8.4 | 0.9 | 1.25 | 0.48 | 2.0 | 8.0 | Q1 | | TPS7A1108PDRVR | WSON | DRV | 6 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | TPS7A1108PDRVT | WSON | DRV | 6 | 250 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | TPS7A1109PYKAR | DSBGA | YKA | 5 | 12000 | 180.0 | 8.4 | 0.9 | 1.25 | 0.48 | 2.0 | 8.0 | Q1 | | TPS7A11105PDRVR | WSON | DRV | 6 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | TPS7A11105PDRVT | WSON | DRV | 6 | 250 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | TPS7A11105PYKAR | DSBGA | YKA | 5 | 12000 | 180.0 | 8.4 | 0.9 | 1.25 | 0.48 | 2.0 | 8.0 | Q1 | | TPS7A1110PDRVR | WSON | DRV | 6 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | TPS7A1110PDRVT | WSON | DRV | 6 | 250 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | TPS7A1110PYKAR | DSBGA | YKA | 5 | 12000 | 180.0 | 8.4 | 0.9 | 1.25 | 0.48 | 2.0 | 8.0 | Q1 | | TPS7A1111PDRVR | WSON | DRV | 6 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | TPS7A1111PDRVT | WSON | DRV | 6 | 250 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | TPS7A1111PYKAR | DSBGA | YKA | 5 | 12000 | 180.0 | 8.4 | 0.9 | 1.25 | 0.48 | 2.0 | 8.0 | Q1 | | TPS7A1112PDRVR | WSON | DRV | 6 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 24-Jan-2021 | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|---|-------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS7A1112PDRVT | WSON | DRV | 6 | 250 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | TPS7A1112PYKAR | DSBGA | YKA | 5 | 12000 | 180.0 | 8.4 | 0.9 | 1.25 | 0.48 | 2.0 | 8.0 | Q1 | | TPS7A1115PDRVR | WSON | DRV | 6 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | TPS7A1115PDRVT | WSON | DRV | 6 | 250 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | TPS7A1118PDRVR | WSON | DRV | 6 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | TPS7A1118PDRVT | WSON | DRV | 6 | 250 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | TPS7A1118PYKAR | DSBGA | YKA | 5 | 12000 | 180.0 | 8.4 | 0.9 | 1.25 | 0.48 | 2.0 | 8.0 | Q1 | | TPS7A1119PYKAR | DSBGA | YKA | 5 | 12000 | 180.0 | 8.4 | 0.9 | 1.25 | 0.48 | 2.0 | 8.0 | Q1 | | TPS7A1125PDRVR | WSON | DRV | 6 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | TPS7A1125PDRVT | WSON | DRV | 6 | 250 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | TPS7A1128PDRVR | WSON | DRV | 6 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | TPS7A1128PDRVT | WSON | DRV | 6 | 250 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | TPS7A1128PYKAR | DSBGA | YKA | 5 | 12000 | 180.0 | 8.4 | 0.9 | 1.25 | 0.48 | 2.0 | 8.0 | Q1 | | TPS7A1130PDRVR | WSON | DRV | 6 | 3000 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | | TPS7A1130PDRVT | WSON | DRV | 6 | 250 | 180.0 | 8.4 | 2.3 | 2.3 | 1.15 | 4.0 | 8.0 | Q2 | #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |----------------|--------------|-----------------|------|-------|-------------|------------|-------------| | TPS7A1105PYKAR | DSBGA | YKA | 5 | 12000 | 182.0 | 182.0 | 20.0 | | TPS7A1106PDRVR | WSON | DRV | 6 | 3000 | 210.0 | 185.0 | 35.0 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 24-Jan-2021 | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-----------------|--------------|-----------------|------|-------|-------------|------------|-------------| | TPS7A1106PDRVT | WSON | DRV | 6 | 250 | 210.0 | 185.0 | 35.0 | | TPS7A1106PYKAR | DSBGA | YKA | 5 | 12000 | 182.0 | 182.0 | 20.0 | | TPS7A11075PYKAR | DSBGA | YKA | 5 | 12000 | 182.0 | 182.0 | 20.0 | | TPS7A1108PDRVR | WSON | DRV | 6 | 3000 | 210.0 | 185.0 | 35.0 | | TPS7A1108PDRVT | WSON | DRV | 6 | 250 | 210.0 | 185.0 | 35.0 | | TPS7A1109PYKAR | DSBGA | YKA | 5 | 12000 | 182.0 | 182.0 | 20.0 | | TPS7A11105PDRVR | WSON | DRV | 6 | 3000 | 210.0 | 185.0 | 35.0 | | TPS7A11105PDRVT | WSON | DRV | 6 | 250 | 210.0 | 185.0 | 35.0 | | TPS7A11105PYKAR | DSBGA | YKA | 5 | 12000 | 182.0 | 182.0 | 20.0 | | TPS7A1110PDRVR | WSON | DRV | 6 | 3000 | 210.0 | 185.0 | 35.0 | | TPS7A1110PDRVT | WSON | DRV | 6 | 250 | 210.0 | 185.0 | 35.0 | | TPS7A1110PYKAR | DSBGA | YKA | 5 | 12000 | 182.0 | 182.0 | 20.0 | | TPS7A1111PDRVR | WSON | DRV | 6 | 3000 | 210.0 | 185.0 | 35.0 | | TPS7A1111PDRVT | WSON | DRV | 6 | 250 | 210.0 | 185.0 | 35.0 | | TPS7A1111PYKAR | DSBGA | YKA | 5 | 12000 | 182.0 | 182.0 | 20.0 | | TPS7A1112PDRVR | WSON | DRV | 6 | 3000 | 210.0 | 185.0 | 35.0 | | TPS7A1112PDRVT | WSON | DRV | 6 | 250 | 210.0 | 185.0 | 35.0 | | TPS7A1112PYKAR | DSBGA | YKA | 5 | 12000 | 182.0 | 182.0 | 20.0 | | TPS7A1115PDRVR | WSON | DRV | 6 | 3000 | 210.0 | 185.0 | 35.0 | | TPS7A1115PDRVT | WSON | DRV | 6 | 250 | 210.0 | 185.0 | 35.0 | | TPS7A1118PDRVR | WSON | DRV | 6 | 3000 | 210.0 | 185.0 | 35.0 | | TPS7A1118PDRVT | WSON | DRV | 6 | 250 | 210.0 | 185.0 | 35.0 | | TPS7A1118PYKAR | DSBGA | YKA | 5 | 12000 | 182.0 | 182.0 | 20.0 | | TPS7A1119PYKAR | DSBGA | YKA | 5 | 12000 | 182.0 | 182.0 | 20.0 | | TPS7A1125PDRVR | WSON | DRV | 6 | 3000 | 210.0 | 185.0 | 35.0 | | TPS7A1125PDRVT | WSON | DRV | 6 | 250 | 210.0 | 185.0 | 35.0 | | TPS7A1128PDRVR | WSON | DRV | 6 | 3000 | 210.0 | 185.0 | 35.0 | | TPS7A1128PDRVT | WSON | DRV | 6 | 250 | 210.0 | 185.0 | 35.0 | | TPS7A1128PYKAR | DSBGA | YKA | 5 | 12000 | 182.0 | 182.0 | 20.0 | | TPS7A1130PDRVR | WSON | DRV | 6 | 3000 | 210.0 | 185.0 | 35.0 | | TPS7A1130PDRVT | WSON | DRV | 6 | 250 | 210.0 | 185.0 | 35.0 | Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4206925/F PLASTIC SMALL OUTLINE - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). 5. Vias are optional depending on application, refer to device data sheet. If some or all are implemented, recommended via locations are shown. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. DIE SIZE BALL GRID ARRAY NOTES: NanoFree Is a trademark of Texas Instruments. - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. This drawing is subject to change without notice. - 3. NanoFree<sup>™</sup> package configuration. DIE SIZE BALL GRID ARRAY NOTES: (continued) 4. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SNVA009 (www.ti.com/lit/snva009). DIE SIZE BALL GRID ARRAY NOTES: (continued) 5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. ### 重要声明和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021,德州仪器 (TI) 公司 # **X-ON Electronics** Largest Supplier of Electrical and Electronic Components Click to view similar products for LDO Voltage Regulators category: Click to view products by Texas Instruments manufacturer: Other Similar products are found below: AP7363-SP-13 NCV8664CST33T3G L79M05TL-E AP7362-HA-7 PT7M8202B12TA5EX TCR3DF185,LM(CT TLF4949EJ NCP4687DH15T1G NCV8703MX30TCG LP2951CN NCV4269CPD50R2G AP7315-25W5-7 NCV47411PAAJR2G AP2111H-1.2TRG1 ZLDO1117QK50TC AZ1117ID-ADJTRG1 NCV4263-2CPD50R2G NCP114BMX075TCG MC33269T-3.5G TLE4471GXT AP7315-33SA-7 NCV4266-2CST33T3G NCP715SQ15T2G NCV8623MN-50R2G NCV563SQ18T1G NCV8664CDT33RKG NCV4299CD250R2G NCP715MX30TBG NCV8702MX25TCG TLE7270-2E NCV562SQ25T1G AP2213D-3.3TRG1 AP2202K-2.6TRE1 NCV8170BMX300TCG NCV8152MX300180TCG NCP700CMT45TBG AP7315-33W5-7 NCP154MX180300TAG AP2113AMTR-G1 NJW4104U2-33A-TE1 MP2013AGG-5-P NCV8775CDT50RKG NJM2878F3-45-TE1 S-19214B00A-V5T2U7 S-19214B50A-V5T2U7 S-19213BC0A-V5T2U7