TPS7A10 ZHCSHU2B – MARCH 2018 – REVISED OCTOBER 2018 ## TPS7A10 300mA 低输入电压、低输出电压、超低压降稳压器 ## 1 特性 - 超低输入电压范围: 0.75V 至 3.3V - 可实现最低功率损耗的超低压降: - 在 300mA 下为 70mV(最大值)(V<sub>OUT</sub> > 1.0V), YKA 封装 - 低静态电流: - V<sub>IN</sub> I<sub>O</sub>= 1.6µA(典型值) - V<sub>BIAS</sub> I<sub>O</sub>= 6µA (典型值) - 负载、线路和温度上的精度为 1.5% - 高 PSRR: 频率 1kHz 时为 60dB - 可提供固定输出电压: - 0.5V 至 3.0V (阶跃 为 50mV) - V<sub>BIAS</sub> 范围: 1.7V 至 5.5V - 封装: - 0.74mm x 1.09mm WCSP-5 - 1.50mm x 1.50mm WSON-6 - 内置软启动功能,具有单调 Vour 上升 - 有源输出放电 ## 2 应用 - 智能手表、健身追踪器 - 无线耳机和耳塞 - 摄像头模块 - 智能手机和平板电脑 - 便携式医疗设备 ## 3 说明 TPS7A10 是一款超小型低静态电流低压降稳压器 (LDO),它能够实现 300mA 的拉电流并具有出色的交流性能(负载和线路瞬态响应)。该器件具有 0.75V 至 3.3V 的输入范围以及 0.5V 至 3.0V 的输出范围,并在负载、线路和温度上具有 1.5% 的极高精度。此性能非常适合于为更低的现代 MCU 内核电压和模拟传感器供电。 主要电源路径通过 $V_{IN}$ ,可连接至高于输出电压的值低至 70 mV 的电源。该器件使用一个用于为 LDO 的内部电路供电的附加 $V_{BIAS}$ 电源轨,支持极低的输入电压。 $V_{IN}$ 和 $V_{BIAS}$ 分别消耗 $1.6 \mu A$ 和 $6 \mu A$ 的极低静态电流。低 $I_Q$ 和超低压降 特性 有助于提高功耗敏感型应用中解决方案的 效率。例如, $V_{IN}$ 可以是高效直流/直流降压稳压器的输出,而 $V_{BIAS}$ 引脚可以连接至一个可再充电电池。 TPS7A10 配备了一个有源下拉电路,用于在处于禁用状态时对输出进行快速放电,并提供已知的启动状态。 TPS7A10 可采用超小型 5 引脚 DSBGA (YKA) 封装,从而使其非常适合空间受限的 应用。该器件还可采用 6 引脚 WSON (DSE) 封装。 器件信息(1) | 器件型号 | 封装 | 封装尺寸 (标称值) | |---------|-----------|----------------------------------| | | WSON (6) | 1.50mm × 1.50mm | | TPS7A10 | DSBGA (5) | 0.74mm ×<br>1.09mm(0.35mm<br>间距) | (1) 如需了解所有可用封装,请参阅产品说明书末尾的封装选项附录。 #### 典型应用电路 | _ | | |---|------------| | | <b>—</b> . | | | 717 | | | · ж | | | | | 1 | 特性1 | 8 | Application and Implementation | 18 | |---|--------------------------------------|----|--------------------------------|----------------| | 2 | 应用 1 | | 8.1 Application Information | 18 | | 3 | 说明1 | | 8.2 Typical Application | | | 4 | 修订历史记录 | 9 | Power Supply Recommendations | 24 | | 5 | Pin Configuration and Functions 3 | 10 | Layout | 24 | | 6 | Specifications4 | | 10.1 Layout Guidelines | 2 <sup>4</sup> | | • | 6.1 Absolute Maximum Ratings 4 | | 10.2 Layout Examples | 24 | | | 6.2 ESD Ratings | 11 | 器件和文档支持 | 2 | | | 6.3 Recommended Operating Conditions | | 11.1 器件支持 | 2! | | | 6.4 Thermal Information4 | | 11.2 文档支持 | 2 | | | 6.5 Electrical Characteristics | | 11.3 接收文档更新通知 | 2 | | | 6.6 Typical Characteristics | | 11.4 社区资源 | 2 | | 7 | Detailed Description | | 11.5 商标 | 2 | | | 7.1 Overview 14 | | 11.6 静电放电警告 | 2 | | | 7.2 Functional Block Diagram | | 11.7 术语表 | | | | 7.3 Feature Description | 12 | 机械、封装和可订购信息 | 26 | | | 7.4 Device Functional Modes | | | | ## 4 修订历史记录 注: 之前版本的页码可能与当前版本有所不同。 | CI | nanges from Revision A (June 2018) to Revision B | |----------|----------------------------------------------------------------------------------------------------------------------------------------| | • | 己添加 YKA 封装 添加至以下章节的可实现最低功率损耗的超低压降 项目的子项目: | | • | 已添加 在 部分中添加了最后一个句子说明 部分的关断相关文字 | | • | 已更改 将 WSON (DSE) 封装从"预告信息"更改为"生产数据(正在供货)" | | • | 已添加 <b>YKA</b> 封装 添加至压降与 I <sub>OUT</sub> 和温度间的关系(YKA 封装) 一图的标题中 | | • | 已添加 YKA Package to captions of Output Accuracy Over Temperature, YKA Package and Output Accuracy Over Temperature, YKA Package figures | | • | 已添加 Output Accuracy Over Temperature, DSE Package and Output Accuracy Over Temperature, DSE Package figures | | • | 己添加 <i>YKA Package</i> to caption of <i>Dropout vs I<sub>IOUT</sub> and Temperature, YKA Package</i> figure | | <u>.</u> | 已添加 Dropout vs I <sub>IOUT</sub> and Temperature, DSE Package figure | | CI | nanges from Original (March 2018) to Revision A Pag | | • | 已更改 从"预告信息"更改为"生产数据(正在供货)" | ## 5 Pin Configuration and Functions ## **Pin Functions** | PIN | | PIN I/O | | DESCRIPTION | | |------|-----|---------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NAME | DSE | YKA | 1/0 | DESCRIPTION | | | IN | 6 | A1 | 1 | Input pin. For best transient response and to minimize input impedance, use the recommended or larger value ceramic capacitor from IN to ground. as listed in the <i>Recommended Operation Conditions</i> . Place the input capacitor as close as possible to input of the device. | | | OUT | 1 | А3 | 0 | Regulated output pin. A capacitor is required from OUT to ground for stability. For best transient response, use larger than the minimum recommended value ceramic capacitor. Follow the recommended capacitor value as listed in the <i>Recommended Operation Conditions</i> . Place the output capacitor as close as possible to output of the device. | | | GND | 5 | B2 | _ | Ground pin. This pin must be connected to ground. | | | BIAS | 4 | C1 | I | BIAS pin. This pin enables the use of low-input voltage, low-output voltage conditions, (LILO). For best response, use the recommended or larger value ceramic capacitor from BIAS to ground as listed in the <i>Recommended Operation Conditions</i> . Place the bias capacitor as close as possible to input of the device. | | | EN | 3 | СЗ | ı | Enable pin. Driving this pin to logic high enables the device. Driving this pin to logic low disables the device. If enable functionality is not required, this pin must be connected to IN or BIAS; however, connecting EN to IN is only acceptable if the V <sub>IN</sub> voltage is greater than 0.9 V. | | ## 6 Specifications ## 6.1 Absolute Maximum Ratings over operating free-air temperature range unless otherwise noted. (1) | | | MIN | MAX | UNIT | |-------------|------------------------------------------------|------------------------------------------|----------------------|------| | | Supply, V <sub>IN</sub> | -0.3 | 3.6 | | | Voltage | Enable, V <sub>EN</sub> | -0.3 | 6.0 | \/ | | voltage | Bias, V <sub>BIAS</sub> | -0.3 | 6.0 | V | | | Output, V <sub>OUT</sub> | -0.3 | $V_{IN} + 0.3^{(2)}$ | | | Current | Maximum output current | aximum output current Internally limited | | Α | | Tomporeture | Operating junction temperature, T <sub>J</sub> | -40 | 150 | °C | | Temperature | Storage temperature, T <sub>stg</sub> | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|---------------------------------------------------------------------|-------|------| | \/ | Flactroatatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±1000 | \/ | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±500 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ## 6.3 Recommended Operating Conditions over operating junction temperature range (unless otherwise noted). | | | MIN | NOM | MAX | UNIT | |----------------------|--------------------------------|------|-----|-----|------| | V <sub>IN</sub> | Input voltage | 0.75 | | 3.3 | V | | $V_{BIAS}$ | Bias voltage | 1.7 | | 5.5 | V | | V <sub>OUT</sub> | Output voltage | 0.5 | | 3.0 | V | | I <sub>OUT</sub> | Peak output current | 0 | | 300 | mA | | C <sub>IN</sub> | Input capacitor | 2.2 | | | μF | | C <sub>BIAS</sub> | Bias capacitor | | 0.1 | | μF | | C <sub>OUT</sub> (1) | Output capacitor | 2.2 | | 22 | μF | | T <sub>J</sub> | Operating junction temperature | -40 | | 125 | °C | <sup>(1)</sup> Maximum ESR must be lower than 250 m $\Omega$ #### 6.4 Thermal Information | | | TPS | TPS7A10 | | | |----------------------|----------------------------------------------|------------|------------|------|--| | | THERMAL METRIC <sup>(1)</sup> | DSE (WSON) | YKA (WSCP) | UNIT | | | | | 6 PINS | 5 PINS | | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 188.8 | 169.4 | °C/W | | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 82.9 | 1.1 | °C/W | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 101.0 | 55.4 | °C/W | | | ΨЈТ | Junction-to-top characterization parameter | 6.6 | 1.7 | °C/W | | | ΨЈВ | Junction-to-board characterization parameter | 100.4 | 55.6 | °C/W | | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | N/A | N/A | °C/W | | <sup>(1)</sup> For more information about traditional and new thermal metrics, see Semiconductor and IC Package Thermal Metrics. <sup>2)</sup> The absolute maximum rating is 3.6 or $(V_{IN} + 0.3)$ , whichever is less. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## 6.5 Electrical Characteristics | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | |--------------------------------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|------|------|--| | | Nominal Accuracy | T <sub>J</sub> = 25°C | -0.5 | | 0.5 | | | | | | -20°C ≤ T <sub>J</sub> ≤ 85, DSE package<br>$V_{OUT(NOM)}$ + 0.5 V ≤ $V_{IN}$ ≤ 3.3 V,<br>$V_{OUT(NOM)}$ + 1.4 V ≤ $V_{BIAS}$ ≤ 5.5 V,<br>1 mA ≤ $I_{OUT}$ ≤ 300 mA | -1.25 | | 1.25 | | | | | Accuracy over temperature | -40°C ≤ T <sub>J</sub> ≤ 85, YKA package<br>$V_{OUT(NOM)}$ + 0.5 V ≤ $V_{IN}$ ≤ 3.3 V,<br>$V_{OUT(NOM)}$ + 1.4 V ≤ $V_{BIAS}$ ≤ 5.5 V,<br>1 mA ≤ $I_{OUT}$ ≤ 300 mA | -1.25 | | 1.25 | % | | | | | $-40$ °C $\leq$ T <sub>J</sub> $\leq$ 125, DSE and YKA package V <sub>OUT(NOM)</sub> + 0.5 V $\leq$ V <sub>IN</sub> $\leq$ 3.3 V, V <sub>OUT(NOM)</sub> + 1.4 V $\leq$ V <sub>BIAS</sub> $\leq$ 5.5 V, 1 mA $\leq$ I <sub>OUT</sub> $\leq$ 300 mA | -1.5 | | 1.5 | | | | $\Delta V_{OUT}$ / $\Delta V_{IN}$ | V <sub>IN</sub> line regulation | $V_{OUT(NOM)} + 0.5 \text{ V} \le V_{IN} \le 3.3 \text{ V}$ | | 0.001 | | %/V | | | $\Delta V_{OUT}$ / $\Delta V_{BIAS}$ | V <sub>BIAS</sub> line regulation | $V_{OUT(NOM)} + 1.4 \text{ V} \le V_{BIAS} \le 5.5 \text{ V}$ | | 0.03 | | %/V | | | $\Delta V_{OUT}$ / $\Delta I_{OUT}$ | Load regulation | 0.1 mA ≤ I <sub>OUT</sub> ≤ 300 mA | | 0.2 | | %/A | | | | Bias pin current | $T_J = 25$ °C, $I_{OUT} = 0$ mA | 3 | 6 | 8 | μА | | | $I_{Q(BIAS)}$ | | -40°C < T <sub>J</sub> < 85°C, I <sub>OUT</sub> = 0 mA | | | 11 | | | | | | I <sub>OUT</sub> = 0 mA | | | 14 | | | | | | I <sub>OUT</sub> = 300 mA | | | 60 | | | | | Input pin current <sup>(1)</sup> | T <sub>J</sub> = 25°C, I <sub>OUT</sub> = 0 mA | | 1.6 | 2.1 | | | | , | | -40°C < T <sub>J</sub> < 85°C, I <sub>OUT</sub> = 0 mA | | | 2.3 | μA | | | I <sub>Q(IN)</sub> | | I <sub>OUT</sub> = 0 mA | | | 2.6 | | | | | | I <sub>OUT</sub> = 300 mA | | | 9 | | | | | V shutdows owners | -40°C < T <sub>J</sub> < 85°C,<br>V <sub>IN</sub> = 3.3 V, V <sub>BIAS</sub> = 5.5 V, V <sub>EN</sub> ≤ 0.4 V | | | 400 | A | | | ISHDN(BIAS) | V <sub>BIAS</sub> shutdown current | -40°C < T <sub>J</sub> < 125°C,<br>V <sub>IN</sub> = 3.3 V, V <sub>BIAS</sub> = 5.5 V, V <sub>EN</sub> ≤ 0.4 V | | | 1200 | nA | | | la carronn | V <sub>IN</sub> shutdown current | -40°C < T <sub>J</sub> < $85$ °C,<br>V <sub>IN</sub> = $3.3$ V, V <sub>BIAS</sub> = $5.5$ V, V <sub>EN</sub> $\leq 0.4$ V | | | 1 | μA | | | ISHDN(IN) | V <sub>IN</sub> shatdown current | -40°C < T <sub>J</sub> < 125°C,<br>V <sub>IN</sub> = 3.3 V, V <sub>BIAS</sub> = 5.5 V, V <sub>EN</sub> ≤ 0.4 V | | | 3 | μΛ | | | la. | Output current limit | $V_{OUT} = 0.9 \times V_{OUT(NOM)}$ , YKA package | 325 | 450 | 600 | mA | | | I <sub>CL</sub> | Output current minit | $V_{OUT} = 0.9 \times V_{OUT(NOM)}$ , DSE package | 350 | 450 | 625 | mA | | | I <sub>sc</sub> | Short circuit current limit | V <sub>OUT</sub> = 0 V | | 150 | | mA | | | Vacan | V <sub>IN</sub> dropout voltage (2) | $V_{\rm IN} = V_{\rm OUT(NOM)} - 0.1 \ \rm V, \ I_{\rm OUT} = 300 \ mA, \ \rm YKA \ package$ | | 40 | 70 | mV | | | V <sub>DO(IN)</sub> | VIN dropout voltage / | $V_{\text{IN}} = V_{\text{OUT(NOM)}} - 0.1 \text{ V, } I_{\text{OUT}} = 300 \text{ mA,}$ DSE package | | 55 | 90 | IIIV | | | V | V dropout voltage (2) | I <sub>OUT</sub> = 300 mA | | 0.85 | 1.05 | \/ | | | $V_{DO(BIAS)}$ | V <sub>BIAS</sub> dropout voltage <sup>(2)</sup> | I <sub>OUT</sub> = 150 mA | | 0.75 | 0.95 | V | | <sup>(1)</sup> This current flowing from $V_{IN}$ to GND. (2) Dropout is not measured for $V_{OUT}$ < 1.0 V ## **Electrical Characteristics (continued)** | P. | ARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------|------------------------------------------------|-------------------------------------------------------------------------------------|------|------|------|---------------| | | | $f = 1 \text{ kHz},$ $V_{OUT} = 1.1 \text{ V}, I_{OUT} = 50 \text{ mA}$ | | 60 | | | | V <sub>IN</sub> PSRR | V <sub>IN</sub> power-supply rejection | f = 100 kHz,<br>$V_{OUT} = 1.1 \text{ V}, I_{OUT} = 50 \text{ mA}$ | | 36 | | dB | | VIN FORK | ratio | f = 1 MHz,<br>V <sub>OUT</sub> = 1.1 V, I <sub>OUT</sub> = 50 mA | | 32 | | uБ | | | | f = 1.5 MHz,<br>V <sub>OUT</sub> = 1.1 V, I <sub>OUT</sub> = 50 mA | | 35 | | | | | | f = 1 kHz,<br>V <sub>OUT</sub> = 1.1 V, I <sub>OUT</sub> = 300 mA | | 60 | | | | V <sub>BIAS</sub> PSRR | V <sub>BIAS</sub> power-supply rejection ratio | f = 100 kHz,<br>V <sub>OUT</sub> = 1.1 V, I <sub>OUT</sub> = 300 mA | | 40 | | dB | | | | f = 1 MHz,<br>V <sub>OUT</sub> = 1.1 V, I <sub>OUT</sub> = 300 mA | | 35 | | | | V <sub>n</sub> | Output voltage noise | Bandwidth = 10 Hz to 100 kHz,<br>V <sub>OUT</sub> = 1.0 V, I <sub>OUT</sub> = 50 mA | | 93.9 | | $\mu V_{RMS}$ | | V | Bias supply UVLO | V <sub>BIAS</sub> rising | 1.46 | 1.54 | 1.63 | V | | $V_{\text{UVLO(BIAS)}}$ | bias supply OVLO | V <sub>BIAS</sub> falling | 1.35 | 1.44 | 1.55 | V | | V <sub>UVLO_HYST(BIAS)</sub> | Bias supply hysteresis | V <sub>BIAS</sub> hysteresis | | 80 | | mV | | V | Innut oursely IIV/I O | V <sub>IN</sub> rising | 645 | 675 | 710 | mV | | $V_{\text{UVLO(IN)}}$ | Input supply UVLO | V <sub>IN</sub> falling | 565 | 600 | 640 | mV | | V <sub>UVLO_HYST(IN)</sub> | Input supply hysteresis | V <sub>IN</sub> hysteresis | | 75 | | mV | | t <sub>STR</sub> | Start-up time (3) | | | 525 | 1200 | μs | | V <sub>HI(EN)</sub> | EN pin logic high voltage | | 0.9 | | | V | | V <sub>LO(EN)</sub> | EN pin logic low voltage | | | | 0.4 | V | | I <sub>EN</sub> | EN pin current | EN = 5.5 V | | 10 | | nA | | R <sub>PULLDOWN</sub> | Pulldown resistor | V <sub>BIAS</sub> = 3.3 V, P version only | | 120 | | Ω | | т | Thermal shutdown | Shutdown, temperature rising | | 160 | | °C | | T <sub>SD</sub> | temperature | Reset, temperature falling | | 145 | | | | | | | | | | | <sup>(3)</sup> Startup time = time from EN assertion to $0.95 \times V_{OUT(NOM)}$ . ## 6.6 Typical Characteristics # TEXAS INSTRUMENTS ## Typical Characteristics (接下页) ## TEXAS INSTRUMENTS ## Typical Characteristics (接下页) at T<sub>J</sub> = -40 °C to +125 °C, V<sub>IN</sub> = V<sub>OUT(NOM)</sub>+ 0.5 V, V<sub>BIAS</sub> = V<sub>OUT(NOM)</sub> + 1.4 V, I<sub>OUT</sub> = 1 mA, V<sub>EN</sub> = V<sub>IN</sub>, C<sub>IN</sub> = 2.2 $\mu$ F, C<sub>OUT</sub> = 2.2 $\mu$ F, and C<sub>BIAS</sub> = 0.1 $\mu$ F (unless otherwise noted); typical values are at T<sub>J</sub> = 25°C ## 7 Detailed Description #### 7.1 Overview The TPS7A10 is a low input, ultra-low dropout, and low quiescent current linear regulator that is optimized for excellent transient performance. These characteristics make the device ideal for most battery-powered applications. The implementation of the BIAS pin on the TPS7A10 vastly improves efficiency of low-voltage output applications by allowing the use of a preregulated, low-voltage input supply that offers sub-band-gap output voltages. The high power-supply rejection ratio (PSRR), low noise, low ground pin current, and ultra-small packaging make this device suitable for ultra-portable applications. This device also offers high output voltage accuracy of 1.5% over the recommended junction temperature range. ## 7.2 Functional Block Diagram #### 7.3 Feature Description ## 7.3.1 Excellent Transient Response The TPS7A10 responds quickly to a transient on the input supply (line transient) or the output current (load transient) that results from the device high input impedance and low output impedance across frequency. This same capability also means that the device has a high power-supply rejection ratio (PSRR) and low internal noise floor (e<sub>n</sub>). The low-dropout regulator (LDO) approximates an ideal power supply in ac (small-signal) and dc (large-signal) conditions. The choice of external component values optimizes the small- and large-signal response; see the *Input and Output Capacitor Requirements* section for proper selection. ## 7.3.2 Global Undervoltage Lockout (UVLO) The TPS7A10 uses two undervoltage lockout (UVLO) circuits: one on the BIAS pin and one on the IN pin to prevent the device from turning on before both $V_{BIAS}$ and $V_{IN}$ rise above their lockout voltages. The two UVLO signals are connected internally through an AND gate, as shown in 38. This internal connection allows the device to be turned off when either rail is below its lockout voltage. 图 38. Global UVLO circuit #### 7.3.3 Active Discharge The active discharge option (P version only) have internal pulldown MOSFET that connects a $120-\Omega$ resistor to ground when the device is disabled in order to actively discharge the output voltage. The active discharge circuit is activated by driving the enable pin to logic low to disable the device, or when the device is in thermal shutdown. The discharge time after disabling the device depends on the output capacitance ( $C_{OUT}$ ) and the load resistance ( $R_L$ ) in parallel with the 120- $\Omega$ pulldown resistor. $\triangle \rightrightarrows 1$ calculates the discharge time constant: $$\tau = \frac{120 \cdot R_L}{120 + R_L} \cdot C_{OUT} \tag{1}$$ Do not rely on the active discharge circuit for discharging a large amount of output capacitance after the input supply collapses because reverse current can possibly flow from the output to the input. This reverse current flow can cause damage to the device. Limit reverse current to no more than 5% of the device-rated current. #### **7.3.4 Enable** The enable pin for this device is active high. The output of the device is turned on when the enable pin voltage is greater than the EN pin logic high voltage, and the output of the device is turned off when the enable pin voltage is less than the EN pin voltage logic low. The EN pin can be tied to the IN pin, the BIAS pin, or can be driven separately to enable and disable the device; however, connecting the EN pin to the IN pin is only acceptable if the $V_{IN}$ voltage is greater than 0.9 V. ## Feature Description (接下页) #### 7.3.5 Sequencing Requirement The $V_{IN}$ , $V_{BIAS}$ , and $V_{EN}$ voltages can be sequenced in any order without causing damage to the device. The start up is always monotonic regardless of the sequencing order or the ramp rates of IN, BIAS, and EN pins. For optimum device performance, have $V_{BIAS}$ present before enabling the device in any sequence order between $V_{IN}$ and $V_{EN}$ because the device internal circuitry is powered off the $V_{BIAS}$ , refer to *Recommended Operating Conditions* for proper voltage ranges of $V_{IN}$ , $V_{BIAS}$ , and $V_{EN}$ . #### 7.3.6 Internal Foldback Current Limit The internal foldback current limit circuit is used to protect the LDO against high-load current faults or shorting events. The foldback mechanism lowers the current limit as the output voltage decreases, and limits power dissipation during short-circuit events while still allowing for the device to operate at the rated output current; see \$\mathbb{3}\$ 15. For example, when $V_{OUT}$ is 90% of $V_{OUT(nom)}$ , the current limit is $I_{CL}$ (typical); however, if $V_{OUT}$ is forced to 0 V, the current limit is $I_{SC}$ (typical). In many LDOs, the foldback current limit can prevent start up into a constant-current load or a negatively-biased output. A *brick-wall* current limit is when there is an abrupt current stop after the current limit is reached. The foldback mechanism for this device goes into a *brick-wall* current limit when $V_{OUT} > 500$ mV (typical), thus limiting current to $I_{CL}$ (typical). When $V_{OUT}$ is approximately 0 V, current is limited to $I_{SC}$ (typical) in order to provide normal start up into a variety of loads. Thermal shutdown can activate during a current-limit event because of the high power dissipation typically found in these conditions. To provide proper operation of the current limit, minimize the inductances to the input and load. Continuous operation in current limit is not recommended. #### 7.3.7 Thermal Shutdown The device contains a thermal shutdown protection circuit to disable the device when the thermal junction temperature $(T_J)$ of the main pass-FET rises to the thermal shutdown temperature $(T_{SD})$ for shutdown listed in the *Electrical Characteristics*. Thermal shutdown hysteresis makes sure that the LDO resets again (turns on) when the temperature falls to the $T_{SD}$ for reset. The thermal time constant of the semiconductor die is fairly short, and thus the device may cycle on and off when thermal shutdown is reached until the power dissipation is reduced. For reliable operation, limit the junction temperature to a maximum of 125°C. Operation above 125°C causes the device to exceed the operational specifications. Although the internal protection circuitry of the device is designed to protect against thermal overload conditions, this circuitry is not intended to replace proper heat sinking. Continuously running the device into thermal shutdown or above a junction temperature of 125°C reduces long-term reliability. A fast start up when $T_J$ > the $T_{SD}$ for reset causes the device thermal shutdown to assert at $T_{SD}$ for reset, and prevents the device from turning on until the junction temperature is reduced below $T_{SD}$ for reset. #### 7.4 Device Functional Modes The device has the following modes of operation: - Normal operation: The device regulates to the nominal output voltage. - Dropout operation: The pass element operates as a resistor and the output voltage is set as V<sub>IN</sub> V<sub>DO</sub>. - Disabled: The output of the device is disabled and the discharge circuit is activated. 表 1 shows the conditions that lead to the different modes of operation. #### 表 1. Device Functional Mode Comparison | ODEDATING MODE | PARAMETER | | | | | | |--------------------------------------------------------------|-------------------------------------------------------------|-----------------------------------------------|-----------------------|------------------------------------|-----------------------------|--| | OPERATING MODE | V <sub>IN</sub> | V <sub>BIAS</sub> | V <sub>EN</sub> | I <sub>out</sub> | T <sub>J</sub> | | | Normal mode | $V_{IN} > V_{OUT(nom)} + V_{DO}$ and $V_{IN} > V_{IN(min)}$ | V <sub>BIAS</sub> > V <sub>OUT</sub> + 1.05 V | $V_{EN} > V_{HI(EN)}$ | I <sub>OUT</sub> < I <sub>CL</sub> | $T_J < T_{SD}$ for shutdown | | | Dropout mode | $V_{IN(min)} < V_{IN} < V_{OUT(nom)} + V_{DO}$ | $V_{BIAS} < V_{OUT} + 1.05 V$ | $V_{EN} > V_{HI(EN)}$ | $I_{OUT} < I_{CL}$ | $T_J < T_{SD}$ for shutdown | | | Disabled mode<br>(any true condition<br>disables the device) | V <sub>IN</sub> < V <sub>UVLO(IN)</sub> | V <sub>BIAS</sub> < V <sub>BIAS(UVLO)</sub> | $V_{EN} < V_{LO(EN)}$ | - | $T_J > T_{SD}$ for shutdown | | #### 7.4.1 Normal Mode The device regulates the output to the nominal output voltage when all normal mode conditions in 表 1 are met. ## 7.4.2 Dropout Mode The device is not in regulation, and the output voltage tracks the input voltage minus the voltage drop across the pass element of the device. In this mode, PSRR and the noise performance of the device are significantly degraded. #### 7.4.3 Disable Mode In this mode, the pass element is turned off, the internal circuits are shut down, and the output voltage is actively discharged to ground by an internal resistor. ## 8 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## 8.1 Application Information Successfully implementing an LDO in an application depends on the application requirements. This section discusses key device features and the best implementation to achieve a reliable design. #### 8.1.1 Recommended Capacitor Types The device is designed to be stable using low equivalent series resistance (ESR) ceramic capacitors at the input, output, and BIAS pins. Multilayer ceramic capacitors are the industry standard for these types of applications, but must be used with good judgment. Ceramic capacitors that use X7R-, X5R-, and COG-rated dielectric materials provide relatively good capacitive stability across temperature. Avoid Y5V-rated capacitors because of large variations in capacitance. Regardless of the ceramic capacitor type selected, ceramic capacitance varies with operating voltage and temperature. As a rule of thumb, assume that effective capacitance decreases by as much as 50%. The input, output, and bias capacitors recommended in the *Recommended Operating Conditions* table account for an effective capacitance of approximately 50% of the nominal value. #### 8.1.2 Input and Output Capacitor Requirements A minimum 2.2- $\mu$ F ceramic capacitor at the input is required for stability, A minimum 2.2- $\mu$ F ceramic capacitor with a maximum ESR value of less than 250 m $\Omega$ at the output is also required for stability. The input capacitor counteracts reactive input sources and improves transient response, input ripple, and PSRR. A higher-value input capacitor may be necessary if large, fast rise-time load or line transients are anticipated, or if the device is located several inches from the input power source. Dynamic performance of the device is improved with the use of an output capacitor larger than the minimum value specified in the *Recommended Operating Conditions* table. Although a bias capacitor is not required, connect a 0.1-µF ceramic capacitor from BIAS to GND for best analog design practice. This capacitor counteracts reactive bias sources if the source impedance is not sufficiently low. Place the input, output, and bias capacitors as close as possible to the device to minimize traces parasitics. ## Application Information (接下页) #### 8.1.3 Load Transient Response The load-step transient response is the output voltage response by the LDO to a step in load current while output voltage regulation is maintained. See 图 9, 图 10, 图 11, and 图 12 for typical load transient response. There are two key transitions during a load transient response: the transition from a light to a heavy load, and the transition from a heavy to a light load. The regions in 图 39 are broken down as described in this section. Regions A, E, and H are where the output voltage is in steady-state operation. 图 39. Load Transient Waveform During transitions from a light load to a heavy load: - The initial voltage dip is a result of the depletion of the output capacitor charge and parasitic impedance to the output capacitor (region B) - Recovery from the dip results from the LDO increasing the sourcing current, and leads to output voltage regulation (region C) During transitions from a heavy load to a light load: - The initial voltage rise results from the LDO sourcing a large current, and leads to the output capacitor charge to increase (region F) - Recovery from the rise results from the LDO decreasing the sourcing current in combination with the load discharging the output capacitor (region G) A larger output capacitance reduces the peaks during a load transient, but slows down the response time of the device. A larger dc load also reduces the peaks because the amplitude of the transition is lowered, and a higher current discharge path is provided for the output capacitor. #### 8.1.4 Dropout Voltage Generally, dropout voltage refers to the minimum voltage difference between the input and output voltage ( $V_{DO} = V_{IN} - V_{OUT}$ ) that is required for regulation. When $V_{IN} - V_{OUT}$ drops below the required $V_{DO}$ for the given load current, the device functions as a resistive switch and does not regulate output voltage. Dropout voltage is proportional to the output current because the device is operating as a resistive switch. Dropout voltage is affected by the drive strength of the pass-element gate. This drive strength is nonlinear with respect to $V_{\text{IN}}$ on this device. ## 8.1.5 Behavior During Transition From Dropout Into Regulation Some applications may have transients that place this device into dropout, especially when this device can be powered from a battery with relatively high ESR. The load transient saturates the output stage of the error amplifier when the pass element is driven fully on, making the pass element function like a resistor from $V_{IN}$ to $V_{OUT}$ . The error amplifier response time to this load transient is limited because the error amplifier must first recover from saturation and then place the pass element back into active mode. During this time, $V_{OUT}$ overshoots because the pass element is functioning as a resistor from $V_{IN}$ to $V_{OUT}$ . When $V_{IN}$ ramps up slowly for start-up, the slow ramp-up voltage may place the device in dropout. As with many other LDOs, the output can overshoot on recovery from this condition. However, this condition is easily avoided through the use of the enable signal. If operating under these conditions, apply a higher dc load or increase the output capacitance to reduce the overshoot. These solutions provide a path to dissipate the excess charge. ## Application Information (接下页) #### 8.1.6 Undervoltage Lockout Circuit Operation The $V_{IN}$ UVLO circuit makes sure that the device remains disabled before the input supply reaches the minimum operational voltage range. The $V_{IN}$ UVLO circuit also makes sure that the device shuts down when the input supply collapses. Similarly, the $V_{BIAS}$ UVLO circuit makes sure that the device stays disabled before the bias supply reaches the minimum operational voltage range. The $V_{BIAS}$ UVLO circuit also makes sure that the device shuts down when the bias supply collapses. ☑ 40 depicts the UVLO circuit response to various input or bias voltage events. This figure can be separated into the following parts: - Region A: The device does not start until the input or bias voltage reaches the UVLO rising threshold. - Region B: Normal operation, regulating device - Region C: Brownout event above the UVLO falling threshold (UVLO rising threshold UVLO hysteresis). The output may fall out of regulation, but the device is still enabled. - Region D: Normal operation, regulating device - Region E: Brownout event below the UVLO falling threshold. The device is disabled in most cases, and the output falls as a result of the load and active discharge circuit. The device is re-enabled when the UVLO rising threshold is reached, and a normal start-up follows. - Region F: Normal operation followed by the input or bias falling to the UVLO falling threshold - Region G: The device is disabled as the input or bias voltages fall below the UVLO falling threshold to 0 V. The output falls as a result of the load and active discharge circuit. 图 40. Typical V<sub>IN</sub> or V<sub>BIAS</sub> UVLO Circuit Operation ## 8.1.7 Power Dissipation (P<sub>D</sub>) Circuit reliability demands that proper consideration be given to device power dissipation, location of the circuit on the printed circuit board (PCB), and correct sizing of the thermal plane. The PCB area around the regulator must be as free as possible of other heat-generating devices that cause added thermal stresses. 公式 2 calculates the maximum allowable power dissipation for the device in a given package: $$P_{D-MAX} = [(T_J - T_A) / R_{\theta JA}] \tag{2}$$ 公式 3 represents the actual power being dissipated in the device: $$P_{D} = (I_{GND} + I_{OUT}) \times (V_{IN} - V_{OUT})$$ (3) Power dissipation can be minimized, and thus greater efficiency achieved, by proper selection of the system voltage rails. Proper selection allows the minimum input-to-output voltage differential to be obtained. The low dropout of the TPS7A10 allows for maximum efficiency across a wide range of output voltages. The main heat conduction path for the device depends on the ambient temperature and the thermal resistance across the various interfaces between the die junction and ambient air. ## Application Information (接下页) The maximum power dissipation determines the maximum allowable junction temperature $(T_J)$ for the device. According to 公式 4, maximum power dissipation and junction temperature are most often related by the junction-to-ambient thermal resistance $(R_{\theta JA})$ of the combined PCB and device package and the temperature of the ambient air $(T_A)$ . The equation is rearranged in 公式 5 for output current. $$T_{J} = T_{A} + (R_{\theta JA} \times P_{D}) \tag{4}$$ $$I_{OUT} = (T_J - T_A) / [R_{\theta JA} \times (V_{IN} - V_{OUT})]$$ (5) Unfortunately, this thermal resistance ( $R_{\theta JA}$ ) is highly dependent on the heat-spreading capability built into the particular PCB design, and therefore varies according to the total copper area, copper weight, and location of the planes. The $R_{\theta JA}$ recorded in the *Thermal Information* table is determined by the JEDEC standard, PCB, and copper-spreading area, and is only used as a relative measure of package thermal performance. ## 8.1.7.1 Estimating Junction Temperature The JEDEC standard recommends the use of psi $(\Psi)$ thermal metrics to estimate the junction temperatures of the LDO when in-circuit on a typical PCB board application. These metrics are not strictly speaking thermal resistances, but rather offer practical and relative means of estimating junction temperatures. These psi metrics are determined to be significantly independent of the copper-spreading area. The key thermal metrics $(\Psi_{JT}$ and $\Psi_{JB})$ are used in accordance with $\Delta \vec{\Xi}$ 6 and are given in the *Thermal Information* table. $$\Psi_{JT}$$ : $T_J = T_T + \Psi_{JT} \times P_D$ and $\Psi_{JB}$ : $T_J = T_B + \Psi_{JB} \times P_D$ where: - $P_D$ is the power dissipated as explained in 公式 3 - T<sub>T</sub> is the temperature at the center-top of the device package - T<sub>B</sub> is the PCB surface temperature measured 1 mm from the device package and centered on the package edge ## 8.1.7.2 Recommended Area for Continuous Operation The operational area of an LDO is limited by the dropout voltage, output current, junction temperature, and input voltage. The recommended area for continuous operation for a linear regulator is shown in 图 41, and can be separated into the following regions: - Dropout voltage limits the minimum differential voltage between the input and the output (V<sub>IN</sub> V<sub>OUT</sub>) at a given output current level. - The rated output currents limits the maximum recommended output current level. Exceeding this rating causes the device to fall out of specification. - The rated junction temperature limits the maximum junction temperature of the device. Exceeding this rating causes the device to fall out of specification and reduces long-term reliability. - 公式 5 provides the shape of the slope. The slope is nonlinear because the maximum rated junction temperature of the LDO is controlled by the power dissipation across the LDO, thus when V<sub>IN</sub> V<sub>OUT</sub> increases, the output current must decrease. - The rated input voltage range governs both the minimum and maximum of V<sub>IN</sub> V<sub>OUT</sub>. 图 41. Region Description of Continuous Operation Regime ## 8.2 Typical Application 图 42. Supplying a Clean DC Voltage ## 8.2.1 Design Requirements 表 2 summarizes the design requirements for 图 42. DESIGN PARAMETER EXAMPLE VALUE V<sub>IN</sub> 1.4 V V<sub>BIAS</sub> 2.7 V V<sub>OUT</sub> 1.2 V I<sub>OUT</sub> 10-mA typical, 300-mA peak 65°C 表 2. Design Parameters ## 8.2.2 Detailed Design Procedure For this design example, the 1.2-V, fixed-version TPS7A1012 device is selected. Use a 4.7- $\mu$ F input capacitor to minimize transient currents drawn from the DC/DC convertor. Use a 4.7- $\mu$ F output capacitor for optimized load transient response. The dropout voltage (V<sub>DO</sub>) is kept within the TPS7A10 dropout voltage specification for the 1.2-V output voltage option inorder to keep the device in regulation under all load and temperature conditions for this design. The high-PSRR and low-noise measurements for this design example are given in the *Thermal Dissipation* section. #### 8.2.2.1 Input Current During normal operation, the input current to the LDO is approximately equal to the output current of the LDO. During startup, the input current is higher as a result of the inrush current charging the output capacitor. Use 公式 7 to calculate the current through the input. $$I_{OUT(t)} = \left[\frac{C_{OUT} \times dV_{OUT}(t)}{dt}\right] + \left[\frac{V_{OUT}(t)}{R_{LOAD}}\right]$$ where: • V<sub>OUT</sub>(t) is the instantaneous output voltage of the turnon ramp Maximum ambient temperature - dV<sub>OUT</sub>(t) / dt is the slope of the V<sub>OUT</sub> ramp - R<sub>LOAD</sub> is the resistive load impedance (7) #### 8.2.2.2 Thermal Dissipation The junction temperature can be determined using the junction-to-ambient thermal resistance ( $R_{\theta JA}$ ) and the total power dissipation ( $P_D$ ). Use 公式 8 to calculate the power dissipation. As 公式 9 shows, multiply $P_D$ by $R_{\theta JA}$ and add the ambient temperature ( $T_A$ ) to calculate the junction temperature ( $T_J$ ). $$P_{D} = (I_{GND} + I_{OUT}) \times (V_{IN} - V_{OUT})$$ (8) $$T_{J} = R_{\theta, JA} \times P_{D} + T_{A} \tag{9}$$ If the $(T_{J(MAX)})$ value does not exceed 125°C, use 公式 10 to calculate the maximum ambient temperature. 公式 11 calculates the maximum ambient temperature with a value of 99.59°C. $$T_{A(MAX)} = T_{J(MAX)} - R_{\theta JA} \times P_{D}$$ (10) $$T_{A(MAX)} = 125^{\circ}C - 169.4 \times (1.4 \text{ V} - 1.2 \text{ V}) \times (0.3 \text{ A}) = 114.84^{\circ}C$$ (11) ## 8.2.3 Application Curve $$V_{IN} = 1.4 \text{ V}, V_{OUT} = 1.2 \text{ V}, V_{BIAS} = 2.7 \text{ V},$$ $C_{IN} = 4.7 \mu\text{F}, C_{OUT} = 4.7 \mu\text{F}, C_{BIAS} = 0.1 \mu\text{F}$ 图 43. PSRR vs Frequency and $I_{\text{OUT}}$ ## 9 Power Supply Recommendations This device is designed to operate from an input supply voltage range of 0.75 V to 3.3 V, and a bias supply voltage range of 1.7 V to 5.5 V. The input and bias supplies must be well regulated and free of spurious noise. To make sure that the output voltage is well regulated and dynamic performance is optimum, the input supply must be at least $V_{OUT(nom)} + 0.5 V$ and $V_{BIAS} = V_{OUT(nom)} + 1.05 V$ . ## 10 Layout ## 10.1 Layout Guidelines For correct printed circuit board (PCB) layout, follow these guidelines: - Place input, output, and bias capacitors as close to the device as possible. - Use copper planes for device connections to optimize thermal performance. - Place thermal vias around the device to distribute heat. ## 10.2 Layout Examples 图 44. Recommended Layout for the YKA Package 图 45. Recommended Layout for the DSE Package ## 11 器件和文档支持 #### 11.1 器件支持 #### 11.1.1 开发支持 #### 11.1.1.1 评估模块 我们为您提供了评估模块 (EVM),可以借此来对使用 TPS7A10 时的电路性能进行初始评估。可通过德州仪器 (TI) 网站上的产品文件夹申请获取 TPS7A10EVM,也可以直接从 TI eStore 购买。 ## 11.1.1.2 Spice 模型 可以通过 TPS7A10 产品文件夹的工具与软件选项卡获取该器件的 Spice 模型。 #### 11.1.2 器件命名规则 ## 表 3. 器件命名规则(1)(2) | 产品 | V <sub>OUT</sub> | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------| | TPS7A10xx(x)yyyz | <b>xx(x)</b> 为标称输出电压。对于分辨率为 50mV 的输出电压,订货编号中使用两位数字; 否则,使用三位数字(例如, 28 = 2.8V; 125 = 1.25 V)。<br><b>yyy</b> 为封装标识符。<br><b>z</b> 为封装数量。R 表示卷, T 表示带。 | - (1) 要获得最新的封装和订货信息,请参阅本文档末尾的封装选项附录,或者访问器件产品文件夹(www.ti.com.cn)。 - (2) 可提供 0.5V 至 3.0V 的输出电压(以 50mV 为单位增量)。有关器件的详细信息和供货情况,请联系制造商。 #### 11.2 文档支持 #### 11.2.1 相关文档 请参阅如下相关文档: - 德州仪器 (TI), 《TPS7A10EVM-004 评估模块》用户指南 - 德州仪器 (TI), 《使用新的热度量指标》应用报告 - 德州仪器 (TI), 《AN-1112 DSBGA 晶圆级芯片级封装》应用报告 #### 11.3 接收文档更新通知 要接收文档更新通知,请导航至 Tl.com.cn 上的器件产品文件夹。单击右上角的通知我进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 #### 11.4 社区资源 下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的 《使用条款》。 TI E2E™ 在线社区 TI 的工程师对工程师 (E2E) 社区。此社区的创建目的在于促进工程师之间的协作。在 e2e.ti.com 中,您可以咨询问题、分享知识、拓展思路并与同行工程师一道帮助解决问题。 设计支持 TI 参考设计支持 可帮助您快速查找有帮助的 E2E 论坛、设计支持工具以及技术支持的联系信息。 #### 11.5 商标 E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 11.6 静电放电警告 这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。 ## 11.7 术语表 SLYZ022 — TI 术语表。 这份术语表列出并解释术语、缩写和定义。 ## 12 机械、封装和可订购信息 以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且不会对此文档进行修订。如需获取此数据表的浏览器版本,请查阅左侧的导航栏。 10-Dec-2020 ## **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | TPS7A1006PDSER | ACTIVE | WSON | DSE | 6 | 3000 | RoHS & Green | NIPDAUAG | Level-1-260C-UNLIM | -40 to 125 | EF | Samples | | TPS7A1006PDSET | ACTIVE | WSON | DSE | 6 | 250 | RoHS & Green | NIPDAUAG | Level-1-260C-UNLIM | -40 to 125 | EF | Samples | | TPS7A1006PYKAR | ACTIVE | DSBGA | YKA | 5 | 12000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | Т | Samples | | TPS7A1008PDSER | ACTIVE | WSON | DSE | 6 | 3000 | RoHS & Green | NIPDAUAG | Level-1-260C-UNLIM | -40 to 125 | E2 | Samples | | TPS7A1008PDSET | ACTIVE | WSON | DSE | 6 | 250 | RoHS & Green | NIPDAUAG | Level-1-260C-UNLIM | -40 to 125 | E2 | Samples | | TPS7A1008PYKAR | ACTIVE | DSBGA | YKA | 5 | 12000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | A | Samples | | TPS7A10105PDSER | ACTIVE | WSON | DSE | 6 | 3000 | RoHS & Green | NIPDAUAG | Level-1-260C-UNLIM | -40 to 125 | DZ | Samples | | TPS7A10105PDSET | ACTIVE | WSON | DSE | 6 | 250 | RoHS & Green | NIPDAUAG | Level-1-260C-UNLIM | -40 to 125 | DZ | Samples | | TPS7A10105PYKAR | ACTIVE | DSBGA | YKA | 5 | 12000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | С | Samples | | TPS7A1010PDSER | ACTIVE | WSON | DSE | 6 | 3000 | RoHS & Green | NIPDAUAG | Level-1-260C-UNLIM | -40 to 125 | E1 | Samples | | TPS7A1010PDSET | ACTIVE | WSON | DSE | 6 | 250 | RoHS & Green | NIPDAUAG | Level-1-260C-UNLIM | -40 to 125 | E1 | Samples | | TPS7A1010PYKAR | ACTIVE | DSBGA | YKA | 5 | 12000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | В | Samples | | TPS7A1011PDSER | ACTIVE | WSON | DSE | 6 | 3000 | RoHS & Green | NIPDAUAG | Level-1-260C-UNLIM | -40 to 125 | DX | Samples | | TPS7A1011PDSET | ACTIVE | WSON | DSE | 6 | 250 | RoHS & Green | NIPDAUAG | Level-1-260C-UNLIM | -40 to 125 | DX | Samples | | TPS7A1011PYKAR | ACTIVE | DSBGA | YKA | 5 | 12000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | D | Samples | | TPS7A1012PDSER | ACTIVE | WSON | DSE | 6 | 3000 | RoHS & Green | NIPDAUAG | Level-1-260C-UNLIM | -40 to 125 | DW | Samples | | TPS7A1012PDSET | ACTIVE | WSON | DSE | 6 | 250 | RoHS & Green | NIPDAUAG | Level-1-260C-UNLIM | -40 to 125 | DW | Samples | | TPS7A1012PYKAR | ACTIVE | DSBGA | YKA | 5 | 12000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | E | Samples | | TPS7A1015PDSER | ACTIVE | WSON | DSE | 6 | 3000 | RoHS & Green | NIPDAUAG | Level-1-260C-UNLIM | -40 to 125 | DV | Samples | | TPS7A1015PDSET | ACTIVE | WSON | DSE | 6 | 250 | RoHS & Green | NIPDAUAG | Level-1-260C-UNLIM | -40 to 125 | DV | Samples | www.ti.com ## **PACKAGE OPTION ADDENDUM** 10-Dec-2020 | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | TPS7A1015PYKAR | ACTIVE | DSBGA | YKA | 5 | 12000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | F | Samples | | TPS7A1018PDSER | ACTIVE | WSON | DSE | 6 | 3000 | RoHS & Green | NIPDAUAG | Level-1-260C-UNLIM | -40 to 125 | DU | Samples | | TPS7A1018PDSET | ACTIVE | WSON | DSE | 6 | 250 | RoHS & Green | NIPDAUAG | Level-1-260C-UNLIM | -40 to 125 | DU | Samples | | TPS7A1018PYKAR | ACTIVE | DSBGA | YKA | 5 | 12000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | G | Samples | | TPS7A1025PDSER | ACTIVE | WSON | DSE | 6 | 3000 | RoHS & Green | NIPDAUAG | Level-1-260C-UNLIM | -40 to 125 | DT | Samples | | TPS7A1025PDSET | ACTIVE | WSON | DSE | 6 | 250 | RoHS & Green | NIPDAUAG | Level-1-260C-UNLIM | -40 to 125 | DT | Samples | | TPS7A1025PYKAR | ACTIVE | DSBGA | YKA | 5 | 12000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | Н | Samples | | TPS7A1028PDSER | ACTIVE | WSON | DSE | 6 | 3000 | RoHS & Green | NIPDAUAG | Level-1-260C-UNLIM | -40 to 125 | DS | Samples | | TPS7A1028PDSET | ACTIVE | WSON | DSE | 6 | 250 | RoHS & Green | NIPDAUAG | Level-1-260C-UNLIM | -40 to 125 | DS | Samples | | TPS7A1028PYKAR | ACTIVE | DSBGA | YKA | 5 | 12000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | 1 | Samples | | TPS7A1030PDSER | ACTIVE | WSON | DSE | 6 | 3000 | RoHS & Green | NIPDAUAG | Level-1-260C-UNLIM | -40 to 125 | DR | Samples | | TPS7A1030PDSET | ACTIVE | WSON | DSE | 6 | 250 | RoHS & Green | NIPDAUAG | Level-1-260C-UNLIM | -40 to 125 | DR | Samples | | TPS7A1030PYKAR | ACTIVE | DSBGA | YKA | 5 | 12000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | J | Samples | <sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. ## PACKAGE OPTION ADDENDUM 10-Dec-2020 - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ## PACKAGE MATERIALS INFORMATION www.ti.com 25-Jan-2019 ## TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | Pins | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------|--------------------|------|-------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS7A1006PDSER | WSON | DSE | 6 | 3000 | 180.0 | 8.4 | 1.83 | 1.83 | 0.89 | 4.0 | 8.0 | Q2 | | TPS7A1006PDSET | WSON | DSE | 6 | 250 | 180.0 | 8.4 | 1.83 | 1.83 | 0.89 | 4.0 | 8.0 | Q2 | | TPS7A1006PYKAR | DSBGA | YKA | 5 | 12000 | 180.0 | 8.4 | 0.9 | 1.25 | 0.48 | 2.0 | 8.0 | Q1 | | TPS7A1008PDSER | WSON | DSE | 6 | 3000 | 180.0 | 8.4 | 1.83 | 1.83 | 0.89 | 4.0 | 8.0 | Q2 | | TPS7A1008PDSET | WSON | DSE | 6 | 250 | 180.0 | 8.4 | 1.83 | 1.83 | 0.89 | 4.0 | 8.0 | Q2 | | TPS7A1008PYKAR | DSBGA | YKA | 5 | 12000 | 180.0 | 8.4 | 0.9 | 1.25 | 0.48 | 2.0 | 8.0 | Q1 | | TPS7A10105PDSER | WSON | DSE | 6 | 3000 | 180.0 | 8.4 | 1.83 | 1.83 | 0.89 | 4.0 | 8.0 | Q2 | | TPS7A10105PDSET | WSON | DSE | 6 | 250 | 180.0 | 8.4 | 1.83 | 1.83 | 0.89 | 4.0 | 8.0 | Q2 | | TPS7A10105PYKAR | DSBGA | YKA | 5 | 12000 | 180.0 | 8.4 | 0.9 | 1.25 | 0.48 | 2.0 | 8.0 | Q1 | | TPS7A1010PDSER | WSON | DSE | 6 | 3000 | 180.0 | 8.4 | 1.83 | 1.83 | 0.89 | 4.0 | 8.0 | Q2 | | TPS7A1010PDSET | WSON | DSE | 6 | 250 | 180.0 | 8.4 | 1.83 | 1.83 | 0.89 | 4.0 | 8.0 | Q2 | | TPS7A1010PYKAR | DSBGA | YKA | 5 | 12000 | 180.0 | 8.4 | 0.9 | 1.25 | 0.48 | 2.0 | 8.0 | Q1 | | TPS7A1011PDSER | WSON | DSE | 6 | 3000 | 180.0 | 8.4 | 1.83 | 1.83 | 0.89 | 4.0 | 8.0 | Q2 | | TPS7A1011PDSET | WSON | DSE | 6 | 250 | 180.0 | 8.4 | 1.83 | 1.83 | 0.89 | 4.0 | 8.0 | Q2 | | TPS7A1011PYKAR | DSBGA | YKA | 5 | 12000 | 180.0 | 8.4 | 0.9 | 1.25 | 0.48 | 2.0 | 8.0 | Q1 | | TPS7A1012PDSER | WSON | DSE | 6 | 3000 | 180.0 | 8.4 | 1.83 | 1.83 | 0.89 | 4.0 | 8.0 | Q2 | | TPS7A1012PDSET | WSON | DSE | 6 | 250 | 180.0 | 8.4 | 1.83 | 1.83 | 0.89 | 4.0 | 8.0 | Q2 | | TPS7A1012PYKAR | DSBGA | YKA | 5 | 12000 | 180.0 | 8.4 | 0.9 | 1.25 | 0.48 | 2.0 | 8.0 | Q1 | ## **PACKAGE MATERIALS INFORMATION** www.ti.com 25-Jan-2019 | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|---|-------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS7A1015PDSER | WSON | DSE | 6 | 3000 | 180.0 | 8.4 | 1.83 | 1.83 | 0.89 | 4.0 | 8.0 | Q2 | | TPS7A1015PDSET | WSON | DSE | 6 | 250 | 180.0 | 8.4 | 1.83 | 1.83 | 0.89 | 4.0 | 8.0 | Q2 | | TPS7A1015PYKAR | DSBGA | YKA | 5 | 12000 | 180.0 | 8.4 | 0.9 | 1.25 | 0.48 | 2.0 | 8.0 | Q1 | | TPS7A1018PDSER | WSON | DSE | 6 | 3000 | 180.0 | 8.4 | 1.83 | 1.83 | 0.89 | 4.0 | 8.0 | Q2 | | TPS7A1018PDSET | WSON | DSE | 6 | 250 | 180.0 | 8.4 | 1.83 | 1.83 | 0.89 | 4.0 | 8.0 | Q2 | | TPS7A1018PYKAR | DSBGA | YKA | 5 | 12000 | 180.0 | 8.4 | 0.9 | 1.25 | 0.48 | 2.0 | 8.0 | Q1 | | TPS7A1025PDSER | WSON | DSE | 6 | 3000 | 180.0 | 8.4 | 1.83 | 1.83 | 0.89 | 4.0 | 8.0 | Q2 | | TPS7A1025PDSET | WSON | DSE | 6 | 250 | 180.0 | 8.4 | 1.83 | 1.83 | 0.89 | 4.0 | 8.0 | Q2 | | TPS7A1025PYKAR | DSBGA | YKA | 5 | 12000 | 180.0 | 8.4 | 0.9 | 1.25 | 0.48 | 2.0 | 8.0 | Q1 | | TPS7A1028PDSER | WSON | DSE | 6 | 3000 | 180.0 | 8.4 | 1.83 | 1.83 | 0.89 | 4.0 | 8.0 | Q2 | | TPS7A1028PDSET | WSON | DSE | 6 | 250 | 180.0 | 8.4 | 1.83 | 1.83 | 0.89 | 4.0 | 8.0 | Q2 | | TPS7A1028PYKAR | DSBGA | YKA | 5 | 12000 | 180.0 | 8.4 | 0.9 | 1.25 | 0.48 | 2.0 | 8.0 | Q1 | | TPS7A1030PDSER | WSON | DSE | 6 | 3000 | 180.0 | 8.4 | 1.83 | 1.83 | 0.89 | 4.0 | 8.0 | Q2 | | TPS7A1030PDSET | WSON | DSE | 6 | 250 | 180.0 | 8.4 | 1.83 | 1.83 | 0.89 | 4.0 | 8.0 | Q2 | | TPS7A1030PYKAR | DSBGA | YKA | 5 | 12000 | 180.0 | 8.4 | 0.9 | 1.25 | 0.48 | 2.0 | 8.0 | Q1 | #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |----------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPS7A1006PDSER | WSON | DSE | 6 | 3000 | 183.0 | 183.0 | 20.0 | | TPS7A1006PDSET | WSON | DSE | 6 | 250 | 183.0 | 183.0 | 20.0 | ## **PACKAGE MATERIALS INFORMATION** www.ti.com 25-Jan-2019 | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-----------------|--------------|-----------------|------|-------|-------------|------------|-------------| | TPS7A1006PYKAR | DSBGA | YKA | 5 | 12000 | 182.0 | 182.0 | 20.0 | | TPS7A1008PDSER | WSON | DSE | 6 | 3000 | 183.0 | 183.0 | 20.0 | | TPS7A1008PDSET | WSON | DSE | 6 | 250 | 183.0 | 183.0 | 20.0 | | TPS7A1008PYKAR | DSBGA | YKA | 5 | 12000 | 182.0 | 182.0 | 20.0 | | TPS7A10105PDSER | WSON | DSE | 6 | 3000 | 183.0 | 183.0 | 20.0 | | TPS7A10105PDSET | WSON | DSE | 6 | 250 | 183.0 | 183.0 | 20.0 | | TPS7A10105PYKAR | DSBGA | YKA | 5 | 12000 | 182.0 | 182.0 | 20.0 | | TPS7A1010PDSER | WSON | DSE | 6 | 3000 | 183.0 | 183.0 | 20.0 | | TPS7A1010PDSET | WSON | DSE | 6 | 250 | 183.0 | 183.0 | 20.0 | | TPS7A1010PYKAR | DSBGA | YKA | 5 | 12000 | 182.0 | 182.0 | 20.0 | | TPS7A1011PDSER | WSON | DSE | 6 | 3000 | 183.0 | 183.0 | 20.0 | | TPS7A1011PDSET | WSON | DSE | 6 | 250 | 183.0 | 183.0 | 20.0 | | TPS7A1011PYKAR | DSBGA | YKA | 5 | 12000 | 182.0 | 182.0 | 20.0 | | TPS7A1012PDSER | WSON | DSE | 6 | 3000 | 183.0 | 183.0 | 20.0 | | TPS7A1012PDSET | WSON | DSE | 6 | 250 | 183.0 | 183.0 | 20.0 | | TPS7A1012PYKAR | DSBGA | YKA | 5 | 12000 | 182.0 | 182.0 | 20.0 | | TPS7A1015PDSER | WSON | DSE | 6 | 3000 | 183.0 | 183.0 | 20.0 | | TPS7A1015PDSET | WSON | DSE | 6 | 250 | 183.0 | 183.0 | 20.0 | | TPS7A1015PYKAR | DSBGA | YKA | 5 | 12000 | 182.0 | 182.0 | 20.0 | | TPS7A1018PDSER | WSON | DSE | 6 | 3000 | 183.0 | 183.0 | 20.0 | | TPS7A1018PDSET | WSON | DSE | 6 | 250 | 183.0 | 183.0 | 20.0 | | TPS7A1018PYKAR | DSBGA | YKA | 5 | 12000 | 182.0 | 182.0 | 20.0 | | TPS7A1025PDSER | WSON | DSE | 6 | 3000 | 183.0 | 183.0 | 20.0 | | TPS7A1025PDSET | WSON | DSE | 6 | 250 | 183.0 | 183.0 | 20.0 | | TPS7A1025PYKAR | DSBGA | YKA | 5 | 12000 | 182.0 | 182.0 | 20.0 | | TPS7A1028PDSER | WSON | DSE | 6 | 3000 | 183.0 | 183.0 | 20.0 | | TPS7A1028PDSET | WSON | DSE | 6 | 250 | 183.0 | 183.0 | 20.0 | | TPS7A1028PYKAR | DSBGA | YKA | 5 | 12000 | 182.0 | 182.0 | 20.0 | | TPS7A1030PDSER | WSON | DSE | 6 | 3000 | 183.0 | 183.0 | 20.0 | | TPS7A1030PDSET | WSON | DSE | 6 | 250 | 183.0 | 183.0 | 20.0 | | TPS7A1030PYKAR | DSBGA | YKA | 5 | 12000 | 182.0 | 182.0 | 20.0 | DIE SIZE BALL GRID ARRAY NOTES: NanoFree Is a trademark of Texas Instruments. - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. This drawing is subject to change without notice. - 3. NanoFree<sup>™</sup> package configuration. DIE SIZE BALL GRID ARRAY NOTES: (continued) 4. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SNVA009 (www.ti.com/lit/snva009). DIE SIZE BALL GRID ARRAY NOTES: (continued) 5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Small Outline No-Lead (SON) package configuration. - D. This package is lead-free. PLASTIC SMALL OUTLINE - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) 3. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) 4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ## 重要声明和免责声明 TI 提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保或其他要求。这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款 (https://www.ti.com.cn/zh-cn/legal/termsofsale.html) 或 ti.com.cn 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码:200122 Copyright © 2021 德州仪器半导体技术(上海)有限公司 ## **X-ON Electronics** Largest Supplier of Electrical and Electronic Components Click to view similar products for LDO Voltage Regulators category: Click to view products by Texas Instruments manufacturer: Other Similar products are found below: AP7363-SP-13 NCV8664CST33T3G L79M05TL-E AP7362-HA-7 PT7M8202B12TA5EX TCR3DF185,LM(CT TLF4949EJ NCP4687DH15T1G NCV8703MX30TCG LP2951CN NCV4269CPD50R2G AP7315-25W5-7 NCV47411PAAJR2G AP2111H-1.2TRG1 ZLDO1117QK50TC AZ1117ID-ADJTRG1 NCV4263-2CPD50R2G NCP114BMX075TCG MC33269T-3.5G TLE4471GXT AP7315-33SA-7 NCV4266-2CST33T3G NCP715SQ15T2G NCV8623MN-50R2G NCV563SQ18T1G NCV8664CDT33RKG NCV4299CD250R2G NCP715MX30TBG NCV8702MX25TCG TLE7270-2E NCV562SQ25T1G AP2213D-3.3TRG1 AP2202K-2.6TRE1 NCV8170BMX300TCG NCV8152MX300180TCG NCP700CMT45TBG AP7315-33W5-7 NCP154MX180300TAG AP2113AMTR-G1 NJW4104U2-33A-TE1 MP2013AGG-5-P NCV8775CDT50RKG NJM2878F3-45-TE1 S-19214B00A-V5T2U7 S-19214B50A-V5T2U7 S-19213BC0A-V5T2U7