TPS791 ZHCSHI5D -MARCH 2001-REVISED FEBRUARY 2018 # **TPS791** # 超低噪声、高 PSRR、快速射频 100mA 低压降线性稳压器 #### 1 特性 - 带 EN 引脚的 100mA 低压降稳压器 - 支持 1.8V、3.3V、4.7V, 可调节 - 高 PSRR (频率为 10kHz 时 70dB) - 超低噪声 (15 μV<sub>RMS</sub>) - 快速启动时间 (63µs) - 借助任何 1µF 陶瓷电容器实现稳定 - 出色的负载和线路瞬态 - 极低压差电压(全负载时为 38mV, TPS79147) - 5 引脚 SOT23 (DBV) 封装 - TPS792xx 提供 EN 选项 #### 2 应用 - 为 VCO 和 PLL 供电添加了项目符号 - 蓝牙和无线局域网 - 便携式和电池供电 # 3 说明 TPS791 器件是低压差 (LDO) 低功耗线性稳压器,具有 高电源抑制比 (PSRR)、超低噪声、快速启动和出色的线性和负载瞬态响应,并且采用小型 SOT23 封装。该器件在输出端使用小型 1μF 陶瓷电容器实现稳定工作。TPS791 使用先进的专有 BiCMOS 制造工艺,能够产生极低压差的电压(例如,100mA 时为38mV,TPS79147)。该器件可实现快速启动时间(使用一个 0.001μF 旁路电容器时大约为 63μs),同时消耗非常低的静态电流(典型值 170μA)。而且,当此器件处于待机模式时,电源电流减少到低于1μA。TPS79118 在使用一个 0.1μF 旁路电容器时的输出电压噪声大概为 15μV<sub>RMS</sub>。具有 对噪声敏感的模拟组件的应用,例如便携式射频电子器件,将受益于高PSRR 和低噪声 特性 以及快速响应时间。的最后一段 #### 器件信息(1) | 器件型号 | 封装 | 封装尺寸 (标称值) | |--------|-----------|-----------------| | TD0704 | SOT23 (5) | 2.90mm x 1.60mm | | TPS791 | SOT23 (6) | 2.90mm x 1.60mm | (1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附录。 #### 简化原理图: 固定输出 #### 简化原理图:可调节输出 Copyright © 2017, Texas Instruments Incorporated | 1 | 特性 1 | 7.4 Device Functional Modes1 | 5 | |---|--------------------------------------|------------------------------------|---| | 2 | 应用 1 | 8 Application and Implementation 1 | 6 | | 3 | 说明1 | 8.1 Application Information 1 | 6 | | 4 | 修订历史记录 | 8.2 Typical Application1 | 6 | | 5 | Pin Configuration and Functions | 8.3 Do's and Don'ts | 7 | | 6 | Specifications | 9 Power Supply Recommendations 1 | 8 | | • | 6.1 Absolute Maximum Ratings | 10 Layout 18 | 8 | | | 6.2 ESD Ratings | 10.1 Layout Guidelines 1 | 8 | | | 6.3 Recommended Operating Conditions | 10.2 Layout Example1 | 8 | | | 6.4 Thermal Information | 11 器件和文档支持 19 | 9 | | | 6.5 Electrical Characteristics | 11.1 接收文档更新通知 1 | 9 | | | 6.6 Typical Characteristics6 | 11.2 社区资源1 | 9 | | 7 | Detailed Description 12 | 11.3 商标1 | 9 | | - | 7.1 Overview | 11.4 静电放电警告1 | 9 | | | 7.2 Functional Block Diagrams | 11.5 Glossary1 | | | | 7.3 Feature Description | 12 机械、封装和可订购信息1 | 9 | | | | | | # 4 修订历史记录 注: 之前版本的页码可能与当前版本有所不同。 # Changes from Revision C (May 2002) to Revision D Page | • | 已添加 器件信息 表、简化原理 图添加到第 1 页,ESD 额定值 表、热性能信息 表、引脚配置和功能 部分、概述 部分、特性 说明部分,器件功能模式部分,应用和实施部分,电源相关建议部分,布局部分,器件和文档支持部分以及机械、封装和可订购信息部分 | . 1 | |---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | • | 已更改 通篇将 TPS791xx 更改成了 TPS791 | . 1 | | • | 已更改 应用 部分 | . 1 | | • | 已更改 <i>说明</i> 部分 | . 1 | | • | Deleted Ordering Information table | . 3 | | • | Changed EN pin description | . 3 | | • | Added I/O data for GND pin | | | • | Deleted Package Dissipation Rating table | | | • | Changed V <sub>I</sub> to V <sub>IN</sub> , I <sub>O</sub> to I <sub>OUT</sub> , C <sub>O</sub> to C <sub>OUT</sub> , C <sub>o(byp)</sub> and C <sub>(byp)</sub> to C <sub>BYPASS</sub> throughout document | . 3 | | • | Changed formula in footnote 1 of Recommended Operating Conditions table | . 4 | | • | Added VREF parameter to Electrical Characteristics table | . 5 | | • | Changed V <sub>CC</sub> to V <sub>IN</sub> in test conditions of <i>UVLO threshold</i> and <i>UVLO hysteresis</i> parameters | . 5 | | • | Added PSRR and V <sub>DO</sub> symbols to <i>Power-supply ripple rejection</i> and <i>Dropout voltage</i> parameters | . 5 | | • | Added conditions statement to Typical Characteristics section | . 6 | | • | Changed I <sub>OUT</sub> to C <sub>BYPASS</sub> in <i>TPS79118 Output Spectral Noise Density vs Frequency</i> figure | . 7 | | • | Changed I <sub>OUT</sub> to C <sub>BYPASS</sub> in <i>TPS79133 Output Spectral Noise Density vs Frequency</i> figure | . 7 | | • | Changed third bullet in Normal Operation section | 15 | | • | Changed first bullet in <i>Disabled</i> section | 15 | | • | Changed V <sub>EN</sub> column in <i>Device Functional Mode Comparison</i> table | 15 | | • | Added active-low to Application Information description | 16 | # 5 Pin Configuration and Functions #### **Pin Functions** | PIN | | | 1/0 | DECORIDATION | | |--------|-----|-------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NAME | ADJ | FIXED | I/O | DESCRIPTION | | | BYPASS | 4 | 4 | _ | An external bypass capacitor connected to this pin, in conjunction with an internal resistor, creates a low-pass filter to further reduce regulator noise. | | | ĒN | 3 | 3 | I | The $\overline{\text{EN}}$ pin is an input which enables or shuts down the device. The enable sign is an active-low digital control that enables the device, so when $\overline{\text{EN}}$ is a logic hig (> 2 V), the device is in shutdown mode. When $\overline{\text{EN}}$ is logic low (< 0.7 V), the device is enabled. | | | FB | 5 | N/A | I | This pin is the feedback input voltage for the adjustable device. | | | GND | 2 | 2 | _ | Regulator ground. | | | IN | 1 | 1 | I | The IN pin is the input to the device. | | | OUT | 6 | 5 | 0 | The OUT pin is the regulated output of the device. | | # 6 Specifications ## 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1) | | MIN | MAX | UNIT | |--------------------------------------------------------|---------|-------------------------------|------| | Input voltage range <sup>(2)</sup> | -0.3 | 6 | V | | Voltage range at EN | -0.3 | V <sub>IN</sub> + 0.3 | V | | Voltage on OUT | -0.3 | 6 | V | | Peak output current | Interna | Internally limited | | | Continuous total power dissipation | | See Thermal Information table | | | Operating virtual junction temperature, T <sub>J</sub> | -40 | 150 | °C | | Operating ambient temperature, T <sub>A</sub> | -40 | 85 | °C | | Storage temperature, T <sub>stg</sub> | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. <sup>(2)</sup> All voltage values are with respect to the network ground pin. #### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|---------------------------------------------------------------------|-------|------| | V | Floatroatatio discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±2000 | \/ | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±500 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |------------------|------------------------------------------|-----|---------|------| | V <sub>IN</sub> | Input voltage <sup>(1)</sup> | 2.7 | 5.5 | ٧ | | I <sub>OUT</sub> | Continuous output current <sup>(2)</sup> | 0 | 100 | mA | | $T_J$ | Operating junction temperature | -40 | 125 | °C | - (1) To calculate the minimum input voltage for your maximum output current, use the following formula: - V<sub>IN</sub>(min) = V<sub>OUT</sub>(max) + dropout voltage (V<sub>DO</sub>) at maximum load. (2) Continuous output current and operating junction temperature are limited by internal protection circuitry, but the device is not recommended to be operated under conditions beyond those specified in this table for extended periods of time. #### 6.4 Thermal Information | | | | TPS791 | | | |----------------------|----------------------------------------------|-------------|-------------|------|--| | | THERMAL METRIC <sup>(1)</sup> | DBV (SOT23) | DBV (SOT23) | UNIT | | | | | 5 PINS | 6 PINS | | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 192.6 | 168.2 | °C/W | | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 104.2 | 87.1 | °C/W | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 55.2 | 36.9 | °C/W | | | ΨЈТ | Junction-to-top characterization parameter | 24.1 | 17.1 | °C/W | | | ΨЈВ | Junction-to-board characterization parameter | 54.8 | 36.6 | °C/W | | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | N/A | N/A | °C/W | | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ## 6.5 Electrical Characteristics over recommended operating free-air temperature range, ( $T_J = -40^{\circ}C$ to 125°C), $V_{IN} = V_{OUT(typ)} + 1$ V, $I_{OUT} = 1$ mA, $\overline{EN} = 0$ V, $C_{OUT} = 10 \mu F$ , $C_{RVPASS} = 0.01 \mu F$ (unless otherwise noted) | | $10 \mu F$ , $C_{BYPASS} = 0.01$ | | | ONDITIONS | MIN | TYP | MAX | UNIT | | |------------------|---------------------------------------------------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|-------|------------------|--------------------------|-------------------|--| | | | | T <sub>J</sub> = 25°C, 1.22 V ≤ V <sub>C</sub> | <sub>DUT</sub> ≤ 5.2 V | | V <sub>OUT</sub> | | | | | | | TPS79101 | | 0 μA < I <sub>OUT</sub> < 100 mA <sup>(1)</sup> ,1.22 V ≤ V <sub>OUT</sub> ≤ 5.2 V | | | 1.02<br>V <sub>OUT</sub> | | | | | | TD070440 | T <sub>J</sub> = 25°C | T <sub>J</sub> = 25°C | | 1.8 | | | | | | Output voltage | TPS79118 | 0 μA < I <sub>OUT</sub> < 100 mA, | 2.8 V < V <sub>IN</sub> < 5.5 V | 1.764 | | 1.836 | V | | | | , , | TD070400 | T <sub>J</sub> = 25°C | | | 3.3 | | | | | | | TPS79133 | $0 \mu A < I_{OUT} < 100 mA$ | 4.3 V < V <sub>IN</sub> < 5.5 V | 3.234 | | 3.366 | | | | | | TDC704.47 | T <sub>J</sub> = 25°C | | | 4.7 | | | | | | | TPS79147 | $0 \mu A < I_{OUT} < 100 mA$ | 5.2 V < V <sub>IN</sub> < 5.5 V | 4.606 | | 4.794 | ı | | | VREF | Reference voltage | | | | | 1.2246 | | <b>V</b> | | | | Quiescent current (GN | ID current) | $0 \mu A < I_{OUT} < 100 mA$ , | $T_J = 25^{\circ}C$ | | 170 | | μA | | | | Quiescent current (GN | iD current) | $0 \mu A < I_{OUT} < 100 mA$ | | | | 250 | μΑ | | | | Load regulation | | $0 \mu A < I_{OUT} < 100 mA$ , | $T_J = 25^{\circ}C$ | | 5 | | mV | | | $\Delta V_{OUT}$ | Output voltage line reg | vulation(2) | $V_{OUT} + 1 V < V_{IN} \le 5.5$ | $V, T_J = 25^{\circ}C$ | | 0.05 | | %/V | | | V <sub>OUT</sub> | Output voltage line reg | julation* | $V_{OUT} + 1 V < V_{IN} \le 5.5$ | V | | | 0.12 | 70/ V | | | | | | | $C_{BYPASS} = 0.001 \mu F$ | | 32 | | | | | | Output noise voltage ( | TDC70119) | BW = 100 Hz to<br>100 kHz, I <sub>OUT</sub> =<br>100 mA, T <sub>J</sub> = 25°C | $C_{BYPASS} = 0.0047 \mu F$ | | 17 | | μV <sub>RMS</sub> | | | | Output Hoise voitage ( | 17379110) | | $C_{BYPASS} = 0.01 \mu F$ | | 16 | | | | | | | | | $C_{BYPASS} = 0.1 \mu F$ | | 15 | | | | | | Time, start-up (TPS79133) | | D 00 0 0 | $C_{BYPASS} = 0.001 \mu F$ | | 53 | | μs | | | | | | $R_L = 33 \Omega, C_{OUT} = 1 \mu F, T_J = 25^{\circ}C$ | $C_{\text{BYPASS}} = 0.0047 \mu\text{F}$ | | 67 | | | | | | | | $C_{\text{BYPASS}} = 0.01 \mu\text{F}$ | | | 98 | | | | | | Output current limit | | $V_{OUT} = 0 V^{(1)}$ | | 285 | | 600 | mA | | | | UVLO threshold | | V <sub>IN</sub> rising | V <sub>IN</sub> rising | | | 2.65 | V | | | | UVLO hysteresis | | $T_{J} = 25^{\circ}\text{C}, V_{\text{IN}} \text{ rising}$ $\overline{\text{EN}} = V_{\text{IN}}, 2.7 \text{ V} < V_{\text{IN}} < 5.5 \text{ V}$ | | | 100 | | mV | | | | Standby current | | | | | 0.07 | 1 | μΑ | | | | High level enable inpu | t voltage | $2.7 \text{ V} < \text{V}_{\text{IN}} < 5.5 \text{ V}$ | 2.7 V < V <sub>IN</sub> < 5.5 V | | | | V | | | | Low level enable input | voltage | $2.7 \text{ V} < \text{V}_{\text{IN}} < 5.5 \text{ V}$ | | | | 0.7 | 7 V | | | | Input current (EN) | T | $\overline{EN} = V_{IN}$ | | -1 | | 1 | μΑ | | | | | | $f = 100 \text{ Hz}, T_J = 25^{\circ}\text{C},$ | I <sub>OUT</sub> = 10 mA | | 80 | | | | | | | TPS79118 | $f = 100 \text{ Hz}, T_J = 25^{\circ}\text{C}, I_{OUT} = 100 \text{ mA}$ | | | 75 | | | | | | | | $f = 10 \text{ kHz}, T_J = 25^{\circ}\text{C},$ | | 72 | | | | | | PSRR | Power-supply ripple | | f = 100 kHz, T <sub>J</sub> = 25°C | , I <sub>OUT</sub> = 100 mA | | 45 | | dB | | | · Ortic | rejection | | $f = 100 \text{ Hz}, T_J = 25^{\circ}\text{C},$ | I <sub>OUT</sub> = 10 mA | | 70 | | ив | | | | | TPS79133 | $f = 100 \text{ Hz}, T_J = 25^{\circ}\text{C},$ | | | 75 | | | | | | | 11 019100 | f = 10 kHz, T <sub>J</sub> = 25°C, I <sub>OUT</sub> = 100 mA | | | 73 | | | | | | f = 100 kHz, T <sub>J</sub> = 25°C, I <sub>OUT</sub> = 100 mA | | | 37 | | | | | | | | | TPS79133 | $I_{OUT} = 100 \text{ mA}, T_J = 25$ | 5°C | | 50 | | | | | $V_{DO}$ | Dropout voltage(3) | | I <sub>OUT</sub> = 100 mA | | | | 90 | mV | | | 100 | spout tollago | TPS79147 | I <sub>OUT</sub> = 100 mA, T <sub>J</sub> = 25°C | | | 38 | | 1117 | | | | | | I <sub>OUT</sub> = 100 mA | | | | 70 | | | <sup>(1)</sup> The minimum V<sub>IN</sub> operating voltage is 2.7 V or V<sub>OUT(typ)</sub> + 1 V, whichever is greater. The maximum V<sub>IN</sub> voltage is 5.5 V. The maximum output current is 100 mA. (2) If V<sub>OUT</sub> ≤ 1.8 V then V<sub>INmin</sub> = 2.7 V and V<sub>INmax</sub> = 5.5 V. (3) Equals V<sub>IN</sub> voltage – V<sub>OUT</sub>(typ) – 100 mV; the TPS79118 dropout voltage is limited by the minimum input voltage range limitations. # TEXAS INSTRUMENTS # 6.6 Typical Characteristics at $T_J = 25^{\circ}C$ , $V_{IN} = V_{OUT(typ)} + 1$ V, $I_{OUT} = 1$ mA, EN = 0 V, $C_{OUT} = 10$ $\mu F$ , and $C_{BYPASS} = 0.01$ $\mu F$ (unless otherwise noted) Figure 1. TPS79118 Output Voltage vs Output Current Figure 2. TPS79133 Output Voltage vs Output Current Figure 3. TPS79118 Output Voltage vs Junction Temperature Figure 4. TPS79133 Output Voltage vs Junction Temperature Figure 5. TPS79133 Ground Current vs Junction Temperature Figure 6. TPS79118 Output Spectral Noise Density vs Frequency # **Typical Characteristics (continued)** at $T_J = 25$ °C, $V_{IN} = V_{OUT(typ)} + 1$ V, $I_{OUT} = 1$ mA, EN = 0 V, $C_{OUT} = 10$ $\mu$ F, and $C_{BYPASS} = 0.01$ $\mu$ F (unless otherwise noted) $V_{IN} = 2.8 \text{ V}, C_{OUT} = 10 \mu\text{F}, C_{BYPASS} = 0.1 \mu\text{F}$ Figure 7. TPS79118 Output Spectral Noise Density vs Frequency Figure 8. TPS79118 Output Spectral Noise Density vs Frequency $V_{IN} = 4.3 \text{ V}, C_{OUT} = 1 \mu\text{F}, C_{BYPASS} = 0.1 \mu\text{F}$ $V_{IN}$ = 4.3 V, $C_{OUT}$ = 10 $\mu F$ , $C_{BYPASS}$ = 0.1 $\mu F$ Figure 9. TPS79133 Output Spectral Noise Density vs Frequency 1.8 BYPASS = 0.001 μF Figure 11. TPS79133 Output Spectral Noise Density vs Frequency Figure 12. Root Mean Squared Output Noise vs **Bypass Capacitance** # **STRUMENTS** # **Typical Characteristics (continued)** $\underline{\text{at T}_{\text{J}} = 25^{\circ}\text{C}, \ V_{\text{IN}} = V_{\text{OUT}(\text{typ})} + 1 \ \text{V}, \ I_{\text{OUT}} = 1 \ \text{mA}, \ \text{EN} = 0 \ \text{V}, \ C_{\text{OUT}} = 10 \ \mu\text{F}, \ \text{and} \ C_{\text{BYPASS}} = 0.01 \ \mu\text{F} \ \text{(unless otherwise noted)} }$ Figure 13. TPS79133 Output Impedance vs Frequency Figure 14. TPS79133 Dropout Voltage vs **Junction Temperature** Figure 15. TPS79133 Dropout Voltage vs Output Current Figure 16. TPS79101 Dropout Voltage vs Input Voltage Figure 17. Minimum Required Input Voltage vs **Output Voltage** Figure 18. TPS79118 Ripple Rejection vs Frequency # **Typical Characteristics (continued)** at $T_J = 25^{\circ}C$ , $V_{IN} = V_{OUT(typ)} + 1$ V, $I_{OUT} = 1$ mA, EN = 0 V, $C_{OUT} = 10$ $\mu F$ , and $C_{BYPASS} = 0.01$ $\mu F$ (unless otherwise noted) $V_{IN} = 2.8 \text{ V}, C_{OUT} = 1 \mu\text{F}, C_{BYPASS} = 0.01 \mu\text{F}$ $V_{IN} = 2.8 \text{ V}, C_{OUT} = 1 \mu\text{F}, C_{BYPASS} = 0.1 \mu\text{F}$ #### Figure 19. TPS79118 Ripple Rejection vs Frequency Figure 20. TPS79118 Ripple Rejection vs Frequency Ripple Rejection Figure 21. TPS79133 Ripple Rejection vs Frequency Figure 23. TPS79133 Ripple Rejection vs Frequency Figure 24. TPS79133 Output Voltage, Enable Voltage vs Time (Start-Up) # TEXAS INSTRUMENTS # **Typical Characteristics (continued)** $\underline{\text{at T}_{\text{J}} = 25^{\circ}\text{C}, \ V_{\text{IN}} = V_{\text{OUT}(\text{typ})} + 1 \ \text{V}, \ I_{\text{OUT}} = 1 \ \text{mA}, \ \text{EN} = 0 \ \text{V}, \ C_{\text{OUT}} = 10 \ \mu\text{F}, \ \text{and} \ C_{\text{BYPASS}} = 0.01 \ \mu\text{F} \ \text{(unless otherwise noted)}}$ $I_{OUT}$ = 100 mA, $C_{OUT}$ = 1 $\mu$ F, $C_{BYPASS}$ = 0.01 $\mu$ F Figure 25. TPS79118 Line Transient Response $I_{OUT} = 100 \text{ mA}, \ C_{OUT} = 1 \ \mu\text{F}, \ C_{BYPASS} = 0.01 \ \mu\text{F}, \\ dv \ / \ dt = 0.4 \ V \ / \ m_{S}$ Figure 27. TPS79133 Line Transient Response Figure 28. TPS79133 Load Transit Response Figure 29. TPS79118 Typical Regions of Stability Equivalent Series Resistance (ESR) vs Output Current Figure 30. TPS79118 Typical Regions of Stability Equivalent Series Resistance (ESR) vs Output Current # **Typical Characteristics (continued)** at $T_J = 25^{\circ}C$ , $V_{IN} = V_{OUT(typ)} + 1$ V, $I_{OUT} = 1$ mA, EN = 0 V, $C_{OUT} = 10$ $\mu F$ , and $C_{BYPASS} = 0.01$ $\mu F$ (unless otherwise noted) ## 7 Detailed Description #### 7.1 Overview The TPS791 device is a high PSRR, ultra-low noise, 100-mA linear regulator (LDO). The fast start-up time and the excellent load and line transient behavior of this device qualify the TPS791 to be an ideal solution for signal RF and signal-chain applications. ## 7.2 Functional Block Diagrams Figure 32. Functional Block Diagram: Adjustable Version Figure 33. Functional Block Diagram: Fixed Version #### 7.3 Feature Description #### 7.3.1 Power Dissipation and Junction Temperature Specified regulator operation is confirmed at a junction temperature of 125°C; restrict the maximum junction temperature to 125°C under normal operating conditions. This restriction limits the power dissipation the regulator can handle in any given application. To ensure the junction temperature is within acceptable limits, calculate the maximum allowable dissipation, $P_{D(max)}$ , and the actual dissipation, $P_D$ , which must be less than or equal to $P_{D(max)}$ . The maximum-power-dissipation limit is determined using the following equation: $$P_{D}(max) = \frac{T_{J}max - T_{A}}{R_{\theta,JA}}$$ where - T<sub>J</sub>max is the maximum allowable junction temperature - R<sub>θJA</sub> is the thermal resistance junction-to-ambient for the package (see the *Thermal Information* table) The regulator dissipation is calculated using: $$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT}$$ (2) Power dissipation resulting from quiescent current is negligible. Excessive power dissipation triggers the thermal protection circuit. #### 7.3.2 Programming the TPS79101 Adjustable Regulator The output voltage of the TPS79101 adjustable regulator is programmed using an external resistor divider; see Figure 32. The output voltage is calculated using: $$V_{OUT} = VREF \times \left(1 + \frac{R1}{R2}\right)$$ where Select resistors R1 and R2 for approximately a 50- $\mu$ A divider current. Lower value resistors can be used for improved noise performance, but the solution consumes more power. Avoid higher resistor values because leakage current into or out of FB across R1, R2 creates an offset voltage that artificially increases or decreases the feedback voltage and thus erroneously decreases or increases $V_{OUT}$ . The recommended design procedure is to choose R2 = 30.1 k $\Omega$ to set the divider current at 50 $\mu$ A, C1 = 15 pF for stability, and then calculate R1 using: $$R1 = \left(\frac{V_{OUT}}{VREF} - 1\right) \times R2 \tag{4}$$ In order to improve the stability of the adjustable version, a small compensation capacitor is suggested to be placed between OUT and FB. For voltages < 1.8 V, the value of this capacitor must be 100 pF. For voltages > 1.8 V, the approximate value of this capacitor can be calculated as: $$C1 = \frac{\left(3 \times 10^{-7}\right) \times \left(R1 + R2\right)}{\left(R1 \times R2\right)} \tag{5}$$ #### **Feature Description (continued)** The table in Figure 34 shows the suggested value of this capacitor for several resistor ratios. If this capacitor is not used (such as in a unity-gain configuration) or if an output voltage < 1.8 V is chosen, then the minimum recommended output capacitor is $2.2 \, \mu F$ instead of $1 \, \mu F$ . # OUTPUT VOLTAGE PROGRAMMING GUIDE | OUTPUT<br>VOLTAGE | R1 | R2 | C1 | | |-------------------|---------|---------|-------|--| | 2.5 V | 31.6 kΩ | 30.1 kΩ | 22 pF | | | 3.3 V | 51 kΩ | 30.1 kΩ | 15 pF | | | 3.6 V | 59 kΩ | 30.1 kΩ | 15 pF | | Figure 34. TPS79101 Adjustable LDO Regulator Programming #### 7.3.3 Regulator Protection The TPS791 PMOS-pass transistor has a built-in back diode that conducts reverse current when the input voltage drops below the output voltage (for example, during power-down). Current is conducted from the output to the input and is not internally limited. If extended reverse voltage operation is anticipated, external limiting may be appropriate. The TPS791 features internal current limiting and thermal protection. During normal operation, the TPS791 limits output current to approximately 400 mA. When current limiting engages, the output voltage scales back linearly until the overcurrent condition ends. Although current limiting is designed to prevent gross device failure, care must be taken not to exceed the power dissipation ratings of the package or the absolute maximum voltage ratings of the device. If the temperature of the device exceeds approximately 165°C, thermal-protection circuitry shuts the device down. When the device cools down to below approximately 140°C, regulator operation resumes. #### 7.4 Device Functional Modes #### 7.4.1 Normal Operation The device regulates to the nominal output voltage under the following conditions: - The input voltage is at least as high as the |V<sub>IN(min)</sub>| - The input voltage magnitude is greater than the nominal output voltage magnitude added to the dropout voltage - |V<sub>EN</sub>| < low-level enable pin input voltage (0.7 V)</li> - · The output current is less than the current limit - The device junction temperature is less than the maximum specified junction temperature #### 7.4.2 Dropout Operation If the input voltage magnitude is lower than the nominal output voltage magnitude plus the specified dropout voltage magnitude, but all other conditions are met for normal operation, the device operates in dropout mode. In this mode of operation, the output voltage magnitude is the same as the input voltage magnitude minus the dropout voltage magnitude. The transient performance of the device is significantly degraded because the pass device (such as a bipolar junction transistor, or BJT) is in saturation and no longer controls the current through the LDO. Line or load transients in dropout can result in large output voltage deviations. #### 7.4.3 Disabled The device is disabled under the following conditions: - |V<sub>EN</sub>| > high-level enable pin input voltage (2 V) - · The device junction temperature is greater than the thermal shutdown temperature Table 1 shows the conditions that lead to the different modes of operation. **Table 1. Device Functional Mode Comparison** | OPERATING MODE | PARAMETER | | | | | | |--------------------------------------------------------|-------------------------------------------------------------|----------------------------|------------------------------------|------------------------|--|--| | OPERATING MODE | V <sub>IN</sub> | V <sub>EN</sub> | I <sub>OUT</sub> | T <sub>J</sub> | | | | Normal mode | $ V_{IN} > \{ V_{OUT(nom)} + V_{DO} , V_{IN(min)} \}$ | $ V_{EN} < 0.7 \text{ V}$ | I <sub>OUT</sub> < I <sub>CL</sub> | T <sub>J</sub> < 125°C | | | | Dropout mode | $ V_{IN(min)} < V_{IN} < V_{OUT(nom)} + V_{DO} $ | $ V_{EN} < 0.7 \text{ V}$ | _ | T <sub>J</sub> < 125°C | | | | Disabled mode (any true condition disables the device) | _ | V <sub>EN</sub> > 2 V | _ | T <sub>J</sub> > 170°C | | | # 8 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 8.1 Application Information The TPS791 low-dropout (LDO) regulator is optimized for use in noise-sensitive battery-operated equipment. The device features extremely low dropout voltages, high PSRR, ultralow output noise, low quiescent current (170 $\mu$ A typically), and an active-low, enable input to reduce supply currents to less than 1 $\mu$ A when the regulator is turned off. #### 8.1.1 External Capacitor Requirements A 0.1-µF or larger ceramic input bypass capacitor, connected between IN and GND and located close to the TPS791, is required for stability and to improve transient response, noise rejection, and ripple rejection. A higher-value electrolytic input capacitor may be necessary if large, fast-rise-time load transients are anticipated and the device is located several inches from the power source. Like all low dropout regulators, the TPS791 requires an output capacitor connected between OUT and GND to stabilize the internal control loop. The minimum recommended capacitance is 1 $\mu$ F. Any 1- $\mu$ F or larger ceramic capacitor is suitable. The device is also stable with a 0.47- $\mu$ F ceramic capacitor with at least 75 m $\Omega$ of ESR. The internal voltage reference is a key source of noise in an LDO regulator. The TPS791 has a BYPASS pin that is connected to the voltage reference through a 250-k $\Omega$ internal resistor. The 250-k $\Omega$ internal resistor, in conjunction with an external bypass capacitor connected to the BYPASS pin, creates a low-pass filter to reduce the voltage reference noise and, therefore, the noise at the regulator output. In order for the regulator to operate properly, the current flow out of the BYPASS pin must be at a minimum because any leakage current creates an IR drop across the internal resistor thus creating an output error. Therefore, the bypass capacitor must have minimal leakage current. For example, the TPS79118 exhibits approximately 15 $\mu V_{RMS}$ of output voltage noise using a 0.1- $\mu F$ ceramic bypass capacitor and a 1- $\mu F$ ceramic output capacitor. The output starts up slower as the bypass capacitance increases because of the RC time constant at the bypass pin that is created by the internal 250- $k\Omega$ resistor and external capacitor. #### 8.2 Typical Application Figure 35 shows a typical application circuit. Figure 35. Typical Application Circuit # **Typical Application (continued)** #### 8.2.1 Design Requirements Table 2 shows the parameters used for this design example. **Table 2. Design Parameters** | PARAMETER | DESIGN REQUIREMENT | | | | | |-----------------------------|--------------------------------------|--|--|--|--| | Input voltage | 4.3 V to 3.5 V (Lithium Ion battery) | | | | | | Output voltage | 3.3 V | | | | | | DC output current | 10 mA | | | | | | Peak output current | 100 mA | | | | | | Maximum ambient temperature | 60°C | | | | | #### 8.2.2 Detailed Design Procedure Select the desired output voltage option. An input capacitor of 0.1 $\mu$ F is used because the battery is connected to the input through a via and a short 10-mil (0.01-in) trace. An output capacitor of 1 mF is used in this design example. A smaller size output capacitor can be used up to a minimum of 1 $\mu$ F to stabilize the internal control loop. #### 8.2.3 Application Curves #### 8.3 Do's and Don'ts Do place at least one, low-ESR, $1-\mu F$ capacitor as close as possible between the OUT pin of the regulator and the GND pin. Do place at least one, low-ESR, 0.1-μF capacitor as close as possible between the IN pin of the regulator and the GND pin. Do provide adequate thermal paths away from the device. Do not place the input or output capacitor more than 10 mm away from the regulator. Do not exceed the absolute maximum ratings. Do not float the Enable (EN) pin. Do not resistively or inductively load the BYPASS pin. Do not let the output voltage get more than 0.3 V above the input voltage. # 9 Power Supply Recommendations This device is designed to operate from an input voltage supply range from 2.7 V to 5.5 V. The input voltage range must provide adequate headroom in order for the device to have a regulated output. This input supply must be well-regulated and stable. A 0.1-µF input capacitor is required for stability; if the input supply is noisy, additional input capacitors with low ESR can help improve the output noise performance. ### 10 Layout ## 10.1 Layout Guidelines Layout is a critical part of good power-supply design. There are several signal paths that conduct fast-changing currents or voltages that can interact with stray inductance or parasitic capacitance to generate noise or degrade the power-supply performance. To help eliminate these problems, bypass the IN pin to ground with a low ESR ceramic bypass capacitor with an X5R or X7R dielectric. Equivalent series inductance (ESL) and equivalent series resistance (ESR) must be minimized to maximize performance and ensure stability. Every capacitor ( $C_{IN}$ , $C_{OUT}$ , $C_{BYPASS}$ , and $C_1$ ) must be placed as close as possible to the device and on the same side of the PCB as the regulator itself. Do not place any capacitors on the opposite side of the PCB from where the regulator is installed. The use of vias and long traces is strongly discouraged because these circuits can impact system performance negatively, and even cause instability. #### 10.1.1 Board Layout Recommendation to Improve PSRR and Noise Performance To improve ac measurements such as PSRR, output noise, and transient response, TI recommends that the board be designed with separate ground planes for $V_{IN}$ and $V_{OUT}$ , with each ground plane connected only at the ground pin of the device. In addition, connect the ground connection for the bypass capacitor directly to the ground pin of the device. #### 10.2 Layout Example (1) The EN pin is active low. Figure 38. Layout Example (6-Pin DBV Package) ## 11 器件和文档支持 #### 11.1 接收文档更新通知 要接收文档更新通知,请导航至 Tl.com 上的器件产品文件夹。单击右上角的*通知我* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 #### 11.2 社区资源 下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的 《使用条款》。 TI E2E™ 在线社区 TI 的工程师对工程师 (E2E) 社区。此社区的创建目的在于促进工程师之间的协作。在 e2e.ti.com 中,您可以咨询问题、分享知识、拓展思路并与同行工程师一道帮助解决问题。 设计支持 71 参考设计支持 可帮助您快速查找有帮助的 E2E 论坛、设计支持工具以及技术支持的联系信息。 #### 11.3 商标 E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 11.4 静电放电警告 ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可能会损坏集成电路。 **ESD** 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。 #### 11.5 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ## 12 机械、封装和可订购信息 以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知和修订此文档。如欲获取此数据表的浏览器版本,请参阅左侧的导航。 www.ti.com 13-Aug-2021 #### **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | TPS79101DBVR | ACTIVE | SOT-23 | DBV | 6 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | PEUI | Samples | | TPS79101DBVRG4 | ACTIVE | SOT-23 | DBV | 6 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | PEUI | Samples | | TPS79101DBVT | ACTIVE | SOT-23 | DBV | 6 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | PEUI | Samples | | TPS79118DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | PERI | Samples | | TPS79118DBVT | ACTIVE | SOT-23 | DBV | 5 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | PERI | Samples | | TPS79118DBVTG4 | ACTIVE | SOT-23 | DBV | 5 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | PERI | Samples | | TPS79133DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | PESI | Samples | | TPS79133DBVRG4 | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | PESI | Samples | | TPS79133DBVT | ACTIVE | SOT-23 | DBV | 5 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | PESI | Samples | | TPS79147DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | PETI | Samples | | TPS79147DBVT | ACTIVE | SOT-23 | DBV | 5 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | PETI | Samples | | TPS79147DBVTG4 | ACTIVE | SOT-23 | DBV | 5 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | PETI | Samples | <sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. <sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". PACKAGE OPTION ADDENDUM www.ti.com 13-Aug-2021 (3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. (6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### **OTHER QUALIFIED VERSIONS OF TPS791:** Automotive: TPS791-Q1 NOTE: Qualified Version Definitions: Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects # PACKAGE MATERIALS INFORMATION www.ti.com 24-Apr-2020 # TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS79101DBVR | SOT-23 | DBV | 6 | 3000 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | TPS79101DBVT | SOT-23 | DBV | 6 | 250 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | TPS79118DBVR | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | TPS79118DBVT | SOT-23 | DBV | 5 | 250 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | TPS79133DBVR | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | TPS79133DBVT | SOT-23 | DBV | 5 | 250 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | TPS79147DBVR | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.3 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS79147DBVT | SOT-23 | DBV | 5 | 250 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | www.ti.com 24-Apr-2020 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPS79101DBVR | SOT-23 | DBV | 6 | 3000 | 180.0 | 180.0 | 18.0 | | TPS79101DBVT | SOT-23 | DBV | 6 | 250 | 180.0 | 180.0 | 18.0 | | TPS79118DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | | TPS79118DBVT | SOT-23 | DBV | 5 | 250 | 180.0 | 180.0 | 18.0 | | TPS79133DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | | TPS79133DBVT | SOT-23 | DBV | 5 | 250 | 180.0 | 180.0 | 18.0 | | TPS79147DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | | TPS79147DBVT | SOT-23 | DBV | 5 | 250 | 180.0 | 180.0 | 18.0 | #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC MO-178. - 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side. NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) <sup>7.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. <sup>8.</sup> Board assembly site may have different recommendations for stencil design. #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.25 per side. - 4. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation. 5. Refernce JEDEC MO-178. NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. # 重要声明和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021,德州仪器 (TI) 公司 # **X-ON Electronics** Largest Supplier of Electrical and Electronic Components Click to view similar products for LDO Voltage Regulators category: Click to view products by Texas Instruments manufacturer: Other Similar products are found below: NCV8664CST33T3G L79M05TL-E L9454 AP7362-HA-7 PT7M8202B12TA5EX TCR3DF185,LM(CT TLF4949EJ L9708 L970813TR NCP4687DH15T1G NCV8703MX30TCG NCV4269CPD50R2G AP2111H-1.2TRG1 ZLDO1117QK50TC NCP114BMX075TCG MC33269T-3.5G TLE4471GXT NCV4266-2CST33T3G NCP715SQ15T2G NCV8623MN-50R2G NCV563SQ18T1G NCV8664CDT33RKG NCV4299CD250R2G NCP715MX30TBG NCV8702MX25TCG L974113TR TLE7270-2E NCV562SQ25T1G NCP715MX53TBG AP2202K-2.6TRE1 NCV8170BMX300TCG NCV8152MX300180TCG NCP700CMT45TBG AP7315-33W5-7 LD56100DPU28R NCP154MX180300TAG NCV8775CDT50RKG NJM2878F3-45-TE1 S-1313D18-N4T1U4 AP7343D-31FS4-7B AP7315D-33FS4-7B LD59150PUR XC6216C201MR-G XC6702D331ER-G NCP3334AMTADJTBG NCV59745AMW100TAG NCV59745AMW1015TAG NCV8130BMX080TCG NCV8177AMTW280TCG NCV8711BMTWADJTBG