



#### TPS720-Q1

ZHCSEN1A-FEBRUARY 2016-REVISED OCTOBER 2016

# **TPS720-Q1**

Technical

Documents

Sample &

🖥 Buy

# 具有偏置引脚的 350mA、超低 V<sub>IN</sub>、RF 低压降线性稳压器

#### 特性 1

- 适用于汽车电子 应用
- 具有符合 AEC-Q100 标准的下列结果:
  - 器件温度 1 级: -40℃ 至 +125℃ 的环境运行温 度范围
  - 器件人体放电模式 (HBM) 静电放电 (ESD) 分类 等级 H2
  - 器件组件充电模式 (CDM) ESD 分类等级 C6
- 输入电压范围: 1.1V 至 4.5V
- 输出电压范围: 0.9V 至 3.6V
- 高性能 LDO: 350mA
- 低静态电流: 38µA
- 绝佳的负载瞬态响应:
- ±15mV(当 1µs 内 I<sub>LOAD</sub> = 0mA 跳至 350 mA 时)
- 低噪声: 48µV<sub>RMS</sub> (10Hz 至 100kHz)
- 80dB V\_{\rm IN} PSRR (10Hz  $\cong$  10kHz)
- 70dB V<sub>BIAS</sub> PSRR (10Hz 至 10kHz)
- 快速启动时间: 140us ٠
- 内置软启动,单调 Vour 升高并且启动电流限制在  $100 \text{mA} + I_{LOAD}$
- 过流和热保护
- 低压降: 110mV (当 I<sub>LOAD</sub> = 350mA 时)
- 与 2.2µF 输出电容一起工作时保持稳定
- 封装: 2.00mm × 2.00mm、6 引脚 WSON

#### 2 应用

- 摄像机模块
- 平板显示 (FPD) 链路电源
- 车用信息娱乐系统
- USB 网络集线器 (HUB) 电源

#### 简化电路原理图



#### 3 说明

Tools &

Software

TPS720-Q1 系列双轨、低压降线性稳压器 (LDO) 具有 出色的交流性能(PSRR,负载和线路瞬态响应),静 态流耗非常低,低至 38µA。

Support &

Community

20

为 LDO 控制电路供电的 V<sub>BIAS</sub> 轨消耗极低的电流(与 LDO 静态电流差不多),并且可以连接至任何超过输 出电压 1.4V 及以上的电源。主要电源路径为 V<sub>IN</sub>,且 可低于 V<sub>BIAS</sub>; 此路径可低至 V<sub>OUT</sub> + V<sub>DO</sub>, 有助于提高 许多功耗敏感型 应用解决方案的效率。例如,V<sub>IN</sub> 可作 为高效的直流 - 直流降压稳压器的输出。

TPS720-Q1 支持一种新特性,当 IN 引脚保持悬空 时,LDO 的输出稳定在轻负载以下。这种情况下的轻 负载驱动电流来源于 V<sub>BIAS</sub>。此特性对于 节能应用特别 有效, 在这些应用中, 禁止直流-直流转换器连接至 IN 引脚,但仍需要 LDO 将电压稳定至轻负载。

TPS720-Q1 与陶瓷电容器搭配使用时可保持稳定,并 且该器件使用先进的 BICMOS 制造工艺,能够在 350mA 输出负载电流时产生仅 110mV 的压降。 TPS720-Q1 搭配 2.2μF 输出电容时,可实现 V<sub>OUT</sub> 单 调升高(过冲限制为 3%)的同时 V<sub>IN</sub> 浪涌电流限制为 100mA + I<sub>LOAD</sub>.

TPS720-Q1 使用一个高精度电压基准和反馈环路来实 现负载、线路、过程和温度变化范围上 2% 的总精 度。TPS720-Q1 采用 6 引脚 WSON 封装。该系列器 件的额定工作温度范围为 T」 = -40℃ 至 +125℃。

|           | 器件信息 <sup>(1)</sup> |                 |
|-----------|---------------------|-----------------|
| 器件型号      | 封装                  | 封装尺寸(标称值)       |
| TPS720-Q1 | WSON (6)            | 2.00mm x 2.00mm |

(1) 要了解所有可用封装,请见数据表末尾的可订购产品附录。



特性......1

应用......1

说明......1

修订历史记录 ...... 2

Pin Configuration and Functions ...... 3

Absolute Maximum Ratings ...... 3 ESD Ratings...... 4

Recommended Operating Conditions ...... 4

Thermal Information ...... 4

6.6 Timing Requirements ...... 6

6.7 Typical Characteristics ...... 7

Detailed Description ..... 11

7.1 Overview ...... 11

7.2 Functional Block Diagram ...... 11

7.4 Device Functional Modes...... 12

Feature Description..... 11

## 目录

| 8  | App  | lication and Implementation1 | 3 |
|----|------|------------------------------|---|
|    | 8.1  | Application Information 1    | 3 |
|    | 8.2  | Typical Application 1        | 4 |
| 9  | Pow  | er Supply Recommendations 1  | 6 |
| 10 | Laye | out1                         | 6 |
|    | 10.1 |                              |   |
|    | 10.2 | Layout Example 1             | 6 |
|    | 10.3 |                              |   |
|    | 10.4 | Power Dissipation1           | 7 |
| 11 | 器件   | 和文档支持 1                      | 8 |
|    | 11.1 | 器件支持1                        | 8 |
|    | 11.2 | 文档支持1                        | 8 |
|    | 11.3 | 接收文档更新通知 1                   | 8 |
|    | 11.4 | 社区资源1                        | 8 |
|    | 11.5 | 商标1                          | 8 |
|    | 11.6 | 静电放电警告1                      | 9 |
|    | 11.7 | Glossary1                    | 9 |
| 12 | 机械   | ,<br>封装和可订购信息1               | 9 |
|    |      |                              |   |

#### 修订历史记录 4

1

2

3

4

5

6

7

6.1

6.2

6.3

6.4

7.3

| CI | hanges from Original (February 2016) to Revision A                                                                       | Page           |
|----|--------------------------------------------------------------------------------------------------------------------------|----------------|
| •  | 己更改 特性部分中的输出电压范围要点从"0.9V 至 3.0V"更改为"0.9V 至 3.6V"                                                                         | 1              |
| •  | Changed maximum value of "output voltage" parameter from 3.0 V to 3.6 V in <i>Recommended Operating Conditions</i> table |                |
| •  | Reformatted Thermal Information table note                                                                               | 4              |
| •  | Changed maximum value of output voltage parameter from 3.0 V to 3.6 V in Electrical Characteristics table                | <mark>5</mark> |
| •  | 已更改器件命名规则部分                                                                                                              | 18             |
| •  | 己更改 相关文档部分的格式                                                                                                            | 18             |
| •  | 已添加 接收文档更新通知部分                                                                                                           | 18             |

|     | Texas       |
|-----|-------------|
| · Y | INSTRUMENTS |

www.ti.com.cn



#### 5 Pin Configuration and Functions



(1) TI recommends connecting the WSON (DRV) package thermal pad to ground.

#### Pin Functions

| PIN  |     | I/O | DESCRIPTION                                                                                                                                                                                     |  |
|------|-----|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME | NO. | 10  | DESCRIPTION                                                                                                                                                                                     |  |
| OUT  | 1   | 0   | Output pin. A 2.2-µF ceramic capacitor is connected from this pin to ground for stability and to provide load transients; see <i>Input and Output Capacitor Requirements</i>                    |  |
| NC   | 2   |     | No connection.                                                                                                                                                                                  |  |
| EN   | 3   | Ι   | Enable pin. A logic high signal on this pin turns the device on and regulates the voltage from IN to OUT. A logic low on this pin turns the device off.                                         |  |
| BIAS | 4   | I   | Bias supply pin. For better transient performance, TI recommends bypassing this input with a ceramic capacitor to ground; see <i>Input and Output Capacitor Requirements</i>                    |  |
| GND  | 5   |     | Ground pin.                                                                                                                                                                                     |  |
| IN   | 6   | Ι   | Input pin. This pin can be a maximum of 4.5 V; $V_{IN}$ must not exceed $V_{BIAS}$ . Bypass this input with a ceramic capacitor to ground; see <i>Input and Output Capacitor Requirements</i> . |  |

#### 6 Specifications

#### 6.1 Absolute Maximum Ratings

at  $T_J = -40^{\circ}$ C to +125°C (unless otherwise noted); all voltages are with respect to GND<sup>(1)</sup>

|                                     |                                    | MIN                     | MAX                     | UNIT |
|-------------------------------------|------------------------------------|-------------------------|-------------------------|------|
| V <sub>IN</sub> <sup>(2)</sup>      | Input voltage (steady-state)       | -0.3                    | $V_{BIAS}$ or $5^{(3)}$ | V    |
| V <sub>IN_PEAK</sub> <sup>(4)</sup> | Peak transient input               |                         | 5.5                     | V    |
| V <sub>BIAS</sub>                   | Bias voltage                       | -0.3                    | 6                       | V    |
| V <sub>EN</sub>                     | Enable voltage                     | -0.3                    | 6                       | V    |
| V <sub>OUT</sub>                    | Output voltage                     | -0.3                    | 5                       | V    |
| I <sub>OUT</sub>                    | Peak output current                | Interna                 | ally limited            |      |
|                                     | Output short-circuit duration      | Inc                     | definite                |      |
| P <sub>DISS</sub>                   | Total continuous power dissipation | See Thermal Information |                         |      |
| TJ                                  | Operating junction temperature     | -55                     | 125                     | °C   |
| T <sub>stg</sub>                    | Storage temperature                | -55                     | 150                     | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) To ensure proper device operation,  $V_{IN}$  must be less than or equal to  $V_{BIAS}$  under all conditions.

(3) Whichever is less.

(4) For durations no longer than 1 ms each, for a total of no more than 1000 occurrences over the lifetime of the device.

STRUMENTS

EXAS

## 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500  | V    |
|                    |                         | Machine model (MM)                                                             | ±100  |      |

JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. (1)

(2)

#### 6.3 Recommended Operating Conditions

over operating junction temperature range (unless otherwise noted).

|                                 |                              | MIN                                          | NOM | MAX                                     | UNIT |
|---------------------------------|------------------------------|----------------------------------------------|-----|-----------------------------------------|------|
| V <sub>IN</sub>                 | Input voltage (steady-state) | 1.1                                          |     | $V_{\text{BIAS}} \text{ or } 4.5^{(1)}$ | V    |
| V <sub>BIAS</sub>               | Bias voltage                 | 2.6 or V <sub>OUT</sub> + 1.4 <sup>(2)</sup> |     | 5.5                                     | V    |
| V <sub>OUT</sub>                | Output voltage               | 0.9                                          |     | 3.6                                     | V    |
| I <sub>OUT</sub>                | Peak output current          | 0                                            |     | 350                                     | mA   |
| V <sub>EN</sub>                 | Enable voltage               | 0                                            |     | 5.5                                     | V    |
| CIN                             | Input capacitance            |                                              | 1   |                                         | μF   |
| C <sub>BIAS</sub>               | Bias capacitance             |                                              | 0.1 |                                         | μF   |
| C <sub>OUT</sub> <sup>(3)</sup> | Output capacitance           | 2.2                                          |     |                                         | μF   |

(1) Whichever is less.

(2) Whichever is greater.

(3) Maximum ESR must be less than 250 m $\Omega$ .

#### 6.4 Thermal Information

|                       |                                              | TPS720-Q1  |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DRV (WSON) | UNIT |
|                       |                                              | 6 PINS     |      |
| $R_{	hetaJA}$         | Junction-to-ambient thermal resistance       | 66.5       | °C/W |
| $R_{\theta JC(top)}$  | Junction-to-case (top) thermal resistance    | 86.2       | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 36.1       | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 1.7        | °C/W |
| Ψјв                   | Junction-to-board characterization parameter | 36.6       | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 7.4        | °C/W |

(1) For more information about traditional and new thermal metrics, see Semiconductor and IC Package Thermal Metrics (SPRA953).

#### 6.5 Electrical Characteristics

over operating temperature range ( $T_J = -40^{\circ}C$  to +125°C),  $V_{BIAS} = (V_{OUT} + 1.4 \text{ V})$  or 2.6 V (whichever is greater),  $V_{IN} \ge V_{OUT} + 0.5 \text{ V}$ ,  $I_{OUT} = 1 \text{ mA}$ ,  $V_{EN} = 1.1 \text{ V}$ , and  $C_{OUT} = 2.2 \mu F$  (unless otherwise noted); typical values are at  $T_J = 25^{\circ}C$ 

| PARAMETER                             |                          | TEST CONDITIONS                                                                                                       |                                                                                  | MIN                                | TYP                | MAX                 | UNIT                                                 |                      |
|---------------------------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|------------------------------------|--------------------|---------------------|------------------------------------------------------|----------------------|
| V <sub>IN</sub>                       | Input volta              | ige                                                                                                                   |                                                                                  |                                    | 1.1 <sup>(1)</sup> |                     | $\substack{V_{\text{BIAS}} \text{ or} \\ 4.5^{(2)}}$ | V                    |
| V <sub>BIAS</sub>                     | Bias volta               | ge                                                                                                                    |                                                                                  |                                    | 2.6                |                     | 5.5                                                  | V                    |
|                                       | Output vol               | tage <sup>(4)</sup>                                                                                                   |                                                                                  |                                    | 0.9                |                     | 3.6                                                  | V                    |
|                                       |                          | Over $V_{BIAS}$ , $V_{IN}$ , $I_{OUT}$ ,<br>$T_J = -40^{\circ}C$ to +125°C                                            | $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$                          |                                    |                    |                     |                                                      |                      |
| V <sub>OUT</sub> <sup>(3)</sup>       | Output<br>accuracy       | Over V <sub>BIAS</sub> , V <sub>IN</sub> , I <sub>OUT</sub> ,<br>T <sub>J</sub> = $-40^{\circ}$ C to $+125^{\circ}$ C | $V_{OUT} + 0.5 V \le V_{IN} \le 4.5$                                             | V,                                 | -25                |                     | 25                                                   | mV                   |
| ΔV <sub>OUT</sub> /ΔV <sub>BIAS</sub> |                          | V <sub>IN</sub> floating                                                                                              |                                                                                  |                                    |                    | ±1%                 |                                                      |                      |
| $\Delta V_{OUT} / \Delta V_{IN}$      | V <sub>IN</sub> line re  | gulation                                                                                                              | $V_{IN} = (V_{OUT} + 0.5 V) \text{ to } 4$                                       | 1.5 V, I <sub>OUT</sub> = 1 mA     |                    | 16                  |                                                      | μV/V                 |
| $\Delta V_{OUT} / \Delta V_{BIAS}$    | $V_{\text{BIAS}}$ line   | regulation                                                                                                            |                                                                                  |                                    |                    | 16                  |                                                      | μV/V                 |
|                                       | V <sub>IN</sub> line tra | ansient                                                                                                               | $\Delta V_{IN}$ = 400 mV, $t_{RISE}$ = t                                         | <sub>FALL</sub> = 1 μs             |                    | ±200                |                                                      | μV                   |
|                                       | $V_{\text{BIAS}}$ line   | transient                                                                                                             | $\Delta V_{BIAS}$ = 600 mV, t <sub>RISE</sub> =                                  | = t <sub>FALL</sub> = 1 μs         |                    | ±0.8                |                                                      | mV                   |
| $\Delta V_{OUT} / \Delta I_{OUT}$     | Load regu                | lation                                                                                                                | 0 mA $\leq$ I <sub>OUT</sub> $\leq$ 350 mA (no load to full load)                |                                    |                    | -15                 |                                                      | μV/mA                |
|                                       | Load trans               | sient                                                                                                                 | $0 \text{ mA} \le I_{OUT} \le 350 \text{ mA}, t_{RISE} = t_{FALL} = 1 \ \mu s$   |                                    |                    | ±15                 |                                                      | mV                   |
| V <sub>DO_IN</sub>                    | V <sub>IN</sub> dropou   | ut voltage <sup>(5)</sup>                                                                                             | $(V_{BIAS} - V_{OUT(NOM)}) = 1.4 V,$                                             |                                    |                    | 110                 | 200                                                  | mV                   |
| V <sub>DO_BIAS</sub>                  | V <sub>BIAS</sub> drop   | oout voltage <sup>(6)</sup>                                                                                           | $V_{IN} = V_{OUT(NOM)} + 0.3 V$                                                  | , I <sub>OUT</sub> = 350 mA        |                    | 1.09                | 1.4                                                  | V                    |
| I <sub>CL</sub>                       | Output cur               | rrent limit                                                                                                           | $V_{OUT} = 0.9 \times V_{OUT(NOM)}$                                              |                                    | 420                | 600                 | 800                                                  | mA                   |
|                                       |                          |                                                                                                                       | Ι <sub>ΟUT</sub> = 100 μΑ                                                        |                                    |                    | 38                  |                                                      | ٨                    |
| I <sub>GND</sub>                      | Ground pi                | n current                                                                                                             | $I_{OUT} = 0$ mA to 350 mA                                                       |                                    |                    | 54                  | 80                                                   | μA                   |
| I <sub>SHDN</sub>                     | Shutdown                 | current (I <sub>GND</sub> )                                                                                           | $V_{EN} \le 0.4 V$                                                               |                                    |                    | 0.5                 | 2.5                                                  | μA                   |
|                                       |                          |                                                                                                                       |                                                                                  | f = 10 Hz                          |                    | 85                  |                                                      | _                    |
|                                       |                          |                                                                                                                       |                                                                                  | f = 100 Hz                         |                    | 85                  |                                                      |                      |
| PSRR                                  | V. nowor                 | supply rejection ratio                                                                                                |                                                                                  | f = 1 kHz                          |                    | 85                  |                                                      | dB                   |
| FORK                                  | VIN POWER                |                                                                                                                       |                                                                                  | f = 10 kHz                         |                    | 80                  |                                                      |                      |
|                                       |                          |                                                                                                                       |                                                                                  | f = 100 kHz                        |                    | 70                  |                                                      |                      |
|                                       |                          |                                                                                                                       |                                                                                  | f = 1 MHz                          |                    | 50                  |                                                      |                      |
|                                       |                          |                                                                                                                       |                                                                                  | f = 10 Hz                          |                    | 80                  |                                                      |                      |
|                                       |                          |                                                                                                                       |                                                                                  | f = 100 Hz                         |                    | 80                  |                                                      |                      |
| PSRR                                  | Valia pow                | er-supply rejection ratio                                                                                             |                                                                                  | f = 1 kHz                          |                    | 75                  |                                                      | dB                   |
|                                       | VBIAS POW                | er-supply rejection ratio                                                                                             | $I_{OUT} = 350 \text{ mA}$                                                       | f = 10 kHz                         |                    | 65                  |                                                      | uD                   |
|                                       |                          |                                                                                                                       |                                                                                  | f = 100 kHz                        |                    | 55                  |                                                      |                      |
|                                       |                          |                                                                                                                       |                                                                                  | f = 1 MHz                          |                    | 35                  |                                                      |                      |
| V <sub>N</sub>                        | Output noi               | ise voltage                                                                                                           | Bandwidth = 10 Hz to 10 $V_{IN} = V_{OUT} + 0.5 V$                               | 00 kHz, V <sub>BIAS</sub> ≥ 2.6 V, |                    | 48                  |                                                      | $\mu V_{\text{RMS}}$ |
| I <sub>VIN_INRUSH</sub>               | Inrush cur               | rent on V <sub>IN</sub>                                                                                               | $V_{BIAS} = (V_{OUT} + 1.4 \text{ V}) \text{ or greater}), V_{IN} = V_{OUT} + 0$ |                                    | 100                | + I <sub>LOAD</sub> |                                                      | mA                   |
| V <sub>EN(HI)</sub>                   | Enable pir               | n high (enabled)                                                                                                      |                                                                                  |                                    | 1.1                |                     |                                                      | V                    |
| V <sub>EN(LO)</sub>                   | Enable pir               | n low (disabled)                                                                                                      |                                                                                  |                                    | 0                  |                     | 0.4                                                  | V                    |

(1)

(2)

(4)

Measured for devices with  $V_{OUT(NOM)} \ge 1.2$  V. (5)

 $V_{BIAS} - V_{OUT}$  with  $V_{OUT} = V_{OUT(NOM)} - 0.1$  V. Measured for devices with  $V_{OUT(NOM)} \ge 1.8$  V. (6)

Performance specifications are ensured to a minimum  $V_{IN} = V_{OUT} + 0.5 V$ . Whichever is less. Minimum  $V_{BIAS} = (V_{OUT} + 1.4 V)$  or 2.6 V (whichever is greater) and  $V_{IN} = V_{OUT} + 0.5 V$ .  $V_O$  nominal value is factory programmable through the on-chip EEPROM. (3)

#### TPS720-Q1

ZHCSEN1A-FEBRUARY 2016-REVISED OCTOBER 2016

www.ti.com.cn

#### **Electrical Characteristics (continued)**

over operating temperature range ( $T_J = -40^{\circ}C$  to +125°C),  $V_{BIAS} = (V_{OUT} + 1.4 \text{ V})$  or 2.6 V (whichever is greater),  $V_{IN} \ge V_{OUT} + 0.5 \text{ V}$ ,  $I_{OUT} = 1 \text{ mA}$ ,  $V_{EN} = 1.1 \text{ V}$ , and  $C_{OUT} = 2.2 \mu F$  (unless otherwise noted); typical values are at  $T_J = 25^{\circ}C$ 

|                 |                                |                                                                             |      | •    |      |      |
|-----------------|--------------------------------|-----------------------------------------------------------------------------|------|------|------|------|
|                 | PARAMETER                      | TEST CONDITIONS                                                             | MIN  | TYP  | MAX  | UNIT |
| I <sub>EN</sub> | Enable pin current             | $V_{\text{EN}}$ = 5.5 V, $V_{\text{IN}}$ = 4.5 V, $V_{\text{BIAS}}$ = 5.5 V |      |      | 1    | μA   |
| UVLO            | Undervoltage lockout           | V <sub>BIAS</sub> rising                                                    | 2.35 | 2.45 | 2.59 | V    |
|                 | UVLO hysteresis                | V <sub>BIAS</sub> falling                                                   |      | 150  |      | mV   |
| T <sub>SD</sub> | Thermel shutdown temperature   | Shutdown, temperature increasing                                            |      | 160  |      | °C   |
|                 | Thermal shutdown temperature   | Reset, temperature decreasing                                               |      | 140  |      |      |
| TJ              | Operating junction temperature |                                                                             | -40  |      | 125  | °C   |

#### 6.6 Timing Requirements

|                  |               |                                                                               | MIN | NOM | MAX | UNIT |
|------------------|---------------|-------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>STR</sub> | Start-up time | $V_{OUT}$ = 95%, $V_{OUT~(NOM)},$ $I_{OUT}$ = 350 mA, $C_{OUT}$ = 2.2 $\mu F$ |     | 140 |     | μs   |



#### 6.7 Typical Characteristics

over operating temperature range ( $T_J = -40^{\circ}C$  to +125°C),  $V_{BIAS} = (V_{OUT} + 1.4 \text{ V})$  or 2.6 V (whichever is greater),  $V_{IN} = V_{OUT} + 0.5 \text{ V}$ ,  $I_{OUT} = 1 \text{ mA}$ ,  $V_{EN} = 1.1 \text{ V}$ , and  $C_{OUT} = 2.2 \mu F$  (unless otherwise noted); typical values are at  $T_J = 25^{\circ}C$ 





#### **Typical Characteristics (continued)**

over operating temperature range ( $T_J = -40^{\circ}$ C to +125°C),  $V_{BIAS} = (V_{OUT} + 1.4 \text{ V})$  or 2.6 V (whichever is greater),  $V_{IN} = V_{OUT} + 0.5 \text{ V}$ ,  $I_{OUT} = 1 \text{ mA}$ ,  $V_{EN} = 1.1 \text{ V}$ , and  $C_{OUT} = 2.2 \mu$ F (unless otherwise noted); typical values are at  $T_J = 25^{\circ}$ C





#### **Typical Characteristics (continued)**

over operating temperature range ( $T_J = -40^{\circ}C$  to +125°C),  $V_{BIAS} = (V_{OUT} + 1.4 \text{ V})$  or 2.6 V (whichever is greater),  $V_{IN} = V_{OUT} + 0.5 \text{ V}$ ,  $I_{OUT} = 1 \text{ mA}$ ,  $V_{EN} = 1.1 \text{ V}$ , and  $C_{OUT} = 2.2 \mu F$  (unless otherwise noted); typical values are at  $T_J = 25^{\circ}C$ 





## **Typical Characteristics (continued)**

over operating temperature range (T<sub>J</sub> = -40°C to +125°C), V<sub>BIAS</sub> = (V<sub>OUT</sub> + 1.4 V) or 2.6 V (whichever is greater), V<sub>IN</sub> = V<sub>OUT</sub> + 0.5 V, I<sub>OUT</sub> = 1 mA, V<sub>EN</sub> = 1.1 V, and C<sub>OUT</sub> = 2.2  $\mu$ F (unless otherwise noted); typical values are at T<sub>J</sub> = 25°C





## 7 Detailed Description

#### 7.1 Overview

The TPS720-Q1 family of LDO regulators uses innovative circuitry to achieve ultra-wide bandwidth and high loop gain, resulting in extremely high PSRR (up to 1 MHz) at very low headroom ( $V_{IN} - V_{OUT}$ ). The implementation of the BIAS pin on the TPS720-Q1 vastly improves efficiency of low  $V_{OUT}$  applications by allowing the use of a pre-regulated, low-voltage input supply. The TPS720-Q1 supports a novel feature where the output of the LDO regulates under light loads (< 500 µA) when the IN pin is left floating. The light-load drive current is sourced from  $V_{BIAS}$  under this condition. This feature is particularly useful in power-saving applications where the dc-dc converter connected to the IN pin is disabled but the LDO is still required to regulate the voltage to a light load. These features, combined with low noise, low ground pin current, and ultra-small packaging, make this device ideal for portable applications. This family of regulators offers sub-band-gap output voltages, current limit, and thermal protection, and is fully specified from -40°C to +125°C.

#### 7.2 Functional Block Diagram



#### 7.3 Feature Description

#### 7.3.1 Internal Current Limit

The TPS720-Q1 internal current limits help protect the regulator during fault conditions. During current limit, the output sources a fixed amount of current that is largely independent of output voltage. In such a case, the output voltage is not regulated, and is  $V_{OUT} = I_{LIMIT} \times R_{LOAD}$ . The NMOS pass transistor dissipates ( $V_{IN} - V_{OUT}$ ) ×  $I_{OUT}$  until thermal shutdown is triggered and the device is turned off. When the device cools down, the internal thermal shutdown circuit turns the device back on. If the fault condition continues, the device cycles between current limit and thermal shutdown; see *Thermal Considerations* for more details.

The NMOS pass element in the TPS720-Q1 has a built-in body diode that conducts current when the voltage at OUT exceeds the voltage at IN. This current is not limited, so if extended reverse voltage operation is anticipated, TI recommends external limiting to 5% of rated output current.

#### 7.3.2 Inrush Current Limit

The TPS720-Q1 family of LDO regulators implements a novel inrush current limit circuit architecture: the current drawn through the IN pin is limited to a finite value. This  $I_{INRUSHLIMIT}$  charges the output to the final voltage. All current drawn through  $V_{IN}$  charges the output capacitance when the load is disconnected. Equation 1 shows the inrush current limit performed by the circuit.

$$I_{\text{INRUSHLIMIT}}(A) = C_{\text{OUT}}(\mu F) \times 0.454545(V / \mu s) + I_{\text{LOAD}}(A)$$

(1)

#### TPS720-Q1 ZHCSEN1A – FEBRUARY 2016 – REVISED OCTOBER 2016



#### Feature Description (continued)

Assuming a  $C_{OUT}$  of 2.2  $\mu$ F with the load disconnected (that is,  $I_{LOAD} = 0$ ), the  $I_{INRUSHLIMIT}$  is calculated to be 100 mA. The inrush current charges the LDO output capacitor. If the output of the LDO regulates to 1.3 V, then the LDO charges the output capacitor to the final output value in approximately 28.6  $\mu$ s.

Another consideration is when a load is connected to the output of an LDO. The TPS720-Q1 inrush current limit circuit employs a technique that supplies not only the  $I_{INRUSHLIMIT}$ , but the additional current required by the load. If  $I_{LOAD} = 350$  mA, then  $I_{INRUSHLIMIT}$  calculates to be approximately 450 mA (from Equation 1).

#### 7.3.3 Shutdown

The enable pin (EN) is active high and is compatible with standard and low-voltage, TTL-CMOS levels. When shutdown capability is not required, EN can be connected to the IN pin.

#### 7.3.4 Undervoltage Lockout (UVLO)

The TPS720-Q1 uses an undervoltage lockout circuit on the BIAS pin to keep the output shut off until the internal circuitry is operating properly. The UVLO circuit has a deglitch feature that typically ignores undershoot transients on the input if these transients are less than 50  $\mu$ s in duration.

#### 7.4 Device Functional Modes

Driving the EN pin over 1.1 V turns on the regulator. Driving the EN pin below 0.4 V causes the regulator to enter shutdown mode. In shutdown, the current consumption of the device is typically reduced to 500 nA.



#### 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

#### 8.1.1 Input and Output Capacitor Requirements

Although a capacitor is not required for stability on the IN pin, good analog design practice is to connect a  $0.1-\mu F$  to  $1-\mu F$  low equivalent series resistance (ESR) capacitor across the IN pin input supply near the regulator. This capacitor counteracts reactive input sources and improves transient response, noise rejection, and ripple rejection. A higher-value capacitor may be necessary if large, fast rise-time load transients are anticipated, or if the device is located far from the power source. If source impedance is not sufficiently low, a  $0.1-\mu F$  input capacitor may be necessary to ensure stability.

The BIAS pin does not require an input capacitor because BIAS does not source high currents. However, if source impedance is not sufficiently low, TI recommends a small 0.1-µF bypass capacitor.

The TPS720-Q1 is designed to be stable with standard ceramic capacitors with values of 2.2  $\mu$ F or larger at the output. X5R- and X7R-type capacitors are best because they have minimal variation in value and ESR over temperature. Maximum ESR must be less than 250 m $\Omega$ .

#### 8.1.2 Output Regulation With the IN Pin Floating

The TPS720-Q1 supports a novel feature where the output of the LDO regulates under light loads when the IN pin is left floating. Under normal conditions when the IN pin is connected to a power source, the BIAS pin draws only tens of milliamperes. However, when the IN pin is floating, an innovative circuit allows a maximum current of 500  $\mu$ A to be drawn by the load through the BIAS pin and maintains the output in regulation. This feature is particularly useful in power-saving applications where a dc-dc converter connected to the IN pin is disabled, but the LDO is required to regulate the output voltage to a light load.

Figure 25 shows an application example where a microcontroller is not turned off (to maintain the state of the internal memory), but where the regulated supply (shown as the TPS62xxx) is turned off to reduce power. In this case, the TPS720-Q1 BIAS pin provides sufficient load current to maintain a regulated voltage to the microcontroller.



Figure 25. Floating IN Pin Regulation Example



#### **Application Information (continued)**

#### 8.1.3 Dropout Voltage

The TPS720-Q1 uses a NMOS pass transistor to achieve low dropout. When  $(V_{IN} - V_{OUT})$  is less than the dropout voltage  $(V_{DO})$ , the NMOS pass device is in the linear region of operation and the input-to-output resistance is the  $R_{DS(ON)}$  of the NMOS pass element.  $V_{DO}$  approximately scales with output current because the NMOS device behaves like a resistor in dropout.

PSRR and transient response are degraded when  $(V_{IN} - V_{OUT})$  approaches dropout. This effect is shown in Figure 19.

#### 8.1.4 Transient Response

Increasing the size of the output capacitor reduces overshoot and undershoot magnitude but increases duration of the transient response.

#### 8.1.5 Minimum Load

The TPS720-Q1 is stable with no output load. Although some LDOs suffer from low loop gain at very light output loads, the TPS720-Q1 employs an innovative, low-current mode circuit under very light or no-load conditions which improves output voltage regulation performance.

#### 8.2 Typical Application



Figure 26. Typical Application Schematic

#### 8.2.1 Design Requirements

Table 1 lists the parameters for this design example.

| ·                 |                            |  |  |  |  |  |  |
|-------------------|----------------------------|--|--|--|--|--|--|
| DESIGN PARAMETER  | EXAMPLE VALUE              |  |  |  |  |  |  |
| V <sub>IN</sub>   | 2.3 V                      |  |  |  |  |  |  |
| V <sub>BIAS</sub> | 3.2 V                      |  |  |  |  |  |  |
| V <sub>OUT</sub>  | 1.8 V                      |  |  |  |  |  |  |
| Ι <sub>ΟUT</sub>  | 10-mA typical, 350-mA peak |  |  |  |  |  |  |

#### Table 1. Design Parameters



#### 8.2.2 Detailed Design Procedures

TI recommends selecting the minimum component size; a small size solution for this design example is desired. Set  $C_{IN}$  = 1 µF, C <sub>BIAS</sub> = 100 nF, and  $C_{OUT}$  = 2.2 µF.

#### 8.2.3 Application Curves





#### 9 Power Supply Recommendations

The input supply and bias supply for the LDO must be within the recommended operating conditions and must provide adequate headroom for the device to have a regulated output. The minimum capacitor requirements must be met, and if the input supply is noisy, additional input capacitors with low ESR can improve transient performance.

#### 10 Layout

#### 10.1 Layout Guidelines

TI recommends designing the board with separate ground planes for  $V_{IN}$  and  $V_{OUT}$ , with the ground plane connected only at the GND pin of the device to improve ac performance (such as PSRR, output noise, and transient response.) In addition, the ground connection for the output capacitor must be connected directly to the GND pin of the device. High equivalent series resistance (ESR) capacitors can degrade PSRR. The BIAS pin draws very little current and can be routed as a signal. Take care to shield the BIAS pin from high frequency coupling.

#### 10.2 Layout Example



Figure 29. Recommended Layout



#### TPS720-Q1 ZHCSEN1A – FEBRUARY 2016–REVISED OCTOBER 2016

#### **10.3 Thermal Considerations**

Thermal protection disables the output when the junction temperature rises to approximately +160°C, allowing the device to cool. When the junction temperature cools to approximately +140°C, the output circuitry is again enabled. Depending on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit can cycle on and off. This cycling limits the dissipation of the regulator, protecting the regulator from damage as a result of overheating.

Any tendency to activate the thermal protection circuit indicates excessive power dissipation or an inadequate heat sink. For reliable operation, limit junction temperature to a maximum of +125°C. To estimate the margin of safety in a complete design (including heat sink), increase the ambient temperature until the thermal protection is triggered; use worst-case loads and signal conditions. For good reliability, trigger thermal protection at least 35°C above the maximum expected ambient condition of the particular application. This configuration produces a worst-case junction temperature of +125°C at the highest expected ambient temperature and worst-case load.

The internal protection circuitry of the TPS720-Q1 is designed to protect against overload conditions. This circuitry is not intended to replace proper heat sinking. Continuously running the TPS720-Q1 into thermal shutdown degrades device reliability.

#### **10.4** Power Dissipation

The printed-circuit-board (PCB) area around the device that is free of other components moves the heat from the device to ambient air. Performance data for JEDEC boards are given in the *Thermal Information* table. Using heavier copper increases the effectiveness in removing heat from the device. The addition of plated throughholes to heat-dissipating layers also improves the heat sink effectiveness.

Power dissipation depends on input voltage and load conditions. Power dissipation ( $P_D$ ) is equal to the product of the output current times the voltage drop across the output pass element ( $V_{IN}$  to  $V_{OUT}$ ), as shown in Equation 2:

$$\mathsf{P}_{\mathsf{D}} = (\mathsf{V}_{\mathsf{IN}} - \mathsf{V}_{\mathsf{OUT}}) \times \mathsf{I}_{\mathsf{OUT}}$$

TEXAS INSTRUMENTS

www.ti.com.cn

#### 11 器件和文档支持

- 11.1 器件支持
- 11.1.1 开发支持

#### 11.1.1.1 评估模块

评估模块 (EVM) 可与 TPS720-Q1 配套使用,帮助评估初始电路性能。TPS720xxDRVEVM 评估模块(和相关用 户指南)可在德州仪器 (TI) 网站上的产品文件夹中获取,也可直接从 TI 网上商店购买。

的表注中的输出电压范围从"0.9V 至 3.0V"更改为"0.9V 至 3.3V"

#### 11.1.2 器件命名规则

表 2. 器件命名规则<sup>(1)(2)</sup>

| 产品                                   | V <sub>OUT</sub>                                                                                                                                                     |
|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1PS720 <b>xx(x)</b> Q <b>yyyz</b> Q1 | <ul> <li>xx(x) 为标称输出电压。对于分辨率为 100mV 的输出电压,订货编号中使用两位数字;否则,使用三位数字(例如,28 = 2.8V; 125 = 1.25V)。</li> <li>yyy 为封装标识符。</li> <li>z 为封装数量。R 表示 3000 片,T 表示 250 片。</li> </ul> |

(1) 要获得最新的封装和订货信息,请参见本文档末尾的封装选项附录,或者访问器件产品文件夹(www.ti.com.cn)。 (2) 可提供 0.9V 至 3.3V 范围内的输出电压(以 50mV 为单位增量)。更多详细信息及可用性,请联系制造商。

#### 11.2 文档支持

#### 11.2.1 相关文档

相关文档如下:

- 《高效降压低功耗 DC-DC 转换器》(文献编号: SGLS243)。
- 《TPS720xxDRVEVM 评估模块》(文献编号:SBVU024)。
- 《使用新的热指标》(文献编号: SBVA025)。

#### 11.3 接收文档更新通知

如需接收文档更新通知,请访问 www.ti.com.cn 网站上的器件产品文件夹。点击右上角的提醒我 (Alert me) 注册 后,即可每周定期收到已更改的产品信息。有关更改的详细信息,请查阅已修订文档中包含的修订历史记录。

#### 11.4 社区资源

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.5 商标

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.



#### 11.6 静电放电警告



ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可能会损坏集成电路。

ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

#### 11.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

#### 12 机械、封装和可订购信息

以下页中包括机械、封装和可订购信息。这些信息是针对指定器件可提供的最新数据。这些数据会在无通知且不对 本文档进行修订的情况下发生改变。欲获得该数据表的浏览器版本,请查阅左侧的导航栏。

#### 重要声明

德州仪器(TI)及其下属子公司有权根据 JESD46 最新标准,对所提供的产品和服务进行更正、修改、增强、改进或其它更改,并有权根据 JESD48 最新标准中止提供任何产品和服务。客户在下订单前应获取最新的相关信息,并验证这些信息是否完整且是最新的。所有产品的销售 都遵循在订单确认时所提供的TI 销售条款与条件。

TI保证其所销售的组件的性能符合产品销售时 TI 半导体产品销售条件与条款的适用规范。仅在 TI 保证的范围内,且 TI 认为有必要时才会使用测试或其它质量控制技术。除非适用法律做出了硬性规定,否则没有必要对每种组件的所有参数进行测试。

TI 对应用帮助或客户产品设计不承担任何义务。客户应对其使用 TI 组件的产品和应用自行负责。为尽量减小与客户产品和应 用相关的风险,客户应提供充分的设计与操作安全措施。

TI不对任何 TI 专利权、版权、屏蔽作品权或其它与使用了 TI 组件或服务的组合设备、机器或流程相关的 TI 知识产权中授予 的直接或隐含权限作出任何保证或解释。TI 所发布的与第三方产品或服务有关的信息,不能构成从 TI 获得使用这些产品或服 务的许可、授权、或认可。使用此类信息可能需要获得第三方的专利权或其它知识产权方面的许可,或是 TI 的专利权或其它 知识产权方面的许可。

对于 TI 的产品手册或数据表中 TI 信息的重要部分,仅在没有对内容进行任何篡改且带有相关授权、条件、限制和声明的情况 下才允许进行 复制。TI 对此类篡改过的文件不承担任何责任或义务。复制第三方的信息可能需要服从额外的限制条件。

在转售 TI 组件或服务时,如果对该组件或服务参数的陈述与 TI 标明的参数相比存在差异或虚假成分,则会失去相关 TI 组件 或服务的所有明 示或暗示授权,且这是不正当的、欺诈性商业行为。TI 对任何此类虚假陈述均不承担任何责任或义务。

客户认可并同意,尽管任何应用相关信息或支持仍可能由 TI 提供,但他们将独力负责满足与其产品及在其应用中使用 TI 产品 相关的所有法 律、法规和安全相关要求。客户声明并同意,他们具备制定与实施安全措施所需的全部专业技术和知识,可预见 故障的危险后果、监测故障 及其后果、降低有可能造成人身伤害的故障的发生机率并采取适当的补救措施。客户将全额赔偿因 在此类安全关键应用中使用任何 TI 组件而 对 TI 及其代理造成的任何损失。

在某些场合中,为了推进安全相关应用有可能对 TI 组件进行特别的促销。TI 的目标是利用此类组件帮助客户设计和创立其特 有的可满足适用的功能安全性标准和要求的终端产品解决方案。尽管如此,此类组件仍然服从这些条款。

TI 组件未获得用于 FDA Class III(或类似的生命攸关医疗设备)的授权许可,除非各方授权官员已经达成了专门管控此类使 用的特别协议。

只有那些 TI 特别注明属于军用等级或"增强型塑料"的 TI 组件才是设计或专门用于军事/航空应用或环境的。购买者认可并同 意,对并非指定面向军事或航空航天用途的 TI 组件进行军事或航空航天方面的应用,其风险由客户单独承担,并且由客户独 力负责满足与此类使用相关的所有法律和法规要求。

TI 己明确指定符合 ISO/TS16949 要求的产品,这些产品主要用于汽车。在任何情况下,因使用非指定产品而无法达到 ISO/TS16949 要求,TI不承担任何责任。

|                | 产品                                 |              | 应用                       |
|----------------|------------------------------------|--------------|--------------------------|
| 数字音频           | www.ti.com.cn/audio                | 通信与电信        | www.ti.com.cn/telecom    |
| 放大器和线性器件       | www.ti.com.cn/amplifiers           | 计算机及周边       | www.ti.com.cn/computer   |
| 数据转换器          | www.ti.com.cn/dataconverters       | 消费电子         | www.ti.com/consumer-apps |
| <b>DLP®</b> 产品 | www.dlp.com                        | 能源           | www.ti.com/energy        |
| DSP - 数字信号处理器  | www.ti.com.cn/dsp                  | 工业应用         | www.ti.com.cn/industrial |
| 时钟和计时器         | www.ti.com.cn/clockandtimers       | 医疗电子         | www.ti.com.cn/medical    |
| 接口             | www.ti.com.cn/interface            | 安防应用         | www.ti.com.cn/security   |
| 逻辑             | www.ti.com.cn/logic                | 汽车电子         | www.ti.com.cn/automotive |
| 电源管理           | www.ti.com.cn/power                | 视频和影像        | www.ti.com.cn/video      |
| 微控制器 (MCU)     | www.ti.com.cn/microcontrollers     |              |                          |
| RFID 系统        | www.ti.com.cn/rfidsys              |              |                          |
| OMAP应用处理器      | www.ti.com/omap                    |              |                          |
| 无线连通性          | www.ti.com.cn/wirelessconnectivity | 德州仪器在线技术支持社区 | www.deyisupport.com      |

邮寄地址: 上海市浦东新区世纪大道1568 号,中建大厦32 楼邮政编码: 200122 Copyright © 2016, 德州仪器半导体技术(上海)有限公司



10-Dec-2020

## **PACKAGING INFORMATION**

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| TPS72009QDRVRQ1  | ACTIVE        | WSON         | DRV                | 6    | 3000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | 11P                     | Samples |
| TPS720105QDRVRQ1 | ACTIVE        | WSON         | DRV                | 6    | 3000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | 15G                     | Samples |
| TPS72010QDRVRQ1  | ACTIVE        | WSON         | DRV                | 6    | 3000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | 11Q                     | Samples |
| TPS720115QDRVRQ1 | ACTIVE        | WSON         | DRV                | 6    | 3000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | 15H                     | Samples |
| TPS72011QDRVRQ1  | ACTIVE        | WSON         | DRV                | 6    | 3000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | 111                     | Samples |
| TPS72012QDRVRQ1  | ACTIVE        | WSON         | DRV                | 6    | 3000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | 11R                     | Samples |
| TPS72015QDRVRQ1  | ACTIVE        | WSON         | DRV                | 6    | 3000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | 11J                     | Samples |
| TPS72018QDRVRQ1  | ACTIVE        | WSON         | DRV                | 6    | 3000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | 11K                     | Samples |
| TPS72025QDRVRQ1  | ACTIVE        | WSON         | DRV                | 6    | 3000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | 11W                     | Samples |
| TPS72027QDRVRQ1  | ACTIVE        | WSON         | DRV                | 6    | 3000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | 151                     | Samples |
| TPS720285QDRVRQ1 | ACTIVE        | WSON         | DRV                | 6    | 3000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | 11M                     | Samples |
| TPS72028QDRVRQ1  | ACTIVE        | WSON         | DRV                | 6    | 3000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | 11L                     | Samples |
| TPS72029QDRVRQ1  | ACTIVE        | WSON         | DRV                | 6    | 3000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | 11N                     | Samples |
| TPS72030QDRVRQ1  | ACTIVE        | WSON         | DRV                | 6    | 3000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | 110                     | Samples |
| TPS72033QDRVRQ1  | ACTIVE        | WSON         | DRV                | 6    | 3000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | 15J                     | Samples |

<sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.



10-Dec-2020

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **DRV 6**

## **GENERIC PACKAGE VIEW**

# WSON - 0.8 mm max height PLASTIC SMALL OUTLINE - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# **DRV0006A**



## **PACKAGE OUTLINE**

## WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.2. This drawing is subject to change without notice.3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



## **DRV0006A**

# **EXAMPLE BOARD LAYOUT**

## WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature

number SLUA271 (www.ti.com/lit/slua271).
5. Vias are optional depending on application, refer to device data sheet. If some or all are implemented, recommended via locations are shown.



## **DRV0006A**

# **EXAMPLE STENCIL DESIGN**

## WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### 重要声明和免责声明

Ⅱ 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。

所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任:(1)针对您的应用选择合适的TI产品;(2)设计、 验证并测试您的应用;(3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用 所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权 许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。

TI所提供产品均受TI的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。

邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2020 德州仪器半导体技术(上海)有限公司

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for LDO Voltage Regulators category:

Click to view products by Texas Instruments manufacturer:

Other Similar products are found below :

AP7363-SP-13 NCV8664CST33T3G L79M05TL-E AP7362-HA-7 PT7M8202B12TA5EX TCR3DF185,LM(CT TLF4949EJ NCP4687DH15T1G NCV8703MX30TCG LP2951CN NCV4269CPD50R2G AP7315-25W5-7 NCV47411PAAJR2G AP2111H-1.2TRG1 ZLD01117QK50TC AZ1117ID-ADJTRG1 NCV4263-2CPD50R2G NCP114BMX075TCG MC33269T-3.5G TLE4471GXT AP7315-33SA-7 NCV4266-2CST33T3G NCP715SQ15T2G NCV8623MN-50R2G NCV563SQ18T1G NCV8664CDT33RKG NCV4299CD250R2G NCP715MX30TBG NCV8702MX25TCG TLE7270-2E NCV562SQ25T1G AP2213D-3.3TRG1 AP2202K-2.6TRE1 NCV8170BMX300TCG NCV8152MX300180TCG NCP700CMT45TBG AP7315-33W5-7 NCP154MX180300TAG AP2113AMTR-G1 NJW4104U2-33A-TE1 MP2013AGG-5-P NCV8775CDT50RKG NJM2878F3-45-TE1 S-19214B00A-V5T2U7 S-19214B50A-V5T2U7 S-19213B50A-V5T2U7 S-19214BC0A-E8T1U7\*1 S-19213B00A-V5T2U7 S-19213B33A-V5T2U7 S-19213BC0A-V5T2U7