**TPS53014** ZHCS936A -MAY 2012-REVISED FEBRUARY 2019 # TPS53014 4.5V 至 28V 输入、D-CAP2™ 同步降压控制器 #### 1 特性 - D-CAP2™模式控制 - 快速瞬态响应 - 无需外部组件即可实现环路补偿 - 与陶瓷输出电容器兼容 - 高初始基准精度 (±1%) - 宽输入电压范围: 4.5V 至 28V - 输出电压范围: 0.77V 至 7.0V - 低侧 R<sub>DS(on)</sub> 无损耗电流感应 - 可调节软启动 - 非灌电流预偏置软启动 - 500kHz 开关频率 - 逐周期过流限制控制 - 用于在轻载时保持高效率的自动跳过 Eco-Mode<sup>TM</sup> - 过流限制 (OCL) / 过压 (OVP) / 欠压(UVP) / 欠压闭锁 (UVLO) / 热关断 (TSD) 保护 - 自适应栅极驱动器,带集成式升压 P 通道场效应晶体管 (PMOS) 开关 - 热补偿 OCP, 4000 ppm/°C - 10 引脚超小型小外形尺寸封转 (VSSOP) #### 2 应用 - 用于多种应用的低功率系统负载点 调节 - 数字电视电源 - 网络家庭终端设备 - 数字机顶盒 (STB) - DVD 播放器 / 录像机 - 游戏机和其他 #### 3 说明 TPS53014 是一款单一、自使用启动时间 D-CAP2™模式同步降压控制器。TPS53014 可帮助系统设计人员通过一个低成本、低组件数的低待机电流解决方案来完成各种终端设备的电源总线调节器集。TPS53014 的主控制环路使用 D-CAP2 模式控制,此控制方式无需外部补偿组件即可实现快速瞬态响应。自使用接通时间支持较高负载条件下 PWM 模式与 Eco-mode™运行间的无缝转换。Eco-mode使 TPS53014 能够在较轻负载状况下保持高效率。TPS53014 也能够适应超低 ESR陶瓷电容器和低等效串联电阻 (ESR)输出电容器,例如 POSCAP 或 SP-CAP。此器件在4.5V 至 28V 的输入电压和 0.77V 至 7V 的输出电压下提供便捷和高效运行。 TPS53014 采用 3mm x 3mm 10 引脚 VSSOP (DGS) 封装,额定环境温度范围为 -40°C 至 +85°C。 #### 器件信息(1) | 器件型号 | 封装 | 封装尺寸 (标称值) | |----------|----------|-----------------| | TPS53014 | DGS (10) | 3.00mm × 3.00mm | (1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附录。 #### 典型应用 | | 目习 | ₹ | | | |----------------------------|----|--------------|--------------|--| | 1<br>2<br>3<br>4<br>5<br>6 | 特性 | 8<br>9<br>10 | 7.1 Overview | | **4** 修订历史记录 注: 之前版本的页码可能与当前版本有所不同。 | Ch | nanges from Or | iginal (May 201 | 2) to Revision A | Page | |----|----------------|-----------------|---------------------|------| | • | 仅有编辑更改; | 无技术性更改; | 为当前内容更新了当前 TI 数据表标准 | 1 | # 5 Pin Configuration and Functions #### **Pin Functions** | F | PIN | 1/0 | DECORPTION | |-------|----------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | VSSOP-10 | I/O | DESCRIPTION | | VFB | 1 | I | D-CAP2 feedback input. Connect to output voltage with resistor divider. | | SS | 2 | 0 | Soft start programming pin. Connect capacitor from SS pin to GND to program soft start time. | | VREG5 | 3 | 0 | Output of 5-V linear regulator and supply for MOSFET driver. Bypass to GND with a minimum $4.7 - \mu F$ high quality ceramic capacitor. VREG5 is active when EN is asserted high. | | EN | 4 | I | Enable. Pull High to enable converter. | | VIN | 5 | I | Supply Input for 5-V linear regulator. Bypass to GND with a minimum 0.1-μF high quality ceramic capacitor. | | PGND | 6 | I | System ground. | | DRVL | 7 | 0 | Low-side N-Channel MOSFET gate driver output. PGND referenced driver switches between PGND(OFF) and VREG5(ON). | | SW | 8 | I/O | Switch node connections for both the high-side driver and over current comparator. | | DRVH | 9 | 0 | High-side N-channel MOSFET gate driver output. SW referenced driver switches between SW(OFF) and VBST(ON). | | VBST | 10 | I | High-side MOSFET gate driver bootstrap voltage input. Connect a capacitor from VBST to SW. An internal diode is connected between VREG5 and VBST | # 6 Specifications #### 6.1 Absolute Maximum Ratings Operating under free-air temperature range (unless otherwise noted) (1) | | | | VALUE | UNIT | |------------------|-------------------------|------------------------|-------------|------| | | | VIN, EN | -0.3 to 30 | | | | | VBST | -0.3 to 36 | | | | Innut voltogo rongo | VBST - SW | -0.3 to 6 | V | | | Input voltage range | VFB | -0.3 to 6 | V | | | | SW | -0.3 to 30 | | | | | SW (10 nsec transient) | -3.0 to 30 | | | | | DRVH | -2 to 36 | | | | Output valtage range | DRVH - SW | -0.3 to 6 | V | | | Output voltage range | DRVL, VREG5, SS | -0.3 to 6 | V | | | | PGND | -0.3 to 0.3 | | | T <sub>A</sub> | Operating ambient temp | perature range | -40 to 85 | °C | | T <sub>STG</sub> | Storage temperature ra | -55 to 150 | °C | | | TJ | Junction temperature ra | inge | -40 to 150 | °C | <sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. 6.2 Recommended Operating Conditions | | | MIN | MAX | UNIT | |--------------------------------|-----------------|------|------|------| | Supply input voltage range | VIN | 4.5 | 28 | V | | | VBST | -0.1 | 33.5 | | | | VBST - SW | -0.1 | 5.5 | | | Input voltage range | VFB | -0.1 | 5.5 | V | | | EN | -0.1 | 28 | | | | SW | -1.0 | 28 | | | | DRVH | -1.0 | 33.5 | | | Output Valtage sage | DRVH - SW | -0.1 | 5.5 | | | Output Voltage range | DRVL, VREG5, SS | -0.1 | 5.5 | V | | | PGND | -0.1 | 0.1 | | | Operating free-air temperature | | -40 | 85 | °C | | Operating junction temperature | | -40 | 125 | °C | #### 6.3 Thermal Information | | THERMAL METRIC <sup>(1)</sup> | TPS53014 | LIMITE | |-------------------------|----------------------------------------------|---------------|--------| | | I HERWAL METRIC** | DGS (10 PINS) | UNITS | | $\theta_{JA}$ | Junction-to-ambient thermal resistance | 172.2 | °C/W | | $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance | 44.0 | °C/W | | $\theta_{JB}$ | Junction-to-board thermal resistance | 93.0 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 1.6 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 91.4 | °C/W | | $\theta_{\text{JCbot}}$ | Junction-to-case (bottom) thermal resistance | n/a | °C/W | (1) 有关传统和新热指标的更多信息,请参见应用报告《半导体和 IC 封装热指标》(文献编号: SPRA953)。 #### 6.4 Electrical Characteristics over recommended free-air temperature range, V<sub>IN</sub> = 12 V (unless otherwise noted) | | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNIT | | |-----------------------|-------------------------------------------|-------------------------------------------------------------------------------|-------|-------|-------|--------|--| | SUPPLY C | URRENT | | | | | | | | I <sub>IN</sub> | VIN Supply current | VIN current, $T_A = 25$ °C, $EN = 5$ V, $V_{VFB} = 0.8$ V, $V_{SW} = 0$ V | | 660 | | μА | | | I <sub>VINSDN</sub> | VIN Shutdown current | VIN current, $T_A$ = 25°C, No Load , $V_{EN}$ = 0V, VREG5 = OFF | | 6.0 | | μΑ | | | VFB VOLT | AGE and DISCHARGE RESISTAN | ICE | | | | | | | V <sub>VFBTHL</sub> | VFB Threshold voltage | T <sub>A</sub> = 25°C , V <sub>OUT</sub> = 1.05 V | 765.3 | 773.0 | 780.7 | mV | | | TC <sub>VFB</sub> | VFB Temperature coefficient | Relative to T <sub>A</sub> = 25°C <sup>(1)</sup> | -140 | | 140 | ppm/°C | | | $I_{VFB}$ | VFB Input current | VFB = 0.8V, T <sub>A</sub> = 25°C | -150 | -10 | 100 | nA | | | VREG5 OL | JTPUT | | | | | | | | $V_{VREG5}$ | VREG5 Output voltage | T <sub>A</sub> =25°C, 6 V < V <sub>IN</sub> < 28 V, I <sub>VREG5</sub> = 5 mA | | 5.1 | | V | | | I <sub>VREG5</sub> | Output current | VIN = 5.5V, V <sub>VREG5</sub> = 4.0V, T <sub>A</sub> = 25°C | | 120 | | mA | | | OUTPUT: | N-CHANNEL MOSFET GATE DRIV | /ERS | | | | | | | <u></u> | DDVIII vesistavas | Source, I <sub>DRVH</sub> = -50mA, T <sub>A</sub> = 25°C | | 3.2 | 4.7 | 0 | | | R <sub>DRVH</sub> | DRVH resistance | Sink, I <sub>DRVH</sub> = 50mA, T <sub>A</sub> = 25°C | | 1.4 | 2.4 | Ω | | | 1 | DDV// marietana | Source, I <sub>DRVL</sub> = -50mA, T <sub>A</sub> = 25°C | | 6.9 | 8.2 | | | | $R_{DRVL}$ | DRVL resistance | Sink, I <sub>DRVL</sub> = 50mA, T <sub>A</sub> = 25°C | | 0.8 | 1.7 | Ω | | | + | Dood time | DRVH-low to DRVL-on <sup>(1)</sup> | | 15 | | | | | $T_D$ | Dead time | DRVL-low to DRVH-on <sup>(1)</sup> | | 20 | | ns | | | INTERNAL | . BOOST DIODE | | | | | | | | $V_{FBST}$ | Forward voltage | V <sub>VREG5-VBST</sub> , I <sub>F</sub> = 10mA, T <sub>A</sub> = 25°C | | 0.1 | 0.2 | V | | | SOFT STA | RT | | | | | | | | I <sub>ssc</sub> | SS Charge current | VSS = 0V , T <sub>A</sub> = 25°C | -7.36 | -6.4 | -5.44 | μΑ | | | I <sub>ssd</sub> | SS Discharge current | VSS = 0.5V , T <sub>A</sub> = 25°C | 4.5 | 5.0 | | mA | | | TC <sub>ISSC</sub> | I <sub>SSC</sub> Temperature coefficient | Relative to T <sub>A</sub> = 25°C | -4.5 | | 4.5 | nA/°C | | | UVLO | | | | | | | | | | VDFOF INVIOUS through ald | VREG5 Rising | | 4.0 | | V | | | $V_{UVVREG5}$ | VREG5 UVLO threshold | Hysteresis | | 0.3 | | | | | LOGIC TH | RESHOLD | | | | * | | | | V <sub>ENH</sub> | EN H-level threshold voltage | | 1.6 | | | V | | | V <sub>ENL</sub> | EN L-level threshold voltage | | | | 0.5 | V | | | R <sub>EN</sub> | EN pin resistance to GND | V <sub>EN</sub> = 12 V | 225 | 450 | 900 | kΩ | | | CURRENT | SENSE | | | | | | | | I <sub>TRIP</sub> | TRIP Source current | V <sub>DRVL</sub> = 0.1V, T <sub>A</sub> = 25°C | 14.3 | 15 | 15.8 | μΑ | | | TC <sub>VTRIP</sub> | V <sub>TRIP</sub> Temperature coefficient | Relative to T <sub>A</sub> = 25°C | | 4000 | | ppm/°C | | | V <sub>OCL</sub> | | $R_{TRIP} = 75k\Omega$ , $T_A = 25^{\circ}C$ | 234 | 336 | 424 | | | | | Current limit threshold | $R_{TRIP} = 27k\Omega$ , $T_A = 25^{\circ}C$ | 121 | 174 | 220 | | | | | | $R_{TRIP} = 6.8k\Omega$ , $T_A = 25$ °C | 35 | 50 | 63 | | | | ON-TIME 1 | IMER CONTROL | | - | | | | | | T <sub>ON</sub> | On time | $V_{OUT} = 1.05 V^{(1)}$ | | 250 | | ns | | | T <sub>OFF(MIN)</sub> | Minimum off time | V <sub>IN</sub> = 4.5 V, V <sub>VFB</sub> = 0.7 V, T <sub>A</sub> = 25°C | | 230 | | ns | | <sup>(1)</sup> Ensured by design. Not production tested. # Electrical Characteristics (接下页) over recommended free-air temperature range, $V_{IN} = 12 \text{ V}$ (unless otherwise noted) | | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNIT | | | |---------------------|------------------------------|-------------------------------------|------|------|------|------|--|--| | OUTPUT ( | UNDERVOLTAGE AND OVERVOLT | AGE PROTECTION | | | | | | | | V <sub>OVP</sub> | Output OVP trip threshold | OVP detect voltage | 115% | 120% | 125% | | | | | T <sub>OVPDEL</sub> | Output OVP propagation delay | | | | 10 | μS | | | | V <sub>UVP</sub> | Output UVP trip threshold | UVP detect voltage | 63% | 68% | 73% | | | | | T <sub>UVPDEL</sub> | Output UVP delay | | | 1 | | ms | | | | T <sub>UVPEN</sub> | Output UVP enable delay | UVP enable delay / soft start time | X1.4 | X1.7 | X2.0 | | | | | THERMAL SHUTDOWN | | | | | | | | | | _ | Thermal chutdeum threehold | Shutdown temperature <sup>(1)</sup> | | 150 | | °C | | | | T <sub>SDN</sub> | Thermal shutdown threshold | Hysteresis <sup>(1)</sup> | | 25 | | | | | #### 6.5 Typical Characteristics $V_{IN} = 12 \text{ V}, T_A = 25^{\circ}\text{C}$ (unless otherwise noted) ### Typical Characteristics (接下页) $V_{IN} = 12 \text{ V}, T_A = 25^{\circ}\text{C}$ (unless otherwise noted) ### Typical Characteristics (接下页) $V_{IN} = 12 \text{ V}, T_A = 25^{\circ}\text{C}$ (unless otherwise noted) # TEXAS INSTRUMENTS ### Typical Characteristics (接下页) $V_{IN}$ = 12 V, $T_A$ = 25°C (unless otherwise noted) # Typical Characteristics (接下页) $V_{IN} = 12 \text{ V}, T_A = 25^{\circ}\text{C}$ (unless otherwise noted) #### 7 Detailed Description #### 7.1 Overview The TPS53014 is single synchronous step-down (buck) controller. It operates using D-CAP2™ mode control. The fast transient response of D-CAP2™ control reduces the required amount of output capacitance to meet a specific level of performance. Proprietary internal circuitry allows the use of low ESR output capacitors including ceramic and special polymer types. #### 7.2 Functional Block Diagram #### 7.3 Feature Description #### 7.3.1 PWM Operation The main control loop of the TPS53014 is an adaptive on-time pulse width modulation (PWM) controller that supports a proprietary D-CAP2™ control mode. D-CAP2™ control combines constant on-time control with an internal compensation circuit for pseudo-fixed frequency and low external component count configuration with both low ESR and ceramic output capacitors. It is stable even with virtually no ripple at the output. At the beginning of each cycle, the high-side MOSFET is turned on. this MOSFET is turned off when the internal timer expires. This timer is set by the converter input voltage VIN, and the output voltage VO, to maintain a pseudo-fixed frequency over the input voltage range, hence it is called adaptive on-time control. The timer is reset and the high-side MOSFET is turned on again when the feedback voltage falls below the nominal output voltage. An internal ramp is added to the reference voltage to simulate output ripple, eliminating the need for ESR induced output ripple from D-CAP2™ mode control. #### Feature Description (接下页) #### 7.3.2 Auto-Skip Eco-Mode™ Control The TPS53014 is designed with Auto-Skip Eco-mode™ to increase light load efficiency. As the output current decreases from heavy load condition, the inductor current is also reduced and eventually comes to point where its rippled valley touches zero level, which is the boundary between continuous conduction and discontinuous conduction modes. The rectifying MOSFET is turned off when its zero inductor current is detected. As the load current further decreases the converter run into discontinuous conduction mode. The on-time is kept almost half as is was in the continuous conduction mode because it takes longer time to discharge the output capacitor with smaller load current to the level of the reference voltage. The transition point to the light load operation IOX(LL) current can be calculated in 公式 1 with 500kHz used as fsw. $$I_{OUT(LL)} = \frac{1}{2 \times L \times f_{SW}} \times \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{V_{IN}}$$ (1) #### 7.3.3 Drivers TPS53014 contains two high-current resistive MOSFET gate drivers. The low-side driver is a PGND referenced, VREG5 powered driver designed to drive the gate of a high-current, low $R_{DS(on)}$ N-channel MOSFET whose source is connected to PGND. The high-side driver is a floating SW referenced, VBST powered driver designed to drive the gate of a high-current, low $R_{DS(on)}$ N-channel MOSFET. To maintain the VBST voltage during the high-side driver ON time, a capacitor is placed from SW to VBST. Each driver draws average current equal to Gate Charge ( $Q_g @ V_{gs} = 5V$ ) times Switching frequency (fsw). To prevent cross-conduction, there is a narrow dead-time when both high-side and low-side drivers are OFF between each driver transition. During this time the inductor current is carried by one of the MOSFETs body diodes. #### 7.3.4 5-Volt Regulator The TPS53014 has an internal 5V Low-Dropout (LDO) Regulator to provide a regulated voltage for all both drivers and the ICs internal logic. A high-quality 4.7μF or greater ceramic capacitor from VREG5 to GND is required to stabilize the internal regulator. #### 7.3.5 Soft Start and Pre-Biased Soft Start The soft start function is adjustable. When the EN pin becomes high, $6.4-\mu A$ current begins charging the capacitor which is connected from the SS pin to GND. Smooth control of the output voltage is maintained during start up. The equation for the slow start time is shown in $\triangle \sharp$ 2. VFB voltage is 0.773 V and SS pin source current is $6.4-\mu A$ . $$t_{SS}(ms) = \frac{C_{SS}(nF) \times VFB(V)}{I_{SS}(\mu A)} = \frac{C_{SS}(nF) \times 0.773 V}{6.4\mu A}$$ (2) The TPS53014 contains a unique circuit to prevent current from being pulled from the output during startup if the output is pre-biased. When the soft-start commands a voltage higher than the pre-bias level (internal soft start becomes greater than internal feedback voltage VFB), the controller slowly activates synchronous rectification by starting the first low side FET gate driver pulses with a narrow on-time. It then increments that on-time on a cycle-by-cycle basis until it coincides with the time dictated by (1-D), where D is the duty cycle of the converter. This scheme prevents the initial sinking of the pre-biased output, and ensures that the output voltage (VO) starts and ramps up smoothly into regulation from pre-biased startup to normal mode operation. #### 7.3.6 Overcurrent Protection TPS53014 has a cycle-by-cycle over current limit feature. The over current limits the inductor valley current by monitoring the voltage drop across the low-side MOSFET $R_{DS(on)}$ during the low-side driver on-time. If the inductor current is larger than the over current limit (OCL), the TPS53014 delays the start of the next switching cycle until the sensed inductor current falls below the OCL current. MOSFET $R_{DS(on)}$ current sensing is used to provide an accuracy and cost effective solution without external devices. To program the OCL, a resister should be connected between DRVL and PGND. The recommended values are given in $\frac{1}{8}$ 1. #### 表 1. OCL Resistor Values | RESISTER VALUE ( $k\Omega$ ) | V <sub>trip</sub> (V) | |------------------------------|-----------------------| | 6.8 | 0.050 | | 11 | 0.087 | | 18 | 0.125 | | 27 | 0.174 | | 39 | 0.224 | | 56 | 0.274 | | 75 | 0.336 | $I_{OCL}$ is determined by $\triangle \stackrel{<}{\propto} 3$ . $$I_{OCL} = \left(\frac{\left(V_{IN} - V_{OUT}\right)}{2 \times L \times f_{SW}} \times \frac{V_{OUT}}{V_{IN}}\right) + \frac{V_{TRIP}}{R_{DS(ON)}}$$ (3) The trip voltage is set between 0.05 V to 0.336 V over all operational temperature, including the 4000ppm/°C temperature slope compensation for the temperature dependency of the $R_{DS(on)}$ . If the load current exceeds the overcurrent limit, the voltage will begin to drop. If the over-current conditions continues the output voltage will fall below the under voltage protection threshold and the TPS53014 will shut down. #### 7.3.7 Over/Undervoltage Protection TPS53014 monitors a resistor divided feedback voltage to detect over and under voltage. If the feedback voltage is higher than 120% of the reference voltage, the OVP comparator output goes high and the circuit latches the high-side MOSFET driver OFF and the low-side MOSFET driver ON. When the feedback voltage is lower than 68% of the reference voltage, the UVP comparator output goes high and an internal UVP delay counter begins counting. After 1ms, TPS53014 latches OFF both top and bottom MOSFET drivers. This function is enabled approximately 1.7 $\times$ T<sub>ss</sub> after power-on. The OVP and UVP latch off is reset when EN goes low. #### 7.3.8 UVLO Protection TPS53014 has under voltage lock out protection (UVLO) that monitors the voltage of VREG5 pin. When the VREG5 voltage is lower than UVLO threshold voltage, the device is shut off. All output drivers are OFF. The UVLO is non-latch protection. #### 7.3.9 Thermal Shutdown TPS53014 monitors its temperature. If the temperature exceeds the threshold value (typically 150°C), the device shuts off. When the temperature falls below the threshold, the IC starts again. When VIN starts up and VREG5 output voltage is below its nominal value, the thermal shutdown threshold is kept lower than 150°C. As long as VIN rises, T<sub>J</sub> must be kept less than 110°C. #### 8 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 8.1 Typical Application A typical application schematic is shown in \begin{align\*} \begin{align\*} \text{18}. 图 18. Application Schematic #### 8.1.1 Detailed Design Procedure #### 8.1.1.1 Component Selection #### 8.1.1.1.1 Inductor The inductance value is selected to provide approximately 30% peak to peak ripple current at maximum load. Larger ripple current increases output ripple voltage, improve S/N ratio and contribute to stable operation. 公式 4 can be used to calculate te value for $L_{OUT}$ . L<sub>OUT</sub> = $$\frac{V_{\text{IN(MAX)}} - V_{\text{OUT}}}{I_{\text{L(RIPPLE)}} \times f_{\text{SW}}} \times \frac{V_{\text{OUT}}}{V_{\text{IN(MAX)}}}$$ (4) The inductors current ratings needs to support both the RMS (thermal) current and the peak (saturation) current. The RMS and peak inductor current can be estimated as follows: $$I_{L(RIPPLE)} = \frac{V_{IN(MAX)} - V_{OUT}}{L_{OUT} \times f_{SW}} \times \frac{V_{OUT}}{V_{IN(MAX)}}$$ (5) $$I_{L(PEAK)} = \frac{V_{TRIP}}{R_{DS(ON)}} + I_{L(RIPPLE)}$$ (6) $$I_{L(RMS)} = \sqrt{I_{OUT}^2 + \frac{1}{12} \times I_{L(RIPPLE)}^2}$$ (7) Note: The calculation above shall serve as a general reference. To further improve transient response, the output inductance could be reduced further. This needs to be considered along with the selection of the output capacitor. ### Typical Application (接下页) #### 8.1.1.1.2 Output Capacitor The capacitor value and ESR determines the amount of output voltage ripple and load transient response. Ceramic output capacitors with X5R dielectric or better are recommended. $$C_{OUT} = \frac{I_{L(RIPPLE)}}{8 \times V_{OUT(RIPPLE)}} \times \frac{1}{f_{SW}}$$ (8) $$C_{OUT} = \frac{\Delta I_{LOAD}^2}{2 \times V_{OUT} \times \Delta V_{OS}} \times L_{OUT}$$ (9) $$C_{OUT} = \frac{\Delta I_{LOAD}^2}{2 \times K \times \Delta V_{US}} \times L_{OUT}$$ (10) Where: $$K = (V_{IN} - V_{OUT}) \times \frac{T_{ON}}{T_{ON} - T_{OFF(MIN)}}$$ - $\Delta V_{OS}$ = The allowable amount of overshoot voltage in load transition - $\Delta V_{US}$ = The allowable amount of undershoot voltage in load transition Select the capacitance value greater than the largest value calculated from 公式 8, 公式 9 and 公式 10. The minimum recommended output capacitance is 44 $\mu$ F. #### 8.1.1.1.3 Input Capacitor The TPS53014 requires an input decoupling capacitor and a bulk capacitor is needed depending on the application. A minimum $10-\mu F$ high-quality ceramic capacitor is recommended for the input capacitor. The capacitor voltage rating needs to be greater than the maximum input voltage. #### 8.1.1.1.4 Bootstrap Capacitor The TPS53014 requires a bootstrap capacitor from SW to VBST to provide the floating supply for the high-side drivers. A minimum 0.1- $\mu$ F high-quality ceramic capacitor is recommended. The capacitor voltage rating should be greater than 10 V. #### 8.1.1.1.5 VREG5 Capacitor The TPS53014 requires that the VREG5 regulator is bypassed. A minimum 4.7- $\mu$ F high-quality ceramic capacitor must be connected between the VREG5 and PGND for proper operation. The capacitor voltage rating should be greater than 10 V. #### 8.1.1.1.6 Choose Output Voltage Resistors The output voltage is set with a resistor divider from output voltage node to the VFB pin. TI recommends using 1% tolerance or better resistors. Select R2 between 10 k $\Omega$ and 100 k $\Omega$ and use $\Delta \vec{x}$ 12 to calculate R1. $$R1 = \left(\frac{V_{OUT}}{V_{VFB}} - 1\right) \times R2 \tag{12}$$ ### 9 Layout #### 9.1 Layout Guidelines - · Keep the input switching current loop as small as possible. - Place the input capacitor close to the top switching FET. Keep the output current loop as small as possible. - Keep the SW node as physically small and short as possible as to minimize parasitic capacitance and inductance and to minimize radiated emissions. Kelvin connections should be brought from the output to the feedback pin (VFB) of the device. - · Keep analog and non-switching components away from switching components. - Make a single point connection from the signal ground to power ground. - Do not allow switching current to flow under the device. #### 10 器件和文档支持 #### 10.1 接收文档更新通知 要接收文档更新通知,请导航至 Tl.com.cn 上的器件产品文件夹。单击右上角的通知我 进行注册,即可每周接收产 品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 #### 10.2 社区资源 下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范, 并且不一定反映 TI 的观点:请参阅 TI 的 《使用条款》。 TI E2E™ Online Community T's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. Design Support TI's Design Support Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 10.3 商标 D-CAP2, Eco-mode, Eco-Mode, E2E are trademarks of Texas Instruments. #### 10.4 静电放电警告 ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可 能会损坏集成电路。 🕼 SD 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可 能会导致器件与其发布的规格不相符。 #### 10.5 术语表 SLYZ022 — TI 术语表。 这份术语表列出并解释术语、缩写和定义。 #### PACKAGE OPTION ADDENDUM 10-Dec-2020 #### PACKAGING INFORMATION www.ti.com | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | TPS53014DGS | ACTIVE | VSSOP | DGS | 10 | 80 | RoHS & Green | NIPDAUAG | Level-2-260C-1 YEAR | -40 to 85 | 53014 | Samples | | TPS53014DGSR | ACTIVE | VSSOP | DGS | 10 | 2500 | RoHS & Green | NIPDAUAG | Level-2-260C-1 YEAR | -40 to 85 | 53014 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. 10-Dec-2020 www.ti.com 5-Jan-2022 #### TAPE AND REEL INFORMATION | | | Dimension designed to accommodate the component width | |---|----|-----------------------------------------------------------| | E | 30 | Dimension designed to accommodate the component length | | K | (0 | Dimension designed to accommodate the component thickness | | | Ν | Overall width of the carrier tape | | F | 21 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS53014DGSR | VSSOP | DGS | 10 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | www.ti.com 5-Jan-2022 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPS53014DGSR | VSSOP | DGS | 10 | 2500 | 366.0 | 364.0 | 50.0 | # PACKAGE MATERIALS INFORMATION www.ti.com 5-Jan-2022 #### **TUBE** #### \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |-------------|--------------|--------------|------|-----|--------|--------|--------|--------| | TPS53014DGS | DGS | VSSOP | 10 | 80 | 330 | 6.55 | 500 | 2.88 | SMALL OUTLINE PACKAGE #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-187, variation BA. SMALL OUTLINE PACKAGE NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE PACKAGE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. #### 重要声明和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022,德州仪器 (TI) 公司 # **X-ON Electronics** Largest Supplier of Electrical and Electronic Components Click to view similar products for Switching Controllers category: Click to view products by Texas Instruments manufacturer: Other Similar products are found below: NCP1218AD65R2G NCP1244BD065R2G NCP6153MNTWG NCP81101BMNTXG NCP81205MNTXG SJE6600 SG3845DM NCP4204MNTXG NCP6132AMNR2G NCP81102MNTXG NCP81206MNTXG MAX1653ESET NCP1240FD065R2G NCP1361BABAYSNT1G NCP1230P100G NX2124CSTR NCP1366BABAYDR2G NCP81174NMNTXG NCP4308DMTTWG NCP4308AMTTWG NCP1366AABAYDR2G NCP1251FSN65T1G NCP1246BLD065R2G NTE7233 ISL69122IRAZ MB39A136PFT-GBND-ERE1 NCP1256BSN100T1G LV5768V-A-TLM-E NCP1365BABCYDR2G NCP1365AABCYDR2G NCP1246ALD065R2G AZ494AP-E1 CR1510-10 NCP4205MNTXG XC9221C093MR-G XRP6141ELTR-F RY8017 LP6260SQVF LP6298QVF ISL6121LIB ISL6225CA ISL6244HRZ ISL6268CAZ ISL6315IRZ ISL6420AIAZ-TK ISL6420AIRZ ISL6420IAZ ISL6421ERZ ISL6440IA ISL6441IRZ-TK