# TPS40054, TPS40055, TPS40057 ZHCSAK8I - DECEMBER 2003 - REVISED DECEMBER 2014 # TPS4005x 宽输入同步降压控制器 # 特性 - 工作输入电压范围为 8V 至 40V - 输入电压前馈补偿 - < 1% 内部 0.7V 电压基准 - 可编程固定频率最高可达 1MHz 的电压模式控制器 - 用于高侧和同步 N 沟道金属氧化物半导体场效应晶 体管 (MOSFET) 的内部栅极驱动输出 - 16 引脚 PowerPAD™封装 (θ<sub>JC</sub> = 2°C/W) - 过热保护 - 外部可同步 - 可编程高侧感测短路保护 - 可编程闭环软启动 - TPS40054 仅可作为源设备 - TPS40055 可作为源设备和接收设备 - TPS40057 可作为带有 Vo 预偏置的源设备和接收 设备 # 2 应用 - 电源模块 - 网络和电信 - 工业领域和服务器 # 3 说明 TPS4005x 系列器件是一种具有宽输入电压范围(8V 至 52V)的高电压同步降压控制器。TPS4005x 系列 器件具备高度的设计灵活性,可提供多种用户可编程功 能,其中包括软启动、欠压锁定 (UVLO)、工作频率、 电压 前馈、高侧电流限值以及回路补偿。 TPS4005x 采用电压前馈控制技术在宽输入电压 (4:1) 范围内提供良好的线路调节功能并对输入线路瞬变进行 快速响应。输入可变且近似恒定的调制器增益简化了回 路补偿。外部可编程电流限制功能可提供逐脉冲电流限 值,同时使用内部故障计数器在过载持续时间较长的情 况下以断续模式运行。 # 器件信息(1) | 部件号 | 封装 | 封装尺寸(标称值) | | | |----------|-------------|-----------------|--|--| | TPS4005x | HTSSOP (16) | 5.00mm x 4.40mm | | | (1) 如需了解所有可用封装,请见数据表末尾的可订购产品附录。 **Page** | _ | | |---|------------| | | <b>—</b> . | | | 717 | | | · ж | | | | | 1 | 特性1 | 8 Application | and Implementation | 16 | |---|--------------------------------------|---------------|---------------------|----| | 2 | 应用 1 | 8.1 Applica | tion Information | 16 | | 3 | 说明1 | | Application | | | 4 | 修订历史记录 | 9 Power Sup | ply Recommendations | 26 | | 5 | Pin Configuration and Functions | 10 Layout | | 26 | | 6 | Specifications4 | 10.1 Layou | t Guidelines | 26 | | • | 6.1 Absolute Maximum Ratings | 10.2 Layou | ıt Example | 26 | | | 6.2 Recommended Operating Conditions | 10.3 MOSF | FET Packaging | 29 | | | 6.3 Thermal Information | 11 器件和文档 | 支持 | 29 | | | 6.4 Electrical Characteristics5 | 11.1 器件支 | 7持 | 29 | | | 6.5 Typical Characteristics | 11.2 文档支 | 7持 | 29 | | 7 | Detailed Description 8 | 11.3 相关键 | <b>连接</b> | 29 | | - | 7.1 Overview 8 | 11.4 商标 | | 30 | | | 7.2 Functional Block Diagram | 11.5 静电放 | 女电警告 | 30 | | | 7.3 Feature Description | 11.6 Gloss | ary | 30 | | | 7.4 Device Functional Modes | 12 机械、封装 | 和可订购信息 | 30 | # 4 修订历史记录 注: 之前版本的页码可能与当前版本有所不同。 Changes from Revision H (July 2012) to Revision I # # 5 Pin Configuration and Functions - A. For more information on the PWP package, refer to the application report, PowerPAD™ Thermally Enhanced Package (SLMA002). - B. PowerPAD™ heat slug must be connected to SGND (pin 5) or electrically isolated from all other pins. # **Pin Functions** | PIN | PIN | | | | | | | | |-------|-----|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | NAME | NO. | I/O | DESCRIPTION | | | | | | | BOOST | 14 | 0 | Gate drive voltage for the high side N-channel MOSFET. The BOOST voltage is 9 V greater than the SW voltage. A 0.1-µF ceramic capacitor should be connected from this pin to the drain of the lower MOSFET. | | | | | | | BP5 | 3 | 0 | reference. This pin should be bypassed to ground with a 0.1-µF ceramic capacitor. This pin may be used with a rnal DC load of 1 mA or less. | | | | | | | BP10 | 11 | 0 | 10-V reference used for gate drive of the N-channel synchronous rectifier. This pin should be bypassed by a 1-µF ceramic capacitor. This pin may be used with an external DC load of 1 mA or less. | | | | | | | COMP | 8 | 0 | Output of the error amplifier, input to the PWM comparator. A feedback network is connected from this pin to the VFB pin to compensate the overall loop. The comp pin is internally clamped above the peak of the ramp to improve large signal transient response. | | | | | | | HDRV | 13 | 0 | Floating gate drive for the high-side N-channel MOSFET. This pin switches from BOOST (MOSFET on) to SW (MOSFET off). | | | | | | | ILIM | 16 | ı | Current limit pin, used to set the overcurrent threshold. An internal current sink from this pin to ground sets a voltage drop across an external resistor connected from this pin to VCC. The voltage on this pin is compared to the voltage drop (VIN – SW) across the high-side MOSFET during conduction. | | | | | | | KFF | 1 | I | A resistor is connected from this pin to VIN to program the amount of voltage feed-forward and UVLO level. The current fed into this pin is internally divided and used to control the slope of the PWM ramp. | | | | | | | LDRV | 10 | 0 | Gate drive for the N-channel synchronous rectifier. This pin switches from BP10 (MOSFET on) to ground (MOSFET off). | | | | | | | PGND | 9 | | Power ground reference for the device. There should be a low-impedance path from this pin to the source(s) of the lower MOSFET(s). | | | | | | | RT | 2 | ı | A resistor is connected from this pin to ground to set the internal oscillator and switching frequency. | | | | | | | SGND | 5 | | Signal ground reference for the device. | | | | | | | SS/SD | 6 | I | Soft-start programming and shutdown pin. A capacitor connected from this pin to ground programs the soft-start time. The capacitor is charged with an internal current source of 2.3 $\mu$ A. The resulting voltage ramp on the SS/SD pin is used as a second non-inverting input to the error amplifier. The output voltage begins to rise when $V_{SS/SD}$ is approximately 0.85 V. The output continues to rise and reaches regulation when $V_{SS/SD}$ is approximately 1.55 V. The controller is considered shut down when $V_{SS/SD}$ is 125 mV or less. The internal circuitry is enabled when $V_{SS/SD}$ is 210 mV or greater. When $V_{SS/SD}$ is less than approximately 0.85 V, the outputs cease switching and the output voltage ( $V_O$ ) decays while the internal circuitry remains active. | | | | | | | SW | 12 | I | This pin is connected to the switched node of the converter and used for overcurrent sensing. The TPS40054 also uses this pin for zero current sensing. | | | | | | | SYNC | 4 | I | Syncronization input for the device. This pin can be used to synchronize the oscillator to an external master frequency. If synchronization is not used, connect this pin to SGND. | | | | | | | VFB | 7 | I | Inverting input to the error amplifier. In normal operation the voltage on this pin is equal to the internal reference voltage, 0.7 V. | | | | | | | VIN | 15 | I | Supply voltage for the device. | | | | | | # 6 Specifications # 6.1 Absolute Maximum Ratings over operating free-air temperature range unless otherwise noted<sup>(1)</sup> | | - | | MIN | MAX | UNI<br>T | |------------------|---------------------------|------------------------------------------------|------|------|----------| | | | VFB, SS/SD, SYNC | -0.3 | 6 | | | | | VIN, SW | -0.3 | 45 | | | $V_{\text{IN}}$ | Input voltage | SW, transient < 50 ns | | -2.5 | | | | | SW, transient < 50 ns, V <sub>VIN</sub> < 14 V | | -5.0 | | | | | KFF, with $I_{IN(max)} = -5 \text{ mA}$ | -0.3 | 11 | | | V | Output voltage | COMP, RT, SS/SD | -0.3 | 6 | | | Vo | | KFF | | 5 | mA | | IO | Output current | RT | | 200 | μΑ | | $T_{J}$ | Maximum junctio | n temperature (2) | | 150 | 00 | | $T_{J}$ | Operating junctio | n temperature | -40 | 125 | °C | | T <sub>stg</sub> | Storage temperature range | | -55 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # 6.2 Recommended Operating Conditions | | | MIN | MAX | UNIT | |-----------------|--------------------------------|-----|-----|------| | $V_{\text{IN}}$ | Input voltage | 8 | 40 | ٧ | | $T_A$ | Operating free-air temperature | -40 | 85 | ů | ## 6.3 Thermal Information | | | TPS4005x | | |--------------------|----------------------------------------------|----------|-------| | | THERMAL METRIC <sup>(1)</sup> | HTSSOP | UNIT | | | | 16 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 38.3 | | | $R_{\theta JCtop}$ | Junction-to-case (top) thermal resistance | 28 | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 9 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 0.4 | 10/00 | | ΨЈВ | Junction-to-board characterization parameter | 8.9 | | | $R_{\theta JCbot}$ | Junction-to-case (bottom) thermal resistance | 2.9 | | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. <sup>(2)</sup> Device may shut down at junction temperatures below 150°C. # 6.4 Electrical Characteristics $T_A = -40^{\circ}\text{C}$ to 85°C, $V_{IN} = 24~V_{dc},~R_T = 90.9~k\Omega,~I_{KFF} = 150~\mu\text{A},~f_{SW} = 500~k\text{Hz},~\text{all parameters at zero power dissipation}$ (unless otherwise noted) | (unicss | otherwise noted) | | | | | | |--------------------|----------------------------------------------|----------------------------------------------------------------------------|-------|------|-------|------| | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | INPUT S | SUPPLY | | | | | | | $V_{IN}$ | Input voltage range, VIN | | 8 | | 40 | V | | OPERA | TING CURRENT | | | | | | | $I_{DD}$ | Quiescent current | Output drivers not switching, V <sub>FB</sub> ≥ 0.75 V | | 1.5 | 3.0 | mA | | BP5 | | | | | | | | $V_{BP5}$ | Output voltage | I <sub>O</sub> ≤ 1 mA | 4.7 | 5 | 5.2 | V | | OSCILL | ATOR/RAMP GENERATOR | | | | | | | fosc | Accuracy | 8 V ≤ V <sub>IN</sub> ≤ 40 V | 470 | 520 | 570 | kHz | | $V_{RAMP}$ | PWM ramp voltage <sup>(1)</sup> | $V_{PEAK} - V_{VAL}$ | | 2 | | V | | $V_{IH}$ | High-level input voltage, SYNC | | 2 | | | V | | $V_{IL}$ | Low-level input voltage, SYNC | | | | 0.8 | V | | I <sub>SYNC</sub> | Input current, SYNC | | | 5 | 10 | μΑ | | | Pulse width, SYNC | | 50 | | | ns | | $V_{RT}$ | RT voltage | | 2.38 | 2.5 | 2.58 | V | | 5 | Marianian duti ninda | V <sub>FB</sub> = 0 V, f <sub>SW</sub> ≤ 500 kHz | 85% | | 94% | | | $D_{MAX}$ | Maximum duty cycle | $V_{FB} = 0 \text{ V}, 500 \text{ kHz} \le f_{SW} \le 1 \text{ MHz}^{(1)}$ | 80% | | | | | | Minumum duty cycle | V <sub>FB</sub> ≥ 0.75 V | | | 0% | | | V <sub>KFF</sub> | Feed-forward voltage | | 3.35 | 3.48 | 3.65 | V | | I <sub>KFF</sub> | Feed-forward current operating range (1) (2) | | 20 | | 1100 | μΑ | | SOFT-S | TART | | | | | | | I <sub>SS/SD</sub> | Soft-start source current | | 1.65 | 2.35 | 2.95 | μΑ | | V <sub>SS/SD</sub> | Soft-start clamp voltage | | | 3.7 | | V | | t <sub>DSCH</sub> | Discharge time | C <sub>SS/SD</sub> = 220 pF | 1.6 | 2.2 | 2.8 | | | t <sub>SS/SD</sub> | Soft-start time | $C_{SS/SD} = 220 \text{ pF}, 0 \text{ V} \le V_{SS/SD} \le 1.6 \text{ V}$ | 115 | 150 | 215 | μs | | BP10 | | | | | | | | V <sub>BP10</sub> | Output voltage | I <sub>O</sub> ≤ 1 mA | 9.0 | 9.6 | 10.3 | V | | ERROR | AMPLIFIER | | | | | | | | | 8 V ≤ V <sub>IN</sub> ≤ 40 V, T <sub>A</sub> = 25°C | 0.698 | 0.7 | 0.704 | | | $V_{FB}$ | Feedback input voltage | 8 V ≤ V <sub>IN</sub> ≤ 40 V, 0°C ≤ T <sub>A</sub> ≤ 85°C | 0.693 | 0.7 | 0.707 | V | | | | 8 V ≤ V <sub>IN</sub> ≤ 40 V, -40°C≤ T <sub>A</sub> ≤ 85°C | 0.693 | 0.7 | 0.715 | | | G <sub>BW</sub> | Gain bandwidth <sup>(1)</sup> | | 3.0 | 5 | | MHz | | A <sub>VOL</sub> | Open loop gain | | 60 | 80 | | dB | | I <sub>OH</sub> | High-level output source current | | 2.0 | 4 | | A | | I <sub>OL</sub> | Low-level output sink current | | 2.0 | 4 | | mA | | V <sub>OH</sub> | High-level output voltage | I <sub>SOURCE</sub> = 500 μA | 3.2 | 3.5 | | ' | | V <sub>OL</sub> | Low-level output voltage | I <sub>SINK</sub> = 500 μA | | 0.2 | 0.35 | V | | I <sub>BIAS</sub> | Input bias current | V <sub>FB</sub> = 0.7 V | | 100 | 200 | nA | <sup>(1)</sup> Ensured by design. Not production tested. (2) I<sub>KFF</sub> increases with SYNC frequency, maximum duty cycle decreases with I<sub>KFF</sub>. # Electrical Characteristics (接下页) $T_A = -40$ °C to 85 °C, $V_{IN} = 24~V_{dc},~R_T = 90.9~k\Omega,~I_{KFF} = 150~\mu A,~f_{SW} = 500~kHz,~all~parameters~at~zero~power~dissipation~(unless otherwise noted)$ | $V_{OS} \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \$ | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------------------------------------------|------------------------------------------------------------------|------------------------------|----------------------------|------|--------| | Propagation delay to output V <sub>ILIM</sub> = 23.7 V, V <sub>SW</sub> = (V <sub>ILIM</sub> − 0.5 V) 300 | CURRE | NT LIMIT | | | | | | | Propagation delay to output V <sub>ILIM</sub> = 23.7 V, V <sub>SW</sub> = (V <sub>ILIM</sub> − 2 V) 200 ns | I <sub>SINK</sub> | Current limit sink current | | 8.5 | 10 | 11.5 | μΑ | | V <sub>ILM</sub> = 23.7 V, V <sub>SW</sub> = (V <sub>ILM</sub> − 2 V) 200 ns | | Drong gotion delay to cutnut | $V_{ILIM} = 23.7 \text{ V}, V_{SW} = (V_{ILIM} - 0.5 \text{ V})$ | | 300 | | | | tope Off time during a fault (soft-start cycle time) T <sub>A</sub> = 25°C | | Propagation delay to output | $V_{ILIM} = 23.7 \text{ V}, V_{SW} = (V_{ILIM} - 2 \text{ V})$ | | 200 | | ns | | T <sub>A</sub> = 25°C -90 -70 -50 mV | t <sub>ON</sub> | Switch leading-edge blanking pulse time <sup>(1)</sup> | | 100 | | | | | VOSS Offset voltage SW vs. ILIM V <sub>ILIM</sub> = 23.6 V, 0°C ≤ T <sub>A</sub> ≤ 85°C −120 −38 −20 mV OUTPUT DRIVER ℓ <sub>LRISE</sub> Low-side driver rise time C <sub>LOAD</sub> = 2200 pF 48 96 −96 −96 −96 −96 −96 −96 −96 −96 −96 | t <sub>OFF</sub> | Off time during a fault (soft-start cycle time) | | | 7 | | cycles | | VILIM = 23.6 V, -40°C ≤ T <sub>A</sub> ≤ 85°C −120 −20 OUTPUT DRIVER LikISE Low-side driver rise time CLOAD = 2200 pF 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 48 96 48 96 | | | T <sub>A</sub> = 25°C | -90 | -70 | -50 | | | No continue | $V_{OS}$ | Offset voltage SW vs. ILIM | V <sub>ILIM</sub> = 23.6 V, 0°C ≤ T <sub>A</sub> ≤ 85°C | -120 | | -38 | mV | | LRISE Low-side driver rise time CLOAD = 2200 pF 48 96 than 1 | | | V <sub>ILIM</sub> = 23.6 V, -40°C ≤ T <sub>A</sub> ≤ 85°C | -120 | | -20 | | | Light Low-side driver fall time Cload = 2200 pF 24 48 48 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 96 48 48 96 48 48 96 48 48 48 48 48 48 48 4 | OUTPUT | T DRIVER | | | | | | | LipALL Low-side driver fall time 24 48 96 thRRISE High-side driver rise time 48 96 thFALL High-side driver fall time 72 VOH High-level ouput voltage, HDRV I <sub>HDRV</sub> = -0.1 A (HDRV - SW) VBOOST -1.5 V -1 V -1 V VOL Low-level ouput voltage, LDRV I <sub>HDRV</sub> = -0.1 A VBP10 -1.4 V -1 V -1 V VOL Low-level ouput voltage, LDRV I <sub>LDRV</sub> = -0.1 A 0.5 Minimum controllable pulse width 100 150 ns SS/SD SHUTDOWN VEN 90 125 160 mV VEN Device active threshold voltage Outputs off 90 125 160 mV BOOST REGULATOR VIN= 24.0 V 31.2 32.2 33.5 V RECTIFIER ZERO CURRENT COMPARATOR (TPS4054 ONLY) VSW Switch voltage LDRV output OFF -10 -5 0 mV Switch woltage LDRV output OFF -10 -5 0 mV THERMAL SHUTDOWN | t <sub>LRISE</sub> | Low-side driver rise time | C 2200 pF | | 48 | 96 | | | Harriss High-side driver rise time CLOAD = 2200 pF (HDRV - SW) 36 72 7.5 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 7.95 | t <sub>LFALL</sub> | Low-side driver fall time | C <sub>LOAD</sub> = 2200 pF | | 24 | 48 | | | High-level ouput voltage, HDRV | t <sub>HRISE</sub> | High-side driver rise time | 0 0000 - 5 (UDD)/ 0000 | | 48 | 96 | ns | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | t <sub>HFALL</sub> | High-side driver fall time | $C_{LOAD} = 2200 \text{ pF (HDRV} - SW)$ | | 36 | 72 | | | V <sub>OH</sub> High-level ouput voltage, LDRV I <sub>LDRV</sub> = -0.1 A V <sub>BP10</sub> -1.4 V -1 V -1 V -1 V V <sub>BP10</sub> -1.4 D.5 D.5 Minimum controllable pulse width IDM 100 150 ns SS/SD SHUTDOWN SS/SD SHUTDOWN SUBSTITUTE OWN Shutdown threshold voltage Outputs off 90 125 160 mV MV MV 210 245 MV MV BOOST REGULATOR W <sub>DEN</sub> Dupt voltage V <sub>IN</sub> = 24.0 V 31.2 32.2 33.5 V V RECTIFIER ZERO CURRENT COMPARATOR (TPS40054 ONLY) V <sub>IN</sub> = 24.0 V 31.2 32.2 33.5 V W SW NODE —10 —5 0 mV SW NODE ILEAK Leakage current(1) (out of pin) 25 μA THERMAL SHUTDOWN 165 —10 —5 0 mV C UVLO KFF programmable threshold voltage R <sub>KFF</sub> = 28.7 kΩ 6.95 7.5 7.95 V V V < | V <sub>OH</sub> | High-level ouput voltage, HDRV | I <sub>HDRV</sub> = -0.1 A (HDRV - SW) | V <sub>BOOST</sub><br>-1.5 V | V <sub>BOOST</sub> | | | | VOH High-level ouput voltage, LDRV I <sub>LDRV</sub> = -0.1 A V <sub>BP10</sub> -1.4 V -1 - | $V_{OL}$ | Low-level ouput voltage, HDRV | I <sub>HDRV</sub> = 0.1 A (HDRV – SW) | | | 0.75 | \/ | | Minimum controllable pulse width 100 150 ns | $V_{OH}$ | High-level ouput voltage, LDRV | I <sub>LDRV</sub> = -0.1 A | V <sub>BP10</sub><br>-1.4 V | V <sub>BP10</sub><br>– 1 V | | V | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | $V_{OL}$ | Low-level ouput voltage, LDRV | I <sub>LDRV</sub> = 0.1 A | | | 0.5 | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | Minimum controllable pulse width | | | 100 | 150 | ns | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | SS/SD S | SHUTDOWN | | | | | | | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | $V_{SD}$ | Shutdown threshold voltage | Outputs off | 90 | 125 | 160 | m\/ | | V <sub>BOOST</sub> Output voltage V <sub>IN</sub> = 24.0 V 31.2 32.2 33.5 V RECTIFIER ZERO CURRENT COMPARATOR (TPS40054 ONLY) V <sub>SW</sub> Switch voltage LDRV output OFF -10 -5 0 mV SW NODE I <sub>LEAK</sub> Leakage current <sup>(1)</sup> (out of pin) 25 μA THERMAL SHUTDOWN T <sub>SD</sub> Shutdown temperature <sup>(1)</sup> Hysteresis <sup>(1)</sup> 165 °C Hysteresis <sup>(1)</sup> 20 °C UVLO V <sub>UVLO</sub> KFF programmable threshold voltage R <sub>KFF</sub> = 28.7 kΩ 6.95 7.5 7.95 V <sub>DD</sub> UVLO, fixed 7.2 7.5 7.9 V | $V_{EN}$ | Device active threshold voltage | | 190 | 210 | 245 | mv | | RECTIFIER ZERO CURRENT COMPARATOR (TPS40054 ONLY) V <sub>SW</sub> Switch voltage LDRV output OFF -10 -5 0 mV SW NODE I <sub>LEAK</sub> Leakage current <sup>(1)</sup> (out of pin) 25 $\mu$ A THERMAL SHUTDOWN T <sub>SD</sub> Shutdown temperature <sup>(1)</sup> 165 $\circ$ C Hysteresis <sup>(1)</sup> 20 $\circ$ C UVLO V <sub>UVLO</sub> KFF programmable threshold voltage R <sub>KFF</sub> = 28.7 kΩ 6.95 7.5 7.95 V V <sub>DD</sub> UVLO, fixed 7.2 7.5 7.9 V | BOOST | REGULATOR | | | | | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | $V_{BOOST}$ | Output voltage | V <sub>IN</sub> = 24.0 V | 31.2 | 32.2 | 33.5 | V | | SW NODE ILEAK Leakage current <sup>(1)</sup> (out of pin) 25 μA THERMAL SHUTDOWN TSD Shutdown temperature <sup>(1)</sup> (but of pin) 165 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 < | RECTIF | IER ZERO CURRENT COMPARATOR (TPS4 | 0054 ONLY) | | | | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | $V_{\text{SW}}$ | Switch voltage | LDRV output OFF | -10 | <b>-</b> 5 | 0 | mV | | | SW NO | DE | | , , | | · | | | | I <sub>LEAK</sub> | Leakage current <sup>(1)</sup> (out of pin) | | | | 25 | μΑ | | TSD Hysteresis (1) 20 UVLO VUVLO KFF programmable threshold voltage $R_{KFF} = 28.7 \text{ k}\Omega$ 6.95 7.5 7.95 VDD UVLO, fixed 7.2 7.5 7.9 V | THERM | AL SHUTDOWN | | | | | | | | т | Shutdown temperature (1) | | | 165 | | °C | | $V_{\text{UVLO}}$ KFF programmable threshold voltage $R_{\text{KFF}} = 28.7 \text{ k}\Omega$ 6.95 7.5 7.95 $V_{\text{DD}}$ UVLO, fixed 7.2 7.5 7.9 V | 'SD | Hysteresis (1) | | | 20 | | | | V <sub>DD</sub> UVLO, fixed 7.2 7.5 7.9 V | UVLO | | | <del>.</del> | | | | | V <sub>DD</sub> UVLO, fixed 7.2 7.5 7.9 V | $V_{UVLO}$ | KFF programmable threshold voltage | R <sub>KFF</sub> = 28.7 kΩ | 6.95 | 7.5 | 7.95 | | | V <sub>DD</sub> UVLO, hysteresis 0.46 | | UVLO, fixed | | 7.2 | 7.5 | 7.9 | V | | | V <sub>DD</sub> | UVLO, hysteresis | | | 0.46 | | | # 6.5 Typical Characteristics # 7 Detailed Description #### 7.1 Overview The TPS4005x family of synchronous buck controllers are designed to operate over a wide range of input voltages (8 V to 40 V). These devices offer a variety of user programmable functions such as operating frequency, soft-start, voltage feed-forward, high-side current limit, and external loop compensation. ## 7.2 Functional Block Diagram #### 7.3 Feature Description # 7.3.1 Setting the Switching Frequency (Programming the Clock Oscillator) The TPS4005x has independent clock oscillator and ramp generator circuits. The clock oscillator serves as the master clock to the ramp generator circuit. The switching frequency, $f_{SW}$ in kHz, of the clock oscillator is set by a single resistor ( $R_T$ ) to ground. The clock frequency is related to $R_T$ , in k $\Omega$ by 公式 1 and the relationship is charted in 图 1. $$R_{T} = \left(\frac{1}{f_{SW} \times 17.82 \times 10^{-6}} - 17\right) k\Omega$$ (1) #### 7.3.2 Programming The Ramp Generator Circuit The ramp generator circuit provides the actual ramp used by the PWM comparator. The ramp generator provides voltage feed-forward control by varying the PWM ramp slope with line voltage, while maintaining a constant ramp magnitude. Varying the PWM ramp directly with line voltage provides excellent response to line variations because the PWM does not have to wait for loop delays before changing the duty cycle (see 86). 图 6. Voltage Feed-Forward Effect On Pwm Duty Cycle The PWM ramp must be faster than the master clock frequency or the PWM is prevented from starting. The PWM ramp time is programmed via a single resistor ( $R_{KFF}$ ) pulled up to VIN. $R_{KFF}$ is related to $R_{T}$ , and the minimum input voltage, $V_{IN(min)}$ through the following: $$R_{KFF} = \left(V_{IN(min)} - V_{KFF}\right) \times \left(58.14 \times R_T + 1340\right) \Omega$$ where - V<sub>IN(min)</sub> is the ensured minimum startup voltage (the actual startup voltage is nominally about 10% lower at 25°C). V<sub>IN(min)</sub> should be programmed equal to or greater than 8.0 V to ensure start-up and shutdown through the programmed UVLO through KFF pin. - R<sub>T</sub> is the timing resistance in kΩ - V<sub>KFF</sub> is the voltage at the KFF pin (typical value is 3.48 V) The curve showing the R<sub>KFF</sub> required for a given switching frequency, f<sub>SW</sub>, and V<sub>UVLO</sub> is shown in 图 2. For low-input voltage and high duty-cycle applications, the voltage feed-forward may limit the duty cycle prematurely. This does not occur for most applications. The voltage control loop controls the duty cycle and regulates the output voltage. For more information on large duty cycle operation, refer to Application Note (SLUA310), Effect of Programmable UVLO on Maximum Duty Cycle. ## 7.3.3 UVLO Operation The TPS4005x uses variable (user-programmable) UVLO protection. See the *Programming the Ramp Generator* section for more information on setting the UVLO voltage. The UVLO circuit holds the soft-start low until the input voltage exceeds the user-programmable undervoltage threshold. The TPS4005x uses the feed-forward pin, KFF, as a user-programmable low-line UVLO detection. This variable low-line UVLO threshold compares the PWM ramp duration to the oscillator clock period. An undervoltage condition exists if the TPS4005x receives a clock pulse before the ramp has reached 90% of its full amplitude. The ramp duration is a function of the ramp slope, which is directly related to the current into the KFF pin. The KFF current is a function of the input voltage and the resistance from KFF to the input voltage. The KFF resistor can be referenced to the oscillator frequency as descibed in 公式 2. The programmable UVLO function uses a 3-bit counter to prevent spurious shut-downs or turn-ons due to spikes or fast line transients. When the counter reaches a total of seven counts in which the ramp duration is shorter than the clock cycle, a powergood signal is asserted and a soft-start initiated, and the upper and lower MOSFETS are turned off. Once the soft-start is initiated, the UVLO circuit must see a total count of seven cycles in which the ramp duration is longer than the clock cycle before an undervoltage condition is declared (see 8 7). (2) 图 7. Undervoltage Lockout Operation The tolerance on the UVLO set point also affects the maximum duty cycle achievable. If the UVLO starts the device at 10% below the nominal startup voltage, the maximum duty cycle is reduced approximately 10% at the nominal startup voltage. The impedance of the input voltage can cause the input voltage, at the controller, to sag when the converter starts to operate and draw current from the input source. Therefore, there is voltage hysteresis that prevents nuisance shutdowns at the UVLO point. With $R_T$ chosen to select the operating frequency and $R_{KFF}$ chosen to select the startup voltage, the approximate amount of hysteresis voltage is shown in 8.3. Some applications may require an additional circuit to prevent false restarts at the UVLO voltage level. This applies to applications which have high impedance on the input voltage line or which have excessive ringing on the V<sub>IN</sub> line. The input voltage impedance can cause the input voltage to sag enough at startup to cause a UVLO shutdown and subsequent restart. Excessive ringing can also affect the voltage seen by the device and cause a UVLO shutdown and restart. A simple external circuit provides a selectable amount of hysteresis to prevent the nuisance UVLO shutdown. Assuming a hysteresis current of 10% $I_{KFF}$ , and the peak detector charges to 8 V and $V_{IN(min)}$ = 10 V, the value of $R_A$ is calculated by $\Delta \vec{\pi}$ 3 using a $R_{KFF}$ = 71.5 kΩ. $$R_{A} = \frac{R_{KFF} \times (8 - 3.48)}{0.1 \times \left(V_{IN(min)} - 3.48\right)} = 495 \text{k}\Omega = 499 \text{k}\Omega$$ (3) $C_A$ is chosen to maintain the peak voltage between switching cycles to keep the capacitor charge from drooping 0.1 V (from 8 V to 7.9 V). $$C_{A} = \frac{\left(8 - 3.48\right)}{\left(R_{A} \times 7.9 \times f_{SW}\right)} \tag{4}$$ The value of $C_A$ may calculate to less than 10 pF, but some standard value up to 47 pF works adequately. The diode can be a small-signal switching diode or Schottky rated for more then 20 V. $\blacksquare$ 8 shows a typical implementation using a small switching diode. The tolerance on the UVLO set point also affects the maximum duty cycle achievable. If the UVLO starts the device at 10% below the nominal startup voltage, the maximum duty cycle is reduced approximately 10% at the nominal startup voltage. 图 8. Hysteresis for Programmable UVLO ## 7.3.4 BP5 and BP10 Internal Voltage Regulators Startup characteristics of the BP5 and BP10 regulators over different temperature ranges are shown in \$\mathbb{B}\$ 4 and \$\mathbb{S}\$. Slight variations in the BP5 occurs dependent upon the switching frequency. Variation in the BP10 regulation characteristics is also based on the load presented by switching the external MOSFETs. #### 7.3.5 Programming Soft-Start The TPS4005x uses a closed-loop soft-start system to ensure a controlled ramp of the output during startup. The reference voltage used for the startup is derived in the following manner. A capacitor ( $C_{SS/SD}$ ) is connected to the SS/SD pin. There is a ramped voltage generated at this pin by charging $C_{SS/SD}$ with a current source. A value of 0.85 V is subtracted from the voltage at the SS/SSD pin and is applied to a non-inverting input of the error amplifier. This is the effective soft-start ramp voltage, $V_{SSRMP}$ . The error amplifier also has the 0.7-V reference ( $V_{FB}$ ) voltage applied to a non-inverting input. The structure of the error amplifier input stage is such that the lower of $V_{FB}$ or $V_{SSRMP}$ becomes the dominant voltage that the error amplifier uses to regulate the FB pin. This provides a clean, closed-loop startup while $V_{SSRMP}$ is lower than $V_{FB}$ and a precision reference regulated supply as $V_{SSRMP}$ climbs above $V_{FB}$ . To ensure a controlled ramp-up of the output voltage, the soft-start time should be greater than the L-C<sub>O</sub> time constant as described in $\Delta \vec{x}$ 5. $$t_{\text{START}} \geq 2\pi \times \sqrt{\text{L} \times \text{C}_{\text{O}}} \quad \text{(seconds)}$$ where There is a direct correlation between t<sub>START</sub> and the input current required during startup. The faster t<sub>START</sub>, the higher the input current required during startup. This relationship is described in more detail in the section titled, Programming the Current Limit which follows. The soft-start capacitance, C<sub>SS/SD</sub>, is described in 公式 6. For applications in which the $V_{IN}$ supply ramps up slowly (typically between 50 ms and 100 ms), it may be necessary to increase the soft-start time to between approximately 2 ms and 5 ms to prevent nuisance UVLO tripping. The soft-start time should be longer than the time that the $V_{IN}$ supply transitions between 6 V and 7 V. $$C_{SS/SD} = \left(\frac{I_{SS/SD}}{V_{FB}}\right) \times t_{START} \left(F\right)$$ where - I<sub>SS/SD</sub> is the soft-start charge current (typical value is 2.35 μA) - V<sub>FB</sub> is the feedback reference voltage (typical value is 0.7 V) (6) (5) #### 7.3.6 Programming Current Limit The TPS4005x uses a two-tier approach for overcurrent protection. The first tier is a pulse-by-pulse protection scheme. Current limit is implemented on the high-side MOSFET by sensing the voltage drop across the MOSFET when the gate is driven high. The MOSFET voltage is compared to the voltage dropped across a resistor connected from VIN pin to the ILIM pin when driven by a constant current sink. If the voltage drop across the MOSFET exceeds the voltage drop across the ILIM resistor, the switching pulse is immediately terminated. The MOSFET remains off until the next switching cycle is initiated. The second tier consists of a fault counter. The fault counter is incremented on an overcurrent pulse and decremented on a clock cycle without an overcurrent pulse. When the counter reaches 7, a restart is issued and seven soft-start cycles are initiated. Both the upper and lower MOSFETs are turned off during this period. The counter is decremented on each soft-start cycle. When the counter is decremented to zero, the PWM is reenabled. If the fault has been removed the output starts up normally. If the output is still present the counter counts seven overcurrent pulses and re-enters the second-tier fault mode. See 9 for typical overcurrent protection waveforms. The minimum current limit setpoint $(I_{ILIM})$ is calculated in 公式 7. $$I_{ILIM} = \left(\frac{C_O \times V_O}{t_{START}}\right) + I_{LOAD}(A)$$ where I<sub>LOAD</sub> is the load current at startup 图 9. Typical Current Limit Protection Waveforms The current limit programming resistor ( $R_{ILIM}$ ) is calculated using $\Delta \vec{\Xi}$ 8. Care must be taken in choosing the values used for $V_{OS}$ and $I_{SINK}$ in the equation. To ensure the output current at the overcurrent level, the minimum value of $I_{SINK}$ and the maximum value of $V_{OS}$ must be used. The main purpose is hard fault protection of the power switches. $$R_{ILIM} = \frac{I_{OC} \times R_{DS\left(on\right)\left[max\right]} + V_{OS}}{1.12 \times I_{SINK}} + \frac{42.86 \times 10^{-3}}{I_{SINK}} \left(\Omega\right)$$ where - I<sub>SINK</sub> is the current into the ILIM pin and is 8.5 μA, minimum - I<sub>OC</sub> is the overcurrent setpoint which is the DC output current plus one-half of the peak inductor current - V<sub>OS</sub> is the overcurrent comparator offset and is –20 mV, maximum (8) (7) #### 7.3.7 Synchronizing to an External Supply The TPS4005x can be synchronized to an external clock through the SYNC pin. Synchronization occurs on the falling edge of the SYNC signal. The synchronization frequency should be in the range of 20% to 30% higher than its programmed free-run frequency. The clock frequency at the SYNC pin replaces the master clock generated by the oscillator circuit. Pulling the SYNC pin low programs the TPS4005x to freely run at the frequency programmed by $R_{\rm T}$ . The higher synchronization must be factored in when programming the PWM ramp generator circuit. If the PWM ramp is interrupted by the SYNC pulse, a UVLO condition is declared and the PWM becomes disabled. Typically this is of concern under low-line conditions only. In any case, $R_{KFF}$ needs to be adjusted for the higher switching frequency. In order to specify the correct value for $R_{KFF}$ at the synchronizing frequency, calculate a *dummy* value for $R_{T}$ that would cause the oscillator to run at the synchronizing frequency. Do not use this value of RT in the design. $$R_{T(dummy)} = \left(\frac{1}{f_{SYNC} \times 17.82 \times 10^{-6}} - 17\right) (k\Omega)$$ where Use the value of $R_{T(dummy)}$ to calculate the value for $R_{KFF}$ . $$R_{KFF} = \left(V_{IN(min)} - V_{KFF}\right) \times \left(58.14 \times R_{T(dummy)} + 1340\right) \Omega$$ where • $$R_{T(dummy)}$$ is in $k\Omega$ (10) This value of R<sub>KFF</sub> ensures that UVLO is not engaged when operating at the synchronization frequency. #### 7.3.8 Loop Compensation $$D = \frac{V_O}{V_{IN}} = \frac{V_C}{V_S} \quad \text{or} \quad \frac{V_O}{V_C} = \frac{V_{IN}}{V_S}$$ (11) With the voltage feedforward function, the ramp slope is proportional to the input voltage. Therefore the moderator DC gain is independent to the change of input voltage. For the TPS4005x, with $V_{IN(min)}$ being the minimum input voltage required to cause the ramp excursion to reach the maximum ramp amplitude of $V_{RAMP}$ , the modulator dc gain is shown in $\Delta \pm 12$ . $$A_{MOD} = \left(\frac{V_{IN(min)}}{V_{RAMP}}\right) \quad \text{or} \quad A_{MOD(dB)} = 20 \times log\left(\frac{V_{IN(min)}}{V_{RAMP}}\right) \tag{12}$$ For a buck converter using voltage mode control there is a double pole due to the output L- $C_O$ . The double pole is located at the frequency calculated in $\Delta \vec{x}$ 13. $$f_{LC} = \frac{1}{2\pi \times \sqrt{L \times C_O}} \quad (Hertz)$$ (13) There is also a zero created by the output capacitance, $C_0$ , and its associated ESR. The ESR zero is located at the frequency calculated in $\Delta \vec{x}$ 14. $$f_Z = \frac{1}{2\pi \times ESR \times C_O}$$ (Hertz) (14) Calculate the value of R<sub>BIAS</sub> to set the output voltage, V<sub>O</sub>. $$R_{BIAS} = \frac{0.7 \times R1}{V_O - 0.7} \Omega \tag{15}$$ The maximum crossover frequency (0 dB loop gain) is set by 公式 16. $$f_C = \frac{f_{SW}}{4}$$ (Hertz) (16) Typically, $f_C$ is selected to be close to the midpoint between the L-C<sub>O</sub> double pole and the ESR zero. At this frequency, the control to output gain has a -2 slope (-40 dB/decade), while the Type III topology has a +1 slope (20 dB/decade), resulting in an overall closed loop -1 slope (-20 dB/decade). $\boxtimes$ 11 shows the modulator gain, L-C filter, output capacitor ESR zero, and the resulting response to be compensated. 图 10. PWM Modulator Relationships 图 11. Modulator Gain vs Switching Frequency A Type III topology, shown in $\boxtimes$ 12, has two zero-pole pairs in addition to a pole at the origin. The gain and phase boost of a Type III topology is shown in $\boxtimes$ 13. The two zeros are used to compensate the L-C<sub>O</sub> double pole and provide phase boost. The double pole is used to compensate for the ESR zero and provide controlled gain roll-off. In many cases the second pole can be eliminated and the amplifier's gain roll-off used to roll-off the overall gain at higher frequencies. ### 图 12. Type III Compensation Configuration 图 13. Type III Compensation Gain and Phase The poles and zeros for a Type III network are described in 公式 17 through 公式 20. $$f_{Z1} = \frac{1}{2\pi \times R2 \times C1} (Hz)$$ (17) $$f_{Z2} = \frac{1}{2\pi \times R1 \times C3} (Hz)$$ (18) $$f_{P1} = \frac{1}{2\pi \times R2 \times C2} \text{ (Hz)}$$ $$f_{P2} = \frac{1}{2\pi \times R3 \times C3} (Hz) \tag{20}$$ The value of R1 is somewhat arbitrary, but influences other component values. A value between 50 k $\Omega$ and 100 k $\Omega$ usually yields reasonable values. The unity gain frequency is described in 公式 21. $$f_C = \frac{1}{2\pi \times R1 \times C2 \times G}$$ (Hertz) where The modulator gain as a function of frequency at $f_C$ , is described in 公式 22. $$A_{MOD(f)} = A_{MOD} \times \left(\frac{f_{LC}}{f_C}\right)^2 \text{ and } G = \frac{1}{A_{MOD(f)}}$$ (22) Care must be taken not to load down the output of the error amplifier with the feedback resistor, R2, that is too small. The error amplifier has a finite output source and sink current which must be considered when sizing R2. A value that is too small does not allow the output to swing over its full range. $$R2_{(MIN)} = \frac{V_{C \text{ (max)}}}{I_{SOURCE \text{ (min)}}} = \frac{3.5 \text{ V}}{2 \text{ mA}} = 1750 \Omega$$ (23) #### 7.4 Device Functional Modes The TPS40057 is safe for prebiased outputs, not turning on the synchronous rectifier until the high-side FET has already started switching. The TPS40054 operates in one quadrant and sources output current only, allowing for paralleling of converters and ensures that one converter does not sink current from another converter. This controller also emulates a non-synchronous buck converter at light loads where the inductor current goes discontinuous. At continuous output inductor currents the controller operates as a synchronous buck converter to optimize efficiency. The TPS40055 operates in two quadrants, sourcing and sinking output current. # 8 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ### 8.1 Application Information The TPS4005x family of synchronous buck controllers are designed to operate over a wide range of input voltages (8 V to 40 V). These devices are used to convert a higher DC input voltage to a lower DC output voltage for a variety of applications. Use the following design procedure to select key component values for this family of devices. # 8.1.1 Selecting the Inductor Value The inductor value determines the magnitude of ripple current in the output capacitors as well as the load current at which the converter enters discontinuous mode. Too large an inductance results in lower ripple current but is physically larger for the same load current. An inductance that is too small results in larger ripple currents and a greater number of (or more expensive output capacitors for) the same output ripple voltage requirement. A good compromise is to select the inductance value such that the converter does not enter discontinuous mode until the load approximated somewhere between 10% and 30% of the rated output. The inductance value is described in 公式 24. $$L = \frac{(V_{IN} - V_{O}) \times V_{O}}{V_{IN} \times \Delta I \times f_{SW}}$$ (Henries) where - V<sub>O</sub> is the output voltage - ΔI is the peak-to-peak inductor current (24) #### 8.1.2 Calculating the Output Capacitance The output capacitance depends on the output ripple voltage requirement, output ripple current, as well as any output voltage deviation requirement during a load transient. The output ripple voltage is a function of both the output capacitance and capacitor ESR. The worst-case output ripple is described in 公式 25. $$\Delta V = \Delta I \times \left( ESR + \left( \frac{1}{8 \times C_O \times f_{SW}} \right) \right)$$ where - C<sub>O</sub> is the output capacitance - ESR is the equivalent series resistance of the output capacitance (25) The output ripple voltage is typically between 90% and 95% due to the ESR component. The output capacitance requirement typically increases in the presence of a load transient requirement. During a step load, the output capacitance must provide energy to the load (light to heavy load step) or absorb excess inductor energy (heavy to light load step) while maintaining the output voltage within acceptable limits. The amount of capacitance depends on the magnitude of the load step, the speed of the loop and the size of the inductor. Stepping the load from a heavy load to a light load results in an output overshoot. Excess energy stored in the inductor must be absorbed by the output capacitance. The energy stored in the inductor is described in 公式 26. $$\mathsf{E}_\mathsf{L} = \frac{1}{2} \times \mathsf{L} \times \mathsf{I}^2 \quad (\mathsf{Joules}) \tag{26}$$ where $$I^{2} = \left[ \left( I_{OH} \right)^{2} - \left( I_{OL} \right)^{2} \right] \left( \left( Amperes \right)^{2} \right)$$ - I<sub>OH</sub> is the output current under heavy load conditions - I<sub>OL</sub> is the output current under light load conditions (27) Energy in the capacitor is described in 公式 28. $$E_{C} = \frac{1}{2} \times C \times V^{2} \quad \text{(Joules)}$$ where $$V^{2} = \left[ \left( V_{f} \right)^{2} - \left( V_{i} \right)^{2} \right] (Volts^{2})$$ where - V<sub>f</sub> is the final peak capacitor voltage - V<sub>i</sub> is the initial capacitor voltage (29) Substituting 公式 27 into 公式 26, then substituting 公式 29 into 公式 28, then setting 公式 28 equal to 公式 26, and then solving for $C_0$ yields the capacitance described in 公式 30. $$C_{O} = \frac{L \times \left[ \left( I_{OH} \right)^{2} - \left( I_{OL} \right)^{2} \right]}{\left[ \left( V_{f} \right)^{2} - \left( V_{i} \right)^{2} \right]}$$ (Farads) (30) ### 8.1.3 Calculating the Boost and BP10 Bypass Capacitor The BOOST capacitance provides a local, low impedance source for the high-side driver. The BOOST capacitor should be a good quality, high-frequency capacitor. The size of the bypass capacitor depends on the total gate charge of the MOSFET and the amount of droop allowed on the bypass capacitor. The BOOST capacitance is described in 公式 31. $$C_{BOOST} = \frac{Q_g}{\Delta V}$$ (Farads) (31) The 10-V reference pin, BP10V provides energy for both the synchronous MOSFET and the high-side MOSFET via the BOOST capacitor. Neglecting any efficiency penalty, the BP10V capacitance is described in 公式 32. $$C_{BP10} = \frac{\left(Q_{gHS} + Q_{gSR}\right)}{\Delta V} \quad (Farads)$$ (32) #### 8.1.4 DV-DT Induced Turn-On MOSFETs are susceptible to dv/dt turn-on particularly in high-voltage ( $V_{DS}$ ) applications. The turn-on is caused by the capacitor divider that is formed by $C_{GD}$ and $C_{GS}$ . High dv/dt conditions and drain-to-source voltage, on the MOSFET causes current flow through $C_{GD}$ and causes the gate-to-source voltage to rise. If the gate-to-source voltage rises above the MOSFET threshold voltage, the MOSFET turns on, resulting in large shoot-through currents. Therefore, the SR MOSFET should be chosen so that the $Q_{GD}$ charge is smaller than the $Q_{GS}$ charge. #### 8.1.5 High-Side MOSFET Power Dissipation The power dissipated in the external high-side MOSFET is comprised of conduction and switching losses. The conduction losses are a function of the $I_{RMS}$ current through the MOSFET and the $R_{DS(on)}$ of the MOSFET. The high-side MOSFET conduction losses are defined by $\Delta \vec{x}$ 33. $$P_{COND} = (I_{RMS})^{2} \times R_{DS(on)} \times (1 + TC_{R} \times [T_{J} - 25^{\circ}C]) \text{ (Watts)}$$ where • TC<sub>R</sub> is the temperature coefficient of the MOSFET R<sub>DS(on)</sub> (33) The TC<sub>R</sub> varies depending on MOSFET technology and manufacturer, but typically ranges between 3500 ppm/°C and 7000 ppm/°C. The I<sub>RMS</sub> current for the high-side MOSFET is described in 公式 34. $$I_{RMS} = I_{OUT} \times \sqrt{d} \quad (A_{RMS})$$ (34) The switching losses for the high-side MOSFET are descibed in 公式 35. $$P_{SW(fsw)} = (V_{IN} \times I_{OUT} \times t_{SW}) \times f_{SW}$$ (Watts) where - I<sub>O</sub> is the DC output current - t<sub>SW</sub> is the switching rise time, typically < 20 ns Typical switching waveforms are shown in <a> 14</a>. 图 14. Inductor Current and SW Node Waveforms The maximum allowable power dissipation in the MOSFET is determined by 公式 36. $$P_{T} = \frac{\left(T_{J} - T_{A}\right)}{\theta_{JA}} \quad \text{(Watts)}$$ where - $P_T = P_{COND} + P_{SW(fsw) (W)}$ - $\theta_{\text{JA}}$ is the package thermal impedance (36) #### 8.1.6 Synchronous Rectifier MOSFET Power Dissipation The power dissipated in the synchronous rectifier MOSFET is comprised of three components: $R_{DS(on)}$ conduction losses, body diode conduction losses, and reverse recovery losses. $R_{DS(on)}$ conduction losses can be defined using 公式 31 and the RMS current through the synchronous rectifier MOSFET is described in 公式 37. $$I_{RMS} = I_{O} \times \sqrt{1 - d} \quad (Amperes_{RMS})$$ (37) The body-diode conduction losses are due to forward conduction of the body diode during the anti-cross conduction delay time. The body diode conduction losses are described by 公式 38. $$P_{DC} = 2 \times I_O \times V_F \times t_{DFLAY} \times f_{SW}$$ (Watts) where - V<sub>F</sub> is the body diode forward voltage - t<sub>DELAY</sub> is the delay time just before the SW node rises The 2-multiplier is used because the body diode conducts twice during each cycle (once on the rising edge and once on the falling edge). The reverse recovery losses are due to the time it takes for the body diode to recover from a forward bias to a reverse blocking state. The reverse recovery losses are described in 公式 39. $$P_{RR} = 0.5 \times Q_{RR} \times V_{IN} \times f_{SW}$$ (Watts) where The $Q_{RR}$ is not always described in a MOSFET data sheet, but may be obtained from the MOSFET vendor. The total synchronous rectifier MOSFET power dissipation is described in 公式 40. $$P_{SR} = P_{DC} + P_{RR} + P_{COND} \quad (Watts)$$ (40) #### 8.1.7 TPS4005x Power Dissipation The power dissipation in the TPS4005x is largely dependent on the MOSFET driver currents and the input voltage. The driver current is proportional to the total gate charge, Qg, of the external MOSFETs. Driver power (neglecting external gate resistance, (refer to *PowerPAD Thermally Enhanced Package* <sup>[2]</sup> ) can be calculated from 公式 41. $$P_{D} = Q_{g} \times V_{DR} \times f_{SW} \quad (Watts/driver)$$ (41) And the total power dissipation in the TPS4005x, assuming the same MOSFET is selected for both the high-side and synchronous rectifier, is described in $\triangle$ $\pm$ 42. $$P_{T} = \left(\frac{2 \times P_{D}}{V_{DR}} + I_{Q}\right) \times V_{IN} \quad \text{(Watts)}$$ or $$P_T = (2 \times Q_g \times f_{SW} + I_Q) \times V_{IN}$$ (Watts) where The maximum power capability of the PowerPAD package is dependent on the layout as well as air flow. The thermal impedance from junction to air, assuming 2 oz. copper trace and thermal pad with solder and no air flow, $$\theta_{JA} = 36.515^{\circ}C/W \tag{44}$$ The maximum allowable package power dissipation is related to ambient temperature by 公式 45. $$P_{T} = \frac{T_{J} - T_{A}}{\theta_{JA}}$$ (Watts) (45) (38) Substituting $\Delta \vec{x}$ 38 into $\Delta \vec{x}$ 43 and solving for $f_{SW}$ yields the maximum operating frequency for the TPS4005x. The result is described in $\Delta \vec{x}$ 46. $$f_{SW} = \left(\frac{\left(\frac{\left(T_{J} - T_{A}\right)}{\theta_{JA} \times V_{IN}}\right) - I_{Q}}{2 \times Qg}\right) \tag{Hz}$$ # 8.2 Typical Application ■ 15 shows component selection for the 10-V to 24-V to 3.3-V at 8 A dc-to-dc converter specified in the design example. For an 8-V input application, it may be necessary to add a Schottky diode from BP10 to BOOST to get sufficient gate drive for the upper MOSFET. As seen in ■ 4, the BP10 output is about 6 V with the input at 8 V so the upper MOSFET gate drive may be less than 5 V. A Schottky diode is shown connected across the synchronous rectifier MOSFET as an optional device that may be required if the layout causes excessive negative SW node voltage, greater than or equal to 2 V. TPS40054-Q1, TPS40055-Q1, and TPS40057-Q1 automotive qualified versions TPS40055-EP Enhanced product 4.5 to 18V controller with power good TPS40195 4.5 to 18V controller with synchronization power good TPS40200 Wide input nonsynchronous DC-DC controller 图 15. 24-V to 3.3-V at 8-A DC-DC Converter Design Example #### 8.2.1 Design Requirements - Input voltage: 10 Vdc to 24 Vdc - Output voltage: 3.3 V ±2% (3.234 ≤ V<sub>O</sub> ≤ 3.366) - Output current: 8 A (maximum, steady state), 10 A (surge, 10 ms duration, 10% duty cycle maximum) - Output ripple: 33 mV<sub>PP</sub> at 8 A - Output load response: 0.3 V ≥ 10% to 90% step load change, from 1 A to 7 A - Operating temperature: -40°C to 85°C - f<sub>SW</sub> = 300 kHz ## 8.2.2 Detailed Design Procedure ## 8.2.2.1 Calculate Maximum and Minimum Duty Cycles $$D_{MIN} = \frac{V_{O(min)}}{V_{IN(max)}} = \frac{3.234}{24} = 0.135 \qquad D_{MAX} = \frac{V_{O(max)}}{V_{IN(min)}} = \frac{3.366}{10} = 0.337$$ (47) #### 8.2.2.2 Select Switching Frequency The switching frequency is based on the minimum duty cycle ratio and the propagation delay of the current limit comparator. In order to maintain current limit capability, the on time of the upper MOSFET, t<sub>ON</sub>, must be greater than 300 ns (see *Electrical Characteristics Table*). Therefore: $$\left(\frac{V_{O(min)}}{V_{IN(max)}}\right) = \left(\frac{t_{ON}}{t_{SW}}\right) \text{ or } \frac{1}{t_{SW}} = f_{SW} = \left(\frac{\left(\frac{V_{O(min)}}{V_{IN(max)}}\right)}{t_{ON}}\right) \tag{48}$$ Using 400 ns to provide margin, $$f_{SW} = \frac{0.135}{400 \text{ ns}} = 337 \text{ kHz}$$ (49) Since the oscillator can vary by 10%, decrease $f_{\text{SW}},$ by 10% $$f_{SW} = 0.9 \times 337 \text{ kHz} = 303 \text{ kHz}$$ and therefore choose a frequency of 300 kHz. ## 8.2.2.3 Select Δi In this case $\Delta I$ is chosen so that the converter enters discontinuous mode at 20% of nominal load. $$\Delta I = I_O \times 2 \times 0.2 = 8 \times 2 \times 0.2 = 3.2 \text{ A}$$ (50) #### 8.2.2.4 Calculate the High-Side MOSFET Power Losses Power losses in the high-side MOSFET (Si7860DP) at 24-V<sub>IN</sub> where switching losses dominate can be calculated from 公式 51. $$I_{RMS} = I_{O} \times \sqrt{d} = 8 \times \sqrt{0.135} = 2.93 \text{ A}$$ (51) Substituting 公式 34 into 公式 33 yields $$P_{COND} = 2.93^2 \times 0.008 \times (1 + 0.007 \times (150 - 25)) = 0.129 W$$ (52) and from 公式 35, the switching losses can be determined. $$P_{SW(fsw)} = (V_{IN} \times I_O \times t_{SW}) \times f_{SW} = 24 \text{ V} \times 8 \text{ A} \times 20 \text{ ns} \times 300 \text{ kHz} = 1.152 \text{ W}$$ (53) The MOSFET junction temperature can be found by substituting 公式 52 and 公式 53 into 公式 36: $$T_J = (P_{COND} + P_{SW}) \times \theta_{JA} + T_A = (0.129 + 1.152) \times 40 + 85 = 136$$ °C (54) #### 8.2.2.5 Calculate Synchronous Rectifier Losses The synchronous rectifier MOSFET has two loss components, conduction, and diode reverse recovery losses. The conduction losses are due to $I_{RMS}$ losses as well as body diode conduction losses during the dead time associated with the anti-cross conduction delay. The I<sub>RMS</sub> current through the synchronous rectifier from 公式 37: $$I_{RMS} = I_{O} \times \sqrt{1 - d} = 8 \times \sqrt{1 - 0.135} = 7.44 A_{RMS}$$ (55) The synchronous MOSFET conduction loss from 公式 33 is: $$P_{COND} = 7.44^{2} \times 0.008 \times (1 + 0.007 \times (150 - 25)) = 0.83 \,\text{W}$$ (56) The body diode conduction loss from 公式 38 is: $$P_{DC} = 2 \times I_{O} \times V_{FD} \times t_{DELAY} \times f_{SW} = 2 \times 8.0 \text{ A} \times 0.8 \text{ V} \times 100 \text{ ns} \times 300 \text{ kHz} = 0.384$$ (57) The body diode reverse recovery loss from 公式 39 is: $$P_{RR} = 0.5 \times Q_{RR} \times V_{IN} \times f_{SW} = 0.5 \times 30 \text{ nC} \times 24 \text{ V} \times 300 \text{ kHz} = 0.108 \text{ W}$$ (58) The total power dissipated in the synchronous rectifier MOSFET from 公式 40 is: $$P_{SR} = P_{RR} + P_{COND} + P_{DC} = 0.108 + 0.83 + 0.384 = 1.322 W$$ (59) The junction temperature of the synchronous rectifier at 85°C is: $$T_J = P_{SR} \times \theta_{JA} + T_A = (1.322) \times 40 + 85 = 139^{\circ}C$$ (60) In typical applications, paralleling the synchronous rectifier MOSFET with a Schottky rectifier increases the overall converter efficiency by approximately 2% due to the lower power dissipation during the body diode conduction and reverse recovery periods. ## 8.2.2.6 Calculate the Inductor Value The inductor value is calculated from 公式 24. $$L = \frac{(24 - 3.3 \text{ V}) \times 3.3 \text{ V}}{24 \text{ V} \times 3.2 \text{ A} \times 300 \text{ kHz}} = 2.96 \text{ }\mu\text{H}$$ (61) A 2.9-µH Coev DXM1306-2R9 or 2.6-µH Panasonic ETQ-P6F2R9LFA can be used. #### 8.2.2.7 Set the Switching Frequency The clock frequency is set with a resistor ( $R_T$ ) from the RT pin to ground. The value of $R_T$ can be found from $\Delta \vec{z}$ 1, with $f_{SW}$ in kHz. $$R_{T} = \left(\frac{1}{f_{SW} \times 17.82 \times 10^{-6}} - 17\right) k\Omega = 170 k\Omega$$ : use 169 kΩ (62) #### 8.2.2.8 Program the Ramp Generator Circuit The PWM ramp is programmed through a resistor ( $R_{KFF}$ ) from the KFF pin to $V_{IN}$ . The ramp generator also controls the input UVLO voltage. For an undervoltage level of 10 V, $R_{KFF}$ can be calculated from 公式 2: $$R_{KFF} = (V_{IN(min)} - 3.48) \times (58.14 \times R_T + 1340) = 72.8 \text{ k}\Omega \quad \therefore \text{ use } 71.5 \text{ k}\Omega$$ (63) ### 8.2.2.9 Calculate the Output Capacitance (C<sub>O</sub>) In this example the output capacitance is determined by the load response requirement of $\Delta V = 0.3 \text{ V}$ for a 1-A to 8-A step load. $C_O$ can be calculated using $\Delta \vec{z}$ 30: $$C_{O} = \frac{2.9 \,\mu \times \left( \left( 8 \,A \right)^{2} - \left( 1 \,A \right)^{2} \right)}{\left( \left( 3.3 \right)^{2} - \left( 3.0 \right)^{2} \right)} = 97 \,\mu\text{F}$$ (64) Using 公式 25 calculate the ESR required to meet the output ripple requirements. $$33\text{mV} = 3.2\text{A}\left(\text{ESR} + \left(\frac{1}{8 \times 97 \,\mu\text{F} \times 300 \,\text{kHz}}\right)\right) \tag{65}$$ $$ESR = 10.3 \text{m}\Omega - 4.3 \text{m}\Omega = 6.0 \text{m}\Omega \tag{66}$$ For this design example two Panasonic SP EEFUEOJ1B1R capacitors, (6.3 V, 180 μF, 12 mΩ) are used. ### 8.2.2.10 Calculate the Soft-Start Capacitor (C<sub>SS/SD</sub>) This design requires a soft-start time ( $t_{START}$ ) of 1 ms. $C_{SS/SD}$ can be calculated using $\Delta \vec{\tau}$ 6: $$C_{SS/SD} = \frac{2.35 \,\mu\text{A}}{0.7 \,\text{V}} \times 1\text{ms} = 3.36 \,\text{nF} \cong 3300 \,\text{pF}$$ (67) #### 8.2.2.11 Calculate the Current Limit Resistor (R<sub>ILIM</sub>) The current limit set point depends on $t_{START}$ , $V_O$ , $C_O$ and $I_{LOAD}$ at startup as shown in 公式 7. For this design, $$I_{ILIM} > \frac{360 \,\mu\text{F} \times 3.3 \,\text{V}}{1 \,\text{ms}} + 8.0 \,\text{A} = 9.2 \,\text{A} \tag{68}$$ For this design, add $I_{ILIM}$ (9.2 A) to one-half the ripple current (1.6 A) and increase this value by 30% to allow for tolerances. This yields a overcurrent setpoint ( $I_{OC}$ ) of 14 A. $R_{DS(on)}$ is increased 30% (1.3 × 0.008) to allow for MOSFET heating. Using $\Delta \vec{x}$ 8 to calculate $R_{ILIM}$ . $$R_{ILIM} = \frac{14 \times 0.0104 - 0.020}{1.12 \times 8.5 \times 10^{-6}} + \frac{42.86 \times 10^{-3}}{8.5 \times 10^{-6}} = 18.24 \, \text{k}\Omega \cong 18.7 \, \text{k}\Omega \tag{69}$$ #### 8.2.2.12 Calculate Loop Compensation Values Calculate the DC modulator gain (A<sub>MOD</sub>) from 公式 12: $$A_{MOD} = \frac{10}{2} = 5.0$$ $A_{MOD(dB)} = 20 \times \log(5) = 14 dB$ (70) Calculate the output filter L-C $_{\rm O}$ poles and C $_{\rm O}$ ESR zeros from 公式 13 and 公式 14: $$f_{LC} = \frac{1}{2\pi \sqrt{L \times C_O}} = \frac{1}{2\pi \sqrt{2.9 \ \mu H \times 360 \ \mu F}} = 4.93 \ kHz \tag{71}$$ and $$f_Z = \frac{1}{2\pi \times ESR \times C_O} = \frac{1}{2\pi \times 0.006 \times 360 \,\mu\text{F}} = 73.7 \,\text{kHz}$$ (72) Select the close-loop 0 dB crossover frequency, $f_C$ . For this example $f_C = 20$ kHz. Select the double zero location for the Type III compensation network at the output filter double pole at 4.93 kHz. Select the double pole location for the Type III compensation network at the output capacitor ESR zero at 73.7 kHz. The amplifier gain at the crossover frequency of 20 kHz is determined by the reciprocal of the modulator gain AMOD at the crossover frequency from 公式 22: $$A_{MOD(f)} = A_{MOD} \times \left(\frac{f_{LC}}{f_C}\right)^2 = 5 \times \left(\frac{4.93 \text{ kHz}}{20 \text{ kHz}}\right)^2 = 0.304$$ (73) And also from 公式 22: $$G = \frac{1}{A_{MOD(f)}} = \frac{1}{0.304} = 3.29 \tag{74}$$ Choose R1 = $100 \text{ k}\Omega$ The poles and zeros for a type III network are described in 公式 17 through 公式 21. $$f_{Z2} = \frac{1}{2\pi \times R1 \times C3}$$ :: $C3 = \frac{1}{2\pi \times 100 \text{ k}\Omega \times 4.93 \text{ kHz}} = 323 \text{ pF}, \text{ choose } 330 \text{ pF}$ (75) $$f_{P2} = \frac{1}{2\pi \times R3 \times C3}$$ :: $R3 = \frac{1}{2\pi \times 330 \text{ pF} \times 73.3 \text{ kHz}} = 6.55 \text{ k}\Omega$ , choose 6.49 k $\Omega$ (76) $$f_C = \frac{1}{2\pi \times R1 \times C2 \times G} \therefore C2 = \frac{1}{2\pi \times 100 \text{ k}\Omega \times 3.29 \times 20 \text{ kHz}} = 24.2 \text{ pF, choose } 22 \text{ pF}$$ (77) $$f_{P1} = \frac{1}{2\pi \times R2 \times C2}$$ :: $R2 = \frac{1}{2\pi \times 22 \text{ pF} \times 73.3 \text{ kHz}} = 98.2 \text{ k}\Omega$ , choose $97.6 \text{ k}\Omega$ (78) $$f_{Z1} = \frac{1}{2\pi \times R2 \times C1}$$ :: $C1 = \frac{1}{2\pi \times 97.6 \text{ k}\Omega \times 4.93 \text{ kHz}} = 331 \text{ pF}, \text{ choose } 330 \text{ pF}$ (79) Calculate the value of $R_{BIAS}$ from $\Delta \vec{x}$ 15 with R1 = 100 kΩ. $$R_{BIAS} = \frac{0.7 \text{ V} \times \text{R1}}{V_{O} - 0.7 \text{ V}} = \frac{0.7 \text{ V} \times 100 \text{k}\Omega}{3.3 \text{ V} - 0.7 \text{ V}} = 26.9 \text{ k}\Omega, \text{ choose } 26.7 \text{ k}\Omega$$ (80) #### 8.2.2.13 Calculate the Boost and BP10V Bypass Capacitance The size of the bypass capacitor depends on the total gate charge of the MOSFET being used and the amount of droop allowed on the bypass capacitor. The BOOST capacitance for the Si7860DP, allowing for a 0.5 voltage droop on the BOOST pin from $\Delta \pm 31$ is: $$C_{BOOST} = \frac{Q_g}{\Delta V} = \frac{18 \text{ nC}}{0.5 \text{ V}} = 36 \text{ nF}$$ (81) and the BP10V capacitance from 公式 32 is $$C_{BP(10 \text{ V})} = \frac{Q_{gHS} + Q_{gSR}}{\Delta V} = \frac{2 \times Q_g}{\Delta V} = \frac{36 \text{ nC}}{0.5 \text{ V}} = 72 \text{ nF}$$ (82) For this application, a 0.1-µF capacitor is used for the BOOST bypass capacitor and a 1.0-µF capacitor is used for the BP10V bypass. # 8.2.3 Application Curves The TPS40055EVM-001 application curves are shown in 图 16 to 图 20 for reference. # 9 Power Supply Recommendations These devices are designed to operate from an input voltage supply between 8 V and 40 V. This supply must be well regulated. Proper bypassing of input supplies and internal regulators is critical for noise performance, as is PCB layout and grounding scheme. See the recommendations in the *Layout* section. # 10 Layout # 10.1 Layout Guidelines The TPS4005x provides separate signal ground (SGND) and power ground (PGND) pins. It is important that circuit grounds are properly separated. Each ground should consist of a plane to minimize its impedance if possible. The high power *noisy* circuits such as the output, synchronous rectifier, MOSFET driver decoupling capacitor (BP10), and the input capacitor should be connected to PGND plane at the input capacitor. Sensitive nodes such as the FB resistor divider, $R_T$ , and ILIM should be connected to the SGND plane. The SGND plane should only make a single point connection to the PGND plane. Component placement should ensure that bypass capacitors (BP10 and BP5) are located as close as possible to their respective power and ground pins. Also, sensitive circuits such as FB, RT and ILIM should not be located near high dv/dt nodes such as HDRV, LDRV, BOOST, and the switch node (SW). #### 10.2 Layout Example The TPS40055EVM-001 layout is shown in 21 to 25 for reference. 图 21. Top Side Component Assembly # Layout Example (接下页) 图 22. Top Side Copper 图 23. Internal Layer 1 Copper # Layout Example (接下页) 图 24. Internal Layer 2 Copper 图 25. Bottom Layer Copper #### 10.3 MOSFET Packaging MOSFET package selection depends on MOSFET power dissipation and the projected operating conditions. In general, for a surface-mount applications, the DPAK style package provides the lowest thermal impedance ( $\theta_{JA}$ ) and, therefore, the highest power dissipation capability. However, the effectiveness of the DPAK depends on proper layout and thermal management. The $\theta_{JA}$ specified in the MOSFET data sheet refers to a given copper area and thickness. In most cases, a lowest thermal impedance of 40°C/W requires one square inch of 2-ounce copper on a G-10/FR-4 board. Lower thermal impedances can be achieved at the expense of board area. Please refer to the selected MOSFET's data sheet for more information regarding proper mounting. ## 11 器件和文档支持 # 11.1 器件支持 下列器件的特性与 TPS40054/5/7 相似,可能作为目标器件使用。 | | VV 107 VBB 11 | | | | | |-------------|------------------------------|--|--|--|--| | 器件 | 说明 | | | | | | TPS40055-EP | 性能增强型 TPS40055。 | | | | | | TPS40054-Q1 | | | | | | | TPS40057-Q1 | TPS4005x 系列器件中符合汽车类要求的版本 | | | | | | TPS40055-Q1 | | | | | | | TPS40192 | | | | | | | TPS40193 | 共有四少电源正吊佰小切能的 4.5V 至 16V 控制器 | | | | | | TPS40200 | 宽输入、非同步 DC-DC 控制器 | | | | | 表 1. 相关器件 # 11.2 文档支持 ### 11.2.1 相关文档 - Laszlo·Balogh《高速 MOSFET 栅极驱动电路的设计和应用指南》,德州仪器 (TI)/Unitrode Corporation,电源设计研讨会,SEM-1400 主题 2。 - 德州仪器 (TI) 半导体部门技术摘要《PowerPAD™ 散热增强型封装》(文献编号:SLMA002) #### 11.3 相关链接 下面的表格列出了快速访问链接。范围包括技术文档、支持与社区资源、工具和软件,以及样片或购买的快速访问。 | 表 2. 相关链 | 连接 | |----------|----| |----------|----| | 部件 | 产品文件夹 | 样片与购买 | 技术文档 | 工具与软件 | 支持与社区 | |----------|-------|-------|-------|-------|-------| | TPS40054 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | | TPS40055 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | | TPS40057 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | #### 11.4 商标 PowerPAD is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. # 11.5 静电放电警告 这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。 # 11.6 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. # 12 机械、封装和可订购信息 以下页中包括机械、封装和可订购信息。这些信息是针对指定器件可提供的最新数据。这些数据会在无通知且不对本文档进行修订的情况下发生改变。欲获得该数据表的浏览器版本,请查阅左侧的导航栏。 #### 重要声明 德州仪器(TI) 及其下属子公司有权根据 JESD46 最新标准, 对所提供的产品和服务进行更正、修改、增强、改进或其它更改, 并有权根据 JESD48 最新标准中止提供任何产品和服务。客户在下订单前应获取最新的相关信息, 并验证这些信息是否完整且是最新的。所有产品的销售都遵循在订单确认时所提供的TI 销售条款与条件。 TI 保证其所销售的组件的性能符合产品销售时 TI 半导体产品销售条件与条款的适用规范。仅在 TI 保证的范围内,且 TI 认为 有必要时才会使用测试或其它质量控制技术。除非适用法律做出了硬性规定,否则没有必要对每种组件的所有参数进行测试。 TI 对应用帮助或客户产品设计不承担任何义务。客户应对其使用 TI 组件的产品和应用自行负责。为尽量减小与客户产品和应 用相关的风险,客户应提供充分的设计与操作安全措施。 TI 不对任何 TI 专利权、版权、屏蔽作品权或其它与使用了 TI 组件或服务的组合设备、机器或流程相关的 TI 知识产权中授予 的直接或隐含权限作出任何保证或解释。TI 所发布的与第三方产品或服务有关的信息,不能构成从 TI 获得使用这些产品或服 务的许可、授权、或认可。使用此类信息可能需要获得第三方的专利权或其它知识产权方面的许可,或是 TI 的专利权或其它 知识产权方面的许可。 对于 TI 的产品手册或数据表中 TI 信息的重要部分,仅在没有对内容进行任何篡改且带有相关授权、条件、限制和声明的情况 下才允许进行 复制。TI 对此类篡改过的文件不承担任何责任或义务。复制第三方的信息可能需要服从额外的限制条件。 在转售 TI 组件或服务时,如果对该组件或服务参数的陈述与 TI 标明的参数相比存在差异或虚假成分,则会失去相关 TI 组件 或服务的所有明示或暗示授权,且这是不正当的、欺诈性商业行为。TI 对任何此类虚假陈述均不承担任何责任或义务。 客户认可并同意,尽管任何应用相关信息或支持仍可能由 TI 提供,但他们将独力负责满足与其产品及在其应用中使用 TI 产品 相关的所有法律、法规和安全相关要求。客户声明并同意,他们具备制定与实施安全措施所需的全部专业技术和知识,可预见 故障的危险后果、监测故障及其后果、降低有可能造成人身伤害的故障的发生机率并采取适当的补救措施。客户将全额赔偿因 在此类安全关键应用中使用任何 TI 组件而对 TI 及其代理造成的任何损失。 在某些场合中,为了推进安全相关应用有可能对 TI 组件进行特别的促销。TI 的目标是利用此类组件帮助客户设计和创立其特 有的可满足适用的功能安全性标准和要求的终端产品解决方案。尽管如此,此类组件仍然服从这些条款。 TI 组件未获得用于 FDA Class III(或类似的生命攸关医疗设备)的授权许可,除非各方授权官员已经达成了专门管控此类使 用的特别协议。 只有那些 TI 特别注明属于军用等级或"增强型塑料"的 TI 组件才是设计或专门用于军事/航空应用或环境的。购买者认可并同 意,对并非指定面向军事或航空航天用途的 TI 组件进行军事或航空航天方面的应用,其风险由客户单独承担,并且由客户独 力负责满足与此类使用相关的所有法律和法规要求。 TI 己明确指定符合 ISO/TS16949 要求的产品,这些产品主要用于汽车。在任何情况下,因使用非指定产品而无法达到 ISO/TS16949 要求,TI不承担任何责任。 | | 产品 | | 应用 | |---------------|------------------------------------|--------------|--------------------------| | 数字音频 | www.ti.com.cn/audio | 通信与电信 | www.ti.com.cn/telecom | | 放大器和线性器件 | www.ti.com.cn/amplifiers | 计算机及周边 | www.ti.com.cn/computer | | 数据转换器 | www.ti.com.cn/dataconverters | 消费电子 | www.ti.com/consumer-apps | | DLP® 产品 | www.dlp.com | 能源 | www.ti.com/energy | | DSP - 数字信号处理器 | www.ti.com.cn/dsp | 工业应用 | www.ti.com.cn/industrial | | 时钟和计时器 | www.ti.com.cn/clockandtimers | 医疗电子 | www.ti.com.cn/medical | | 接口 | www.ti.com.cn/interface | 安防应用 | www.ti.com.cn/security | | 逻辑 | www.ti.com.cn/logic | 汽车电子 | www.ti.com.cn/automotive | | 电源管理 | www.ti.com.cn/power | 视频和影像 | www.ti.com.cn/video | | 微控制器 (MCU) | www.ti.com.cn/microcontrollers | | | | RFID 系统 | www.ti.com.cn/rfidsys | | | | OMAP应用处理器 | www.ti.com/omap | | | | 无线连通性 | www.ti.com.cn/wirelessconnectivity | 德州仪器在线技术支持社区 | www.deyisupport.com | | | | | | 邮寄地址: 上海市浦东新区世纪大道1568 号,中建大厦32 楼邮政编码: 200122 Copyright © 2016, 德州仪器半导体技术(上海)有限公司 29-Jan-2016 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | • | Pins | _ | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |------------------|--------|--------------|---------|------|------|----------------------------|------------------|---------------------|--------------|----------------|---------| | | (1) | | Drawing | | Qty | (2) | (6) | (3) | | (4/5) | | | TPS40054PWP | NRND | HTSSOP | PWP | 16 | 90 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 40054 | | | TPS40054PWPG4 | NRND | HTSSOP | PWP | 16 | 90 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 40054 | | | TPS40054PWPR | NRND | HTSSOP | PWP | 16 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 40054 | | | TPS40054PWPRG4 | NRND | HTSSOP | PWP | 16 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 40054 | | | TPS40055PWP | ACTIVE | HTSSOP | PWP | 16 | 90 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 40055 | Samples | | TPS40055PWPG4 | ACTIVE | HTSSOP | PWP | 16 | 90 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 40055 | Samples | | TPS40055PWPR | ACTIVE | HTSSOP | PWP | 16 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 40055 | Samples | | TPS40055PWPRG4 | ACTIVE | HTSSOP | PWP | 16 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 40055 | Samples | | TPS40057PWP | ACTIVE | HTSSOP | PWP | 16 | 90 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 40057 | Samples | | TPS40057PWPG4 | ACTIVE | HTSSOP | PWP | 16 | 90 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 40057 | Samples | | TPS40057PWPR | ACTIVE | HTSSOP | PWP | 16 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 40057 | Samples | | TPS40057PWPRG4 | ACTIVE | HTSSOP | PWP | 16 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | 40057 | Samples | <sup>(1)</sup> The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. **LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. **PREVIEW:** Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. **TBD:** The Pb-Free/Green conversion plan has not been defined. <sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. # PACKAGE OPTION ADDENDUM 29-Jan-2016 **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF TPS40055: Enhanced Product: TPS40055-EP NOTE: Qualified Version Definitions: • Enhanced Product - Supports Defense, Aerospace and Medical Applications # PACKAGE MATERIALS INFORMATION www.ti.com 13-Feb-2016 # TAPE AND REEL INFORMATION | _ | | | |---|----|-----------------------------------------------------------| | | | Dimension designed to accommodate the component width | | | | Dimension designed to accommodate the component length | | | | Dimension designed to accommodate the component thickness | | | W | Overall width of the carrier tape | | Γ | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | All differsions are norminal | | | | | | | | | | | | | |------------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | | TPS40054PWPR | HTSSOP | PWP | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | TPS40055PWPR | HTSSOP | PWP | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | TPS40057PWPR | HTSSOP | PWP | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | www.ti.com 13-Feb-2016 #### \*All dimensions are nominal | 7 till diffriorioriorio di o frominiar | | | | | | | | |----------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | TPS40054PWPR | HTSSOP | PWP | 16 | 2000 | 367.0 | 367.0 | 38.0 | | TPS40055PWPR | HTSSOP | PWP | 16 | 2000 | 367.0 | 367.0 | 38.0 | | TPS40057PWPR | HTSSOP | PWP | 16 | 2000 | 367.0 | 367.0 | 38.0 | PLASTIC SMALL OUTLINE Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. PWP (R-PDSO-G16) # PowerPAD ™ PLASTIC SMALL OUTLINE NOTES: - All linear dimensions are in millimeters. - This drawing is subject to change without notice. - Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side. - This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>. E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. - E. Falls within JEDEC MO-153 PowerPAD is a trademark of Texas Instruments. # PWP (R-PDSO-G16) PowerPAD™ SMALL PLASTIC OUTLINE #### THERMAL INFORMATION This PowerPAD<sup>TM</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Top View Exposed Thermal Pad Dimensions 4206332-6/AO 01/16 NOTE: A. All linear dimensions are in millimeters 🛕 Exposed tie strap features may not be present. PowerPAD is a trademark of Texas Instruments # PWP (R-PDSO-G16) # PowerPAD™ PLASTIC SMALL OUTLINE #### NOTES: - All linear dimensions are in millimeters. - This drawing is subject to change without notice. - Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad. - This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. PWP (R-PDSO-G16) # PowerPAD™ PLASTIC SMALL OUTLINE NOTES: - All linear dimensions are in millimeters. - This drawing is subject to change without notice. - Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side. - This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>. E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. - E. Falls within JEDEC MO-153 PowerPAD is a trademark of Texas Instruments. # PWP (R-PDSO-G16) PowerPAD™ SMALL PLASTIC OUTLINE #### THERMAL INFORMATION This PowerPAD<sup>TM</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Top View Exposed Thermal Pad Dimensions 4206332-45/AO 01/16 NOTE: A. All linear dimensions are in millimeters 🛕 Exposed tie strap features may not be present. PowerPAD is a trademark of Texas Instruments #### 重要声明 德州仪器 (TI) 公司有权按照最新发布的 JESD46 对其半导体产品和服务进行纠正、增强、改进和其他修改,并不再按最新发布的 JESD48 提供任何产品和服务。买方在下订单前应获取最新的相关信息,并验证这些信息是否完整且是最新的。 TI 公布的半导体产品销售条款 (http://www.ti.com/sc/docs/stdterms.htm) 适用于 TI 己认证和批准上市的已封装集成电路产品的销售。另有其他条款可能适用于其他类型 TI 产品及服务的使用或销售。 复制 TI 数据表上 TI 信息的重要部分时,不得变更该等信息,且必须随附所有相关保证、条件、限制和通知,否则不得复制。TI 对该等复制文件不承担任何责任。第三方信息可能受到其它限制条件的制约。在转售 TI 产品或服务时,如果存在对产品或服务参数的虚假陈述,则会失去相关 TI 产品或服务的明示或暗示保证,且构成不公平的、欺诈性商业行为。TI 对此类虚假陈述不承担任何责任。 买方和在系统中整合 TI 产品的其他开发人员(总称"设计人员")理解并同意,设计人员在设计应用时应自行实施独立的分析、评价和判断,且应全权负责并确保应用的安全性,及设计人员的应用(包括应用中使用的所有 TI 产品)应符合所有适用的法律法规及其他相关要求。设计人员就自己设计的应用声明,其具备制订和实施下列保障措施所需的一切必要专业知识,能够 (1) 预见故障的危险后果,(2) 监视故障及其后果,以及 (3) 降低可能导致危险的故障几率并采取适当措施。设计人员同意,在使用或分发包含 TI 产品的任何应用前,将彻底测试该等应用和该等应用中所用 TI 产品的功能。 TI 提供技术、应用或其他设计建议、质量特点、可靠性数据或其他服务或信息,包括但不限于与评估模块有关的参考设计和材料(总称"TI资源"),旨在帮助设计人员开发整合了 TI产品的 应用, 如果设计人员(个人,或如果是代表公司,则为设计人员的公司)以任何方式下载、访问或使用任何特定的 TI资源,即表示其同意仅为该等目标,按照本通知的条款使用任何特定 TI资源。 TI 所提供的 TI 资源,并未扩大或以其他方式修改 TI 对 TI 产品的公开适用的质保及质保免责声明;也未导致 TI 承担任何额外的义务或责任。TI 有权对其 TI 资源进行纠正、增强、改进和其他修改。除特定 TI 资源的公开文档中明确列出的测试外,TI 未进行任何其他测试。 设计人员只有在开发包含该等 TI 资源所列 TI 产品的 应用时, 才被授权使用、复制和修改任何相关单项 TI 资源。但并未依据禁止反言原则或其他法理授予您任何TI知识产权的任何其他明示或默示的许可,也未授予您 TI 或第三方的任何技术或知识产权的许可,该等产权包括但不限于任何专利权、版权、屏蔽作品权或与使用TI产品或服务的任何整合、机器制作、流程相关的其他知识产权。涉及或参考了第三方产品或服务的信息不构成使用此类产品或服务的许可或与其相关的保证或认可。使用 TI 资源可能需要您向第三方获得对该等第三方专利或其他知识产权的许可。 TI 资源系"按原样"提供。TI 兹免除对资源及其使用作出所有其他明确或默认的保证或陈述,包括但不限于对准确性或完整性、产权保证、无屡发故障保证,以及适销性、适合特定用途和不侵犯任何第三方知识产权的任何默认保证。TI 不负责任何申索,包括但不限于因组合产品所致或与之有关的申索,也不为或对设计人员进行辩护或赔偿,即使该等产品组合已列于 TI 资源或其他地方。对因 TI 资源或其使用引起或与之有关的任何实际的、直接的、特殊的、附带的、间接的、惩罚性的、偶发的、从属或惩戒性损害赔偿,不管 TI 是否获悉可能会产生上述损害赔偿,TI 概不负责。 除 TI 己明确指出特定产品已达到特定行业标准(例如 ISO/TS 16949 和 ISO 26262)的要求外,TI 不对未达到任何该等行业标准要求而承担任何责任。 如果 TI 明确宣称产品有助于功能安全或符合行业功能安全标准,则该等产品旨在帮助客户设计和创作自己的 符合 相关功能安全标准和要求的应用。在应用内使用产品的行为本身不会 配有 任何安全特性。设计人员必须确保遵守适用于其应用的相关安全要求和 标准。设计人员不可将任何 TI 产品用于关乎性命的医疗设备,除非己由各方获得授权的管理人员签署专门的合同对此类应用专门作出规定。关乎性命的医疗设备是指出现故障会导致严重身体伤害或死亡的医疗设备(例如生命保障设备、心脏起搏器、心脏除颤器、人工心脏泵、神经刺激器以及植入设备)。此类设备包括但不限于,美国食品药品监督管理局认定为 III 类设备的设备,以及在美国以外的其他国家或地区认定为同等类别设备的所有医疗设备。 TI 可能明确指定某些产品具备某些特定资格(例如 Q100、军用级或增强型产品)。设计人员同意,其具备一切必要专业知识,可以为自己的应用选择适合的 产品, 并且正确选择产品的风险由设计人员承担。设计人员单方面负责遵守与该等选择有关的所有法律或监管要求。 设计人员同意向 TI 及其代表全额赔偿因其不遵守本通知条款和条件而引起的任何损害、费用、损失和/或责任。 邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2017 德州仪器半导体技术(上海)有限公司 # **X-ON Electronics** Largest Supplier of Electrical and Electronic Components Click to view similar products for Switching Controllers category: Click to view products by Texas Instruments manufacturer: Other Similar products are found below: NCP1218AD65R2G NCP1244BD065R2G NCP6153MNTWG NCP81101BMNTXG NCP81205MNTXG SJE6600 SG3845DM NCP4204MNTXG NCP6132AMNR2G NCP81102MNTXG NCP81206MNTXG MAX1653ESET NCP1240FD065R2G NCP1361BABAYSNT1G NCP1230P100G NX2124CSTR NCP1366BABAYDR2G NCP81174NMNTXG NCP4308DMTTWG NCP4308AMTTWG NCP1366AABAYDR2G NCP1251FSN65T1G NCP1246BLD065R2G NTE7233 ISL69122IRAZ MB39A136PFT-GBND-ERE1 NCP1256BSN100T1G LV5768V-A-TLM-E NCP1365BABCYDR2G NCP1365AABCYDR2G NCP1246ALD065R2G AZ494AP-E1 CR1510-10 NCP4205MNTXG XC9221C093MR-G XRP6141ELTR-F RY8017 LP6260SQVF LP6298QVF ISL6121LIB ISL6225CA ISL6244HRZ ISL6268CAZ ISL6315IRZ ISL6420AIAZ-TK ISL6420AIRZ ISL6420IAZ ISL6421ERZ ISL6440IA ISL6441IRZ-TK