**TPS3840** ZHCSJ38C - DECEMBER 2018 - REVISED AUGUST 2019 ## 具有 MR 和可编程延迟的 TPS3840 毫微功耗高输入电压监控器 #### 1 特性 - 宽工作电压范围: 1.5V 至 10V - 毫微电源电流: 300nA(典型值)、700nA(最大值) - 固定阈值电压 (V<sub>IT-</sub>) - 阈值范围为 1.6V 至 4.9V (阶跃为 0.1V) - 高精度: 1%(典型值)、1.5%(最大值) - 内置的迟滞 (V<sub>IT+</sub>) - 1.6V < V<sub>IT-</sub> ≤ 3.0V = 100mV (典型值) - 3.1V ≤ V<sub>IT-</sub> < 4.9V = 200mV (典型值) - 快速启动延迟 (t<sub>STRT</sub>): 220μs (典型值)、350μs (最大值) - 可编程复位延时时间 (t<sub>D</sub>): - 50μs (无电容器) 至 6.2s (10μF) - 低电平有效手动复位 (MR) - 三种输出拓扑: - TPS3840DL:漏极开路,低电平有效 (RESET),需要上拉电阻器 - TPS3840PL: 推挽, 低电平有效 (RESET) - TPS3840PH: 推挽, 高电平有效 (RESET) - 宽温度范围: -40°C 至 +125°C - 封装: SOT23-5 (DBV) #### 2 应用 - 电网基础设施: 断路器、智能仪表、其他监控和保护设备 - 工厂自动化:现场发送器、PLC。 - 楼宇自动化: 防火安全、烟雾探测器和 HVAC - 电子销售点 - 便携式电池供电型系统 ### 3 说明 宽输入电压范围允许在不使用外部组件的情况下监控 9V 电压轨或电池,在使用外部电阻器的情况下监控 24V 电压轨。毫微级 lq 可以在低功耗应用中延长电池 寿命 , 并在使用外部电阻器时最大限度降低电流消耗。快速启动延迟允许在系统的其余部分上电之前检测电压故障,因此可以在危险的启动故障状况下实现最高的安全性。低上电复位电压 (VPOR) 可防止错误复位、过早启用或开启下一个器件,并能够在上电和断电期间正确控制晶体管。 当 $V_{DD}$ 上的电压降至负电压阈值 $(V_{IT-})$ 以下或手动复位 $(\overline{MR})$ 被拉至低逻辑 $(V_{\overline{MR}\_L})$ 时,会将复位输出信号置位。当 $V_{DD}$ 升至 $V_{IT-}$ 加迟滞 $(V_{IT+})$ 以上以及手动复位悬空或高于 $V_{\overline{MR}\_H}$ 且复位延时时间 $(t_D)$ 已过期时,会将复位信号清除。可以通过在 CT 引脚和地之间连接一个电容器对复位延时时间进行编程。对于快速复位,可以将 CT 引脚悬空。 其他 特性:用于 $\overline{MR}$ 和 $V_{DD}$ 的内置毛刺抑制保护以及内置迟滞、低漏极开路输出漏电流( $I_{LKG(OD)}$ )。 #### 器件信息(1) | 器件型号 | 封装 | 封装尺寸 (标称值) | |---------|------------------|-----------------| | TPS3840 | SOT-23 (5) (DBV) | 2.90mm × 1.60mm | (1) 有关封装详细信息,请参阅数据表末尾的机械制图附录。 #### 典型应用电路 #### TPS3840 典型电源电流 A Changes from Original (December 2018) to Revision A Page | | | 目录 | | | | |---------------|----------------------------------------------------------|--------------------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | 1 2 3 4 5 6 7 | 特性 | 1 2 3 4 5 5 5 5 5 5 5 6 7 9 16 | 9<br>10<br>11<br>12 | Layout 11.1 Layout Guidelines 11.2 Layout Example 器件和文档支持 12.1 器件命名规则 12.2 社区资源 12.3 商标 12.4 静电放电警告 12.5 Glossary | | | | 修订历史记录<br>之前版本的页码可能与当前版本有所不同。 | | | | | | Chan | nges from Revision B (July 2019) to Revision | С | | | Page | | • C | Changed Device Comparison Table | | | | 3 | | Chan | nges from Revision A (May 2019) to Revision | В | | | Page | | | Ipdated Device Comparison Table | | | | | | | lpdated Functional Block Diagram<br>已更改 equation 5 and 6 | | | | | | | Ipdated Application Design #2 | | | | | | _ | | | | | | ## 5 Device Comparison Table Device Comparison Table shows the available (Active) device variants and variants releasing soon (Preview). Other voltages from 表 3 at the end of datasheet can be sample upon request, please contact TI sales representative for details. | PART NUMBER | OUTPUT TOPOLOGY | THRESHOLD (V <sub>it-</sub> ) (V) | HYSTERESIS (mV) | Status | |-------------|------------------------|-----------------------------------|-----------------|--------| | TPS3840DL18 | Open-Drain, Active-Low | 1.8 | 100 | Active | | TPS3840DL20 | Open-Drain, Active-Low | 2.0 | 100 | Active | | TPS3840PL20 | Push-Pull, Active-Low | 2.0 | 100 | Active | | TPS3840DL22 | Open-Drain, Active-Low | 2.2 | 100 | Active | | TPS3840PL25 | Push-Pull, Active-Low | 2.5 | 100 | Active | | TPS3840DL27 | Open-Drain, Active-Low | 2.7 | 100 | Active | | TPS3840PL27 | Push-Pull, Active-Low | 2.7 | 100 | Active | | TPS3840DL28 | Open-Drain, Active-Low | 2.8 | 100 | Active | | TPS3840PL28 | Push-Pull, Active-Low | 2.8 | 100 | Active | | TPS3840DL29 | Open-Drain, Active-Low | 2.9 | 100 | Active | | TPS3840DL30 | Open-Drain, Active-Low | 3.0 | 100 | Active | | TPS3840PL30 | Push-Pull, Active-Low | 3.0 | 100 | Active | | TPS3840PH30 | Push-Pull, Active-High | 3.0 | 100 | Active | | TPS3840PL43 | Push-Pull, Active-Low | 4.3 | 200 | Active | | TPS3840DL45 | Open-Drain, Active-Low | 4.5 | 200 | Active | | TPS3840PL45 | Push-Pull, Active-Low | 4.5 | 200 | Active | ## 6 Pin Configuration and Functions #### **Pin Functions** | PIN | | | | | | |---------|-------------------------|-----------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NAME | TPS3840PL,<br>TPS3840DL | TPS3840PH | I/O | DESCRIPTION | | | RESET | N/A | 1 | 0 | <b>Active-High Output Reset Signal:</b> This pin is driven high when either the $\overline{\text{MR}}$ pin is driven to a logic low or VDD voltage falls below the negative voltage threshold $(V_{IT})$ . RESET remains high (asserted) for the delay time period $(t_D)$ after both $\overline{\text{MR}}$ is floating or above $V_{\overline{\text{MR}}\_L}$ and VDD voltage rise above $V_{IT+}$ . | | | RESET | 1 | N/A | 0 | Active-Low Output Reset Signal: This pin is driven logic when either the $\overline{\text{MR}}$ pin is driven to a logic low or VDD voltage falls below the negative voltage threshold ( $V_{\text{IT}}$ ). RESET remains low (asserted) for the delay time period ( $t_{\text{D}}$ ) after both $\overline{\text{MR}}$ is floating or above $V_{\overline{\text{MR}}}$ and VDD voltage rise above $V_{\text{IT+}}$ . | | | VDD | 2 | 2 | I | Input Supply Voltage. TPS3840 monitors VDD voltage | | | GND | 3 | 3 | _ | Ground | | | MR / NC | 4 | 4 | I | <b>Manual Reset.</b> Pull this pin to a logic low $(V_{\overline{MR}\_L})$ to assert a reset signal in the output pin. After the $\overline{MR}$ pin is left floating or pull to $\underline{V_{MR}\_H}$ the output goes to the nominal state after the reset delay time( $t_D$ ) expires. $\overline{MR}$ can be left floating when not in use. NC stands for "No Connection" or floating. | | | СТ | 5 | 5 | - | <b>Capacitor Time Delay Pin</b> . The CT pin offers a user-programmable delay time. Connect an external capacitor on this pin to adjust time delay. When not in use leave pin floating for the smallest fixed time delay. | | ## 7 Specifications #### 7.1 Absolute Maximum Ratings over operating free-air temperature range, unless otherwise noted<sup>(1)</sup> | | | MIN | MAX | UNIT | |----------------------------|------------------------------------------------|------|----------------|------| | | VDD | -0.3 | 12 | | | | RESET (TPS3840PL) | -0.3 | $V_{DD} + 0.3$ | | | Voltage | RESET (TPS3840PH) | -0.3 | $V_{DD} + 0.3$ | V | | voltage | RESET (TPS3840DL) | -0.3 | 12 | V | | | $\overline{MR}^{(2)}$ | -0.3 | 12 | | | | СТ | -0.3 | 5.5 | | | Current | RESET pin and RESET pin | | ±70 | mA | | Temperature <sup>(3)</sup> | Operating junction temperature, T <sub>J</sub> | -40 | 150 | °C | | Temperature (*) | Storage, T <sub>stg</sub> | -65 | 150 | | <sup>(1)</sup> Stresses beyond those listed under *Absolute Maximum Rating* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Condition*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### 7.2 ESD Ratings | | | | VALUE | UNIT | |--------|--------------------------------------------------------|---------------------------------------------------------------------|-------|------| | | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ± 2000 | V | | | V(ESD) | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101 (2) | ± 750 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ## 7.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |-----------------------------------------|---------------------------------------------|-----|----------|------| | $V_{DD}$ | Input supply voltage | 1.5 | 10 | V | | V <sub>RESET</sub> , V <sub>RESET</sub> | RESET pin and RESET pin voltage | 0 | 10 | V | | I <sub>RESET</sub> , I <sub>RESET</sub> | RESET pin and RESET pin current | 0 | ±5 | mA | | TJ | Junction temperature (free air temperature) | -40 | 125 | °C | | V <sub>MR</sub> <sup>(1)</sup> | Manual reset pin voltage | 0 | $V_{DD}$ | V | <sup>(1)</sup> If the logic signal driving MR is less than $V_{DD}$ , then additional current flows into $V_{DD}$ and out of MR. $V_{MR}$ should not be higher than $V_{DD}$ . #### 7.4 Thermal Information | | | TPS3840 | | |----------------------|----------------------------------------------|---------------|------| | | THERMAL METRIC <sup>(1)</sup> | DBV (SOT23-5) | UNIT | | | | 5 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 187.5 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 109.2 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 92.8 | °C/W | | ΨЈΤ | Junction-to-top characterization parameter | 35.4 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 92.5 | °C/W | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | N/A | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. <sup>(2)</sup> If the logic signal driving MR is less than V<sub>DD</sub>, then additional current flows into V<sub>DD</sub> and out of MR. V<sub>MR</sub> should not be higher than V<sub>DD</sub>. <sup>(3)</sup> As a result of the low dissipated power in this device, it is assumed that $T_J = T_A$ . <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. #### 7.5 Electrical Characteristics At 1.5 V $\leq$ V<sub>DD</sub> $\leq$ 10 V, CT = $\overline{\text{MR}}$ = Open, $\overline{\text{RESET}}$ pull-up resistor (R<sub>pull-up</sub>) = 100 k $\Omega$ to VDD, output reset load (C<sub>LOAD</sub>) = 10 pF and over the operating free-air temperature range – 40°C to 125°C, unless otherwise noted. Typical values are at T<sub>J</sub> = 25°C. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----|-----|------| | СОММ | ON PARAMETERS | | | | | | | $V_{DD}$ | Input supply voltage | | 1.5 | | 10 | V | | V <sub>IT-</sub> | Negative-going input threshold accuracy <sup>(1)</sup> | -40°C to 125°C | -1.5 | 1 | 1.5 | % | | V <sub>HYS</sub> | Hysteresis on V <sub>IT-</sub> pin | V <sub>IT-</sub> = 3.1 V to 4.9 V | 175 | 200 | 225 | mV | | V <sub>HYS</sub> | Hysteresis on V <sub>IT-</sub> pin | V <sub>IT-</sub> = 1.6 V to 3.0 V | 75 | 100 | 125 | mV | | I <sub>DD</sub> | Supply current into VDD pin | $VDD = 1.5 \text{ V} < V_{DD} < 10 \text{ V}$<br>$VDD > V_{IT+}^{(2)}$<br>$T_A = -40^{\circ}\text{C to } 125^{\circ}\text{C}$ | | 300 | 700 | nA | | $V_{MR\_L}$ | Manual reset logic low input <sup>(3)</sup> | | | | 600 | mV | | V <sub>MR_H</sub> | Manual reset logic high input <sup>(3)</sup> | | 0.7V <sub>DD</sub> | | | V | | $R_{\overline{MR}}$ | Manual reset internal pull-up resistance | | | 100 | | kΩ | | R <sub>CT</sub> | CT pin internal resistance | | 350 | 500 | 650 | kΩ | | | IOPL (Push-Pull Active-Low) | · | - | | | | | V <sub>POR</sub> | Power on Reset Voltage (4) | $V_{OL(max)} = 200 \text{ mV}$<br>$I_{OUT(Sink)} = 200 \text{ nA}$ | | | 300 | mV | | V <sub>OL</sub> | Low level output voltage | $1.5 \text{ V} < \text{V}_{DD} < 5 \text{ V}$ $\text{V}_{DD} < \text{V}_{IT}$ $\text{I}_{OUT(Sink)} = 2 \text{ mA}$ | | | 200 | mV | | V <sub>OH</sub> | High level output voltage | $1.5 \text{ V} < \text{V}_{\text{DD}} < 5 \text{ V}$ $\text{V}_{\text{DD}} > \text{V}_{\text{IT+}}^{(2)}$ $\text{I}_{\text{OUT(Source)}} = 2 \text{ mA}$ | 0.8V <sub>DD</sub> | | | V | | 011 | | $5 V < V_{DD} < 10 V$ $V_{DD} > V_{IT+}^{(2)}$ $I_{OUT(Source)} = 5 \text{ mA}$ | 0.8V <sub>DD</sub> | | | V | | TPS384 | 10PH (Push-Pull Active-High) | | | | | | | $V_{POR}$ | Power on Reset Voltage <sup>(4)</sup> | V <sub>OH</sub> , I <sub>OUT(Source)</sub> = 500 nA | | | 950 | mV | | | Low level output voltage | 1.5 V < $V_{DD}$ < 5 V<br>$V_{DD} > V_{IT+}^{(2)}$<br>$I_{OUT(Sink)} = 2 \text{ mA}$ | | | 200 | mV | | V <sub>OL</sub> | Low level output voltage | 1.5 V < $V_{DD}$ < 5 V<br>$V_{DD}$ > $V_{IT+}^{(2)}$<br>$I_{OUT(Sink)} = 5 \text{ mA}$ | | | 200 | mV | | V <sub>OH</sub> | High level output voltage | $1.5 \text{ V} < \text{V}_{DD} < 5 \text{ V}, \text{V}_{DD} < \text{V}_{IT-},$ $I_{OUT(Source)} = 2 \text{ mA}$ | 0.8V <sub>DD</sub> | | | V | | TPS384 | 10DL(Open-Drain) | | 1 | | 1 | | | $V_{POR}$ | Power on Reset Voltage (4) | $V_{OL(max)} = 0.2 \text{ V}$<br>$I_{OUT \text{ (Sink)}} = 5.6 \text{ uA}$ | | | 950 | mV | | V <sub>OL</sub> | Low level output voltage | $1.5 \text{ V} < \text{V}_{DD} < 5 \text{ V}$ $\text{V}_{DD} < \text{V}_{IT-}$ $\text{I}_{OUT(Sink)} = 2 \text{ mA}$ | | | 200 | mV | | I <sub>lkg(OD)</sub> | Open-Drain output leakage current | RESET pin in High Impedance,<br>$V_{DD} = V_{RESET} = 5.5 \text{ V}$<br>$V_{IT+} < V_{DD}$ | | | 90 | nA | V<sub>IT</sub>. threshold voltage range from 1.6 V to 4.9 V in 100 mV steps, for released versions see Device Voltage Thresholds table. <sup>(2)</sup> V<sub>IT+</sub> = V<sub>HYS</sub> + V<sub>IT-</sub> (3) If the logic signal driving MR is less than VDD, then additional current flows into VDD and out of MR (4) V<sub>POR</sub> is the minimum V<sub>DD</sub> voltage level for a controlled output state. V<sub>DD</sub> slew rate ≤ 100mV/µs #### 7.6 Timing Requirements At 1.5 V $\leq$ V<sub>DD</sub> $\leq$ 10 V, CT = $\overline{\text{MR}}$ = Open, $\overline{\text{RESET}}$ pull-up resistor (R<sub>pull-up</sub>) = 100 k $\Omega$ to VDD, output reset load (C<sub>LOAD</sub>) = 10 pF and over the operating free-air temperature range – 40°C to 125°C, VDD slew rate < 100mV / us, unless otherwise noted. Typical values are at T<sub>J</sub> = 25°C. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|-----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-----|---------|-----|------| | t <sub>STRT</sub> | Startup Delay <sup>(1)</sup> | CT pin open | 100 | 220 | 350 | μs | | t <sub>P_HL</sub> | Propagation detect delay for VDD falling below $V_{\text{IT-}}$ | $V_{DD} = V_{IT+}$ to $(V_{IT-}) - 10\%^{(2)}$ | | 15 | 30 | μs | | | | CT pin = open | | | 50 | μs | | $t_D$ | Reset time delay | CT pin = 10 nF | | 6.2 | | ms | | | | CT pin = 1 µF | | 619 | | ms | | t <sub>GI_VIT</sub> - | Glitch immunity V <sub>IT-</sub> | 5% V <sub>IT-</sub> overdrive <sup>(3)</sup> | | 10 | | μs | | t <sub>MR_PW</sub> | MR pin pulse duration to initiate reset | | | 300 | | ns | | t <sub>MR_RES</sub> | Propagation delay from MR low to reset | $V_{DD} = 4.5 \text{ V}, \overline{MR} < V_{\overline{MR}_L}$ | | 700 | | ns | | t <sub>MR_tD</sub> | Delay from release MR to deasert reset | $\frac{V_{DD}}{MR} = 4.5 \text{ V},$ $\frac{V_{DD}}{MR} = V_{\overline{MR}_L} \text{ to } V_{\overline{MR}_H}$ | | $t_{D}$ | | ms | - (1) When VDD starts from less than the specified minimum V<sub>DD</sub> and then exceeds V<sub>IT+</sub>, reset is release after the startup delay (t<sub>STRT</sub>), a capacitor at CT pin will add t<sub>D</sub> delay to t<sub>STRT</sub> time - (2) $t_{P\_HL}$ measured from threhold trip point ( $V_{IT}$ -) to $V_{OL}$ for active low variants and $V_{OH}$ for active high variants. - (3) Overdrive % = $[(V_{DD}/V_{IT}) 1] \times 100\%$ - t<sub>D (no cap)</sub> is included in t<sub>STRT</sub> time delay. If t<sub>D</sub> delay is programmed by an external capacitor connected to CT pin then t<sub>D</sub> programmed time will be added to the startup time, VDD slew rate = 100 mV / μs. - (2) Open-Drain timing diagram assumes pull-up resistor is connected to RESET - (3) $\overline{\text{RESET}}$ output is undefined when VDD is < $V_{POR}$ 图 3. Timing Diagram TPS3840DL (Open-Drain Active-Low) - (4) t<sub>D (no cap)</sub> is included in t<sub>STRT</sub> time delay. If t<sub>D</sub> delay is programmed by an external capacitor connected to CT pin, then t<sub>D</sub> programmed time will be added to the startup time. VDD slew rate = 100 mV / μs. - (5) $\overline{\text{RESET}}$ output is undefined when VDD < $V_{POR}$ and limited to $V_{OL}$ for VDD slew rate = 100 mV / $\mu s$ #### 图 4. Timing Diagram TPS3840PL (Push-Pull Active-Low) (6) $t_{D \text{ (no cap)}}$ is included in $t_{STRT}$ time delay. If $t_{D}$ delay is programmed by an external capacitor connected to CT pin, then $t_{D}$ programmed time will be added to the total startup time. VDD slew rate = 100 mV / $\mu$ s. 图 5. Timing Diagram TPS3840PH (Push-Pull Active-High) #### 7.7 Typical Characteristics # TEXAS INSTRUMENTS ## Typical Characteristics (接下页) 图 43. Propagation Time Delay from MR Release to Deasserted Reset over Temperature #### 8 Detailed Description #### 8.1 Overview The TPS3840 is a family of wide VDD and nano-quiescent current voltage detectors with fixed threshold voltage. TPS3840 features include programable reset time delay using external capacitor, active-low manual reset, 1% typical monitor threshold accuracy with hysteresis and glitch immunity. Fixed negative threshold voltages (V<sub>IT</sub>.) can be factory set from 1.6 V to 4.9 V (see the *Device Comparison Table* for available options). TPS3840 is available in SOT-23 5 pin industry standard package. #### 8.2 Functional Block Diagram Copyright © 2019, Texas Instruments Incorporated #### 8.3 Feature Description #### 8.3.1 Input Voltage (VDD) VDD pin is monitored by the internal comparator to indicate when VDD falls below the fixed threshold voltage. VDD also functions as the supply for the internal bandgap, internal regulator, state machine, buffers and other control logic blocks. Good design practice involve placing a 0.1 uF to 1 uF bypass capacitor at VDD input for noisy applications to ensure enough charge is available for the device to power up correctly. #### Feature Description (接下页) #### 8.3.1.1 VDD Hysteresis The internal comparator has built-in hysteresis to avoid erroneous output reset release. If the voltage at the VDD pin falls below $V_{IT}$ the output reset is asserted. When the voltage at the VDD pin goes above $V_{IT}$ plus hysteresis $(V_{HYS})$ the output reset is deasserted after $t_D$ delay. 图 44. Hysteresis Diagram #### 8.3.1.2 VDD Transient Immunity The TPS3840 is immune to quick voltage transients or excursion on VDD. Sensitivity to transients depends on both pulse duration and overdrive. Overdrive is defined by how much VDD deviates from the specified threshold. Threshold overdrive is calculated as a percent of the threshold in question, as shown in 公式 1. Overdrive = $$|(V_{DD} / V_{IT} - 1) \times 100\%|$$ (1) 图 45. Overdrive vs Pulse Duration #### 8.3.2 User-Programmable Reset Time Delay The reset time delay can be set to a minimum value of 50 $\mu$ s by leaving the CT pin floating, or a maximum value of approximately 6.2 seconds by connecting 10 $\mu$ F delay capacitor. The reset time delay ( $t_D$ ) can be programmed by connecting a capacitor no larger than 10 $\mu$ F between CT pin and GND. The relationship between external capacitor ( $C_{CT\_EXT}$ ) in $\mu F$ at CT pin and the time delay ( $t_D$ ) in seconds is given by 公式 2. $$t_D = -\ln(0.29) \times R_{CT} \times C_{CT} \times T + t_D \text{ (no cap)}$$ (2) 公式 2 is simplified to 公式 3 by plugging R<sub>CT</sub> and t<sub>D(no cap)</sub> given in *Electrical Characteristics* section: $$t_D = 618937 \text{ x } C_{CT \text{ EXT}} + 50 \text{ } \mu\text{s}$$ (3) 公式 4 solves for external capacitor value (C<sub>CT EXT</sub>) in units of µF where t<sub>D</sub> is in units of seconds $$C_{CT EXT} = (t_D - 50 \mu s) \div 618937$$ (4) The reset delay varies according to three variables: the external capacitor variance ( $C_{CT}$ ), CT pin internal resistance ( $R_{CT}$ ) provided in the Electrical Characteristics table, and a constant. The minimum and maximum variance due to the constant is shown in Equation 5 and Equation 6. $$t_{D \text{ (minimum)}} = -\ln (0.36) \times R_{CT \text{ (min)}} \times C_{CT \text{ (min)}} + t_{D \text{ (no cap, min)}}$$ (5) $$t_{D \text{ (maximum)}} = -\ln(0.26) \times R_{CT \text{ (max)}} \times C_{CT \text{ (max)}} + t_{D \text{ (no cap, max)}}$$ $$(6)$$ #### Feature Description (接下页) The recommended maximum delay capacitor for the TPS3840 is limited to 10 $\mu$ F as this ensures there is enough time for the capacitor to fully discharge when the reset condition occurs. When a voltage fault occurs, the previously charged up capacitor discharges, and if the monitored voltage returns from the fault condition before the delay capacitor discharges completely, the delay capacitor will begin charging from a voltage above zero and the reset delay will be shorter than expected. Larger delay capacitors can be used so long as the capacitor has enough time to fully discharge during the duration of the voltage fault. #### 8.3.3 Manual Reset (MR) Input The manual reset ( $\overline{\text{MR}}$ ) input allows a processor GPIO or other logic circuits to <u>initiate</u> a reset. A logic low on $\overline{\text{MR}}$ with pulse duration longer than $\overline{t_{\text{MR}}}_{\text{RES}}$ will causes reset output to assert. After $\overline{\text{MR}}$ returns to a logic high ( $\overline{V_{\text{MR}}}_{\text{H}}$ ) and VDD is above $V_{\text{IT+}}$ , reset is deasserted after the user programmed reset time delay ( $t_{\text{D}}$ ) expires. If $\overline{MR}$ is not controlled externally, then $\overline{MR}$ can be <u>left</u> disconnected. If the logic signal controlling $\overline{MR}$ is less than VDD, then additional current flows from VDD into $\overline{MR}$ internally. For minimum current consumption, drive $\overline{MR}$ to either VDD or GND. $V_{\overline{MR}}$ should not be higher than VDD voltage. 图 46. Timing Diagram MR and RESET (TPS3840DL) #### 8.3.4 Output Logic #### 8.3.4.1 RESET Output, Active-Low RESET (Active-Low) applies to TPS3840DL (Open-Drain) and TPS3840PL (Push-Pull) hence the "L" in the device name. RESET remains high (deasserted) as long as VDD is above the negative threshold ( $V_{IT-}$ ) and the MR pin is floating or above $V_{\overline{MR}\_H}$ . If VDD falls below the negative threshold ( $V_{IT-}$ ) or if MR is driven low, then RESET is asserted. When $\overline{\text{MR}}$ is again logic high or floating and VDD rise above $V_{\text{IT+}}$ , the delay <u>circuit</u> will hold $\overline{\text{RESET}}$ low for the specified reset time delay ( $t_D$ ). When the reset time delay has elapsed, the $\overline{\text{RESET}}$ pin goes back to logic high voltage ( $V_{\text{OH}}$ ). The TPS3840DL (Open-Drain) version, denoted with "D" in the device name, requires <u>a pull-up</u> resistor to hold RESET pin high. Connect the pull-up resistor to the desired pull-up voltage source and RESET can be pulled up to any voltage up to 10 V independent of the VDD voltage. To ensure proper voltage levels, give some consideration when choosing the pull-up resistor values. The pull-up resistor value determines the actual $V_{OL}$ , the output capacitive loading, and the output leakage current ( $I_{LKG(OD)}$ ). The Push-Pull variants (TPS3840PL and TPS3840PH), denoted with "P" in the device name, does not require a pull-up resistor #### Feature Description (接下页) #### 8.3.4.2 RESET Output, Active-High RESET (active-high), denoted with no bar above the pin label, applies only to TPS3840PH push-pull active-high version. RESET remains low (deasserted) as long as VDD is above the threshold ( $V_{IT-}$ ) and the manual reset signal (MR) is logic high or floating. If VDD falls below the negative threshold ( $V_{IT-}$ ) or if MR is driven low, then RESET is asserted driving the RESET pin to high voltage ( $V_{OH}$ ). When $\overline{MR}$ is again logic high and VDD is above $V_{IT+}$ the delay circuit will hold RESET high for the specified reset time delay ( $t_D$ ). When the reset time delay has elapsed, the RESET pin goes back to low voltage ( $V_{OL}$ ) #### 8.4 Device Functional Modes 表 1 summarizes the various functional modes of the device. Logic high is represented by "H" and logic low is represented by "L". **VDD** MR **RESET** RESET $VDD < V_{POR}$ Undefined Undefined Ignored $V_{POR} < V_{DD} < V_{IT}$ -(1) Ignored Н L VDD ≥ V<sub>IT-</sub> Н L L VDD ≥ V<sub>IT-</sub> Н L Н Floating L Н VDD ≥ V<sub>IT-</sub> 表 1. Truth Table #### 8.4.1 Normal Operation $(V_{DD} > V_{DD(min)})$ When VDD is greater than $V_{DD(min)}$ , the <u>reset</u> signal is determined by the voltage on the VDD pin with respect to the trip point ( $V_{IT}$ ) and the logic state of $\overline{MR}$ . - MR high: the reset signal corresponds to VDD with respect to the threshold voltage. - MR low: in this mode, the reset is asserted regardless of the threshold voltage. #### 8.4.2 VDD Between VPOR and V<sub>DD(min)</sub> When the voltage on VDD is less than the $V_{DD(min)}$ voltage, and greater than the power-on-reset voltage ( $V_{POR}$ ), the reset signal is asserted. ### 8.4.3 Below Power-On-Reset $(V_{DD} < V_{POR})$ When the voltage on VDD is lower than $V_{POR}$ , the device does not have enough bias voltage to internally pull the asserted output low or high and reset voltage level is undefined. <sup>(1)</sup> When V<sub>DD</sub> falls below V<sub>DD(MIN)</sub>, undervoltage-lockout (UVLO) takes effect and output reset is held asserted until V<sub>DD</sub> falls below V<sub>POR</sub>. ## 9 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 9.1 Application Information The following sections describe in detail how to properly use this device, depending on the requirements of the final application. #### 9.2 Typical Application #### 9.2.1 Design 1: Dual Rail Monitoring with Power-Up Sequencing A typical application for the TPS3840 is voltage rail monitoring and power-up sequencing as shown in \$\bar{\textsf{2}}\] 47. The TPS3840 can be used to monitor any rail above 1.6 V. In this design application, two TPS3840 devices monitor two separate voltage rails and sequences the rails upon power-up. The TPS3840PL30 is used to monitor the 3.3-V main power rail and the TPS3840DL16 is used to monitor the 1.8-V rail provided by the LDO for other system peripherals. The RESET output of the TPS3840PL30 is connected to the ENABLE input of the LDO. A reset event is initiated on either voltage supervisor when the VDD voltage is less than V<sub>IT-</sub> or when MR is driven low by an external source. 图 47. TPS3840 Voltage Rail Monitor and Power-Up Sequencer Design Block Diagram ## Typical Application (接下页) #### 9.2.1.1 Design Requirements This design requires voltage supervision on two separate rails: 3.3-V and 1.8-V rails. The voltage rail needs to sequence upon power up with the 3.3-V rail coming up first followed by the 1.8-V rail at least 25 ms after. | PARAMETER | DESIGN REQUIREMENT | DESIGN RESULT | |------------------------------------|------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------| | Two Rail Voltage Supervision | Monitor 3.3-V and 1.8-V rails | Two TPS3840 devices provide voltage monitoring with 1% accuracy with device options available in 0.1 V variations | | Voltage Rail Sequencing | Power up the 3.3-V rail first followed by 1.8-V rail 25 ms after | The CT capacitor on TPS38240PL28 is set to 0.047 µF for a reset time delay of 29 ms typical | | Output logic voltage | 3.3-V Open-Drain | 3.3-V Open-Drain | | Maximum device current consumption | 1 μΑ | Each TPS3840 requires 350 nA typical | #### 9.2.1.2 Detailed Design Procedure The primary constraint for this application is choosing the correct device to monitor the supply voltage of the microprocessor. The TPS3840 can monitor any voltage between 1.6 V and 10 V and is available in 0.1 V increments. Depending on how far away from the nominal voltage rail the user wants the voltage supervisor to trigger determines the correct voltage supervisor variant to choose. In this example, the first TPS3840 triggers when the 3.3-V rail falls to 3.0 V. The second TPS3840 triggers a reset when the 1.8-V rail falls to 1.6 V. The secondary constraint for this application is the reset time delay that must be at least 25 ms to allow the microprocessor, and all other devices using the 3.3-V rail, enough time to startup correctly before the 1.8-V rail is enabled via the LDO. Because a minimum time is required, the user must account for capacitor tolerance. For applications with ambient temperatures ranging from $-40^{\circ}$ C to $+125^{\circ}$ C, $C_{CT}$ can be calculated using $R_{CT}$ and solving for $C_{CT}$ in $\Delta$ 3. Solving $\Delta$ 3. For 25 ms gives a minimum capacitor value of 0.04 $\mu$ F which is rounded up to a standard value 0.047 $\mu$ F to account for capacitor tolerance. A 1- $\mu$ F decoupling capacitor is connected to the VDD pin as a good analog design <u>practice</u>. The pull-up resistor is only required for the Open-Drain device variants and is calculated to maintain the <u>RESET</u> current within the $\pm 5$ mA limit found in the <u>Recommended Operating Conditions</u>: $R_{Pull-up} = V_{Pull-up} \div 5$ mA. For this design, a standard 10- $k\Omega$ pull-up resistor is selected to <u>minimize</u> current draw when <u>RESET</u> is asserted. Keep in mind the lower the pull-up resistor, the higher $V_{OL}$ . The <u>MR</u> pin can be connected to an external signal if desired or left floating if not used due to the internal pull-up resistor to VDD. #### 9.2.1.3 Application Curves 图 48. Startup Sequence Highlighting the Delay Between 3.3V and 1.8V Rails #### 9.2.2 Design 2: Battery Voltage and Temperature Monitor A typical application for the TPS3840 is battery voltage and temperature monitoring. The TPS3840 is offered in active-low or active-high output topologies and can operate above or below the voltage threshold meaning the device can be used as an undervoltage monitor as shown in \$\mathbb{Z}\$ 49 or overvoltage monitor as shown in \$\mathbb{Z}\$ 50. The TPS3840 can be used to monitor any rail above 1.6 V. In this design application, one TPS3840DL30 monitors the 3.3-V battery voltage rail and triggers an active-low reset fault condition if the battery voltage falls below the 3-V threshold. For overvoltage monitoring, another TPS3840DL30 monitors a 2.8-V battery and triggers a logic high at the 3-V threshold plus 100 mV hysteresis so at 3.1 V. Both applications monitor the battery temperature using TMP303, a push-pull, active-high temperature switch. A temperature fault is triggered if the battery temperature falls outside of a defined window temperature range set by the TMP303 variant chosen. 图 49. Low Battery Voltage and Window Temperature Monitoring Solution 图 50. Overvoltage and Window Temperature Monitoring Solution #### 9.2.2.1 Design Requirements This design requires voltage and temperature supervision on a battery voltage rail and the requirements may differ depending on if undervoltage or overvoltage monitoring is required. For this design, both requirements are considered to show the flexibility of the TPS3840 device. The first application example shown in 249 uses TPS3840DL30, an open-drain active-low voltage supervisor to monitoring undervoltage and TMP303, a push-pull active-high window temperature switch to monitor under and over temperature. For the undervoltage application, the TPS3840DL30 is operating in the inactive logic high region so an overvoltage fault occurs when the battery voltage falls below $V_{\text{IT-}} = 3.0 \text{ V}$ or when the battery temperature is outside the range from 0°C to 60°C. The second application example uses TPS3840DL30 operating in the active-low region to monitor overvoltage and TMP303 to monitor under and over temperature. For the overvoltage requirement, the fault occurs when the battery voltage rises above 3.1 V or when the battery temperature is outside the range from 0°C to 60°C. | PARAMETER | DESIGN REQUIREMENT | DESIGN RESULT | |-------------------------------------------|----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Monitor 3.3-V battery for undervoltage condition | TPS3840 provides voltage monitoring with 1% | | Battery Voltage Supervision | Monitor 2.8-V battery for overvoltage condition | accuracy with device options available in 0.1 V variations. TPS3840DL30 triggers a reset when VDD falls below 3 V. TPS3840PH30 triggers a reset when VDD rises above 3 V plus hysteresis setting the overvoltage threshold to 3.1 V. | | Battery Temperature Supervision | Monitor battery temperature between 0°C and 60°C with 1°C resolution for undervoltage design | TMP303A monitors temperature within 0°C to 60°C with 1°C resolution. Note this is a push-pull, active-high output device. | | | Undervoltage: Active-Low, Open-Drain | TPS3840 is offered in Active-Low Open-drain, | | Output Topology | Overvoltage: Active-High, Push-Pull | Active-Low Push-Pull, and Active-High Push-Pull topologies | | Maximum device current consumption | 10 μΑ | TPS3840 requires 350 nA (typical) and TMP303 requires 3.5 µA (typical) | | Delay when returning from fault condition | Delay of at least 6 seconds when returning from the fault to prevent operation in fault conditions | C <sub>CT</sub> = 10 μF sets 6.18 second delay | #### 9.2.2.2 Detailed Design Procedure The primary constraint for this application is choosing the correct device to monitor the battery supply voltage. The TPS3840 can monitor any voltage between 1.6 V and 10 V and is available in 0.1 V increments. Depending on how far away from the nominal voltage rail the user wants the voltage supervisor to trigger determines the correct voltage supervisor variant to choose. In this design example, the TPS3840DL30 is chosen for both the undervoltage and overvoltage monitoring. For undervoltage monitoring, the undervoltage fault occurs when the 3.3-V rail falls to 3 V and for the overvoltage monitoring, the overvoltage fault occurs when the 2.8-V rail rises above the 3-V threshold ( $V_{IT}$ ) plus 100mV hysteresis ( $V_{HYS}$ ). It's important to note that in the undervoltage application, the TPS3840 RESET output is logic high during normal conditions whereas in the overvoltage application, the TPS3840 RESET output is logic low during normal conditions which is the reason a single device can be used for either type of monitoring depending on the logic required at the output. The opposite RESET output logic is offered in the push-pull, active-high device TPS3840PH noted with the RESET output. The secondary constraint for this application is the battery temperature monitoring accomplished by the TMP303A. Typical Lithium Ion battery discharge temperature range is 0°C to 60°C which is accomplished by the 'A' variante of TMP303A. The TMP303A triggers a fault to the MR pin of the TPS3840 or directly to the battery charger whenever the temperature is outside of the temperature range. The TMP303A offers 1°C resolution to meet the high resolution requirement. Because the undervoltage monitor design uses TMP303A, a push-pull active-high output device, an additional inverter is required before the MR pin because during normal operation, the TMP303 output is low but the MR pin must be logic high during normal operation. If using two TPS3840 devices for both undervoltage and overvoltage monitoring on the same battery, only one single temperature monitoring device is required. The last constraint is the RESET/RESET time delay set by C<sub>CT</sub>. For applications with ambient temperatures ranging from -40°C to +125°C, C<sub>CT</sub> can be calculated using R<sub>CT</sub> and solving for C<sub>CT</sub> in 公式 2. By choosing a standard 10% capacitor value of 10 µF ensures the RESET/RESET time delay will be at least 6 seconds. Note: active-low devices use the output label RESET and active-high devices use the output label RESET. A 0.1- $\mu$ F decoupling capacitor is connected to the VDD pin as a good analog design practice. The pull-up resistor is only required for the Open-Drain device variants and is calculated to maintain the RESET current within the $\pm 5$ mA limit found in the Recommended Operating Conditions: $R_{Pull-up} = V_{Pull-up} \div 5$ mA. For this design, a 1-M $\Omega$ pull-up resistor is selected to minimize current draw when RESET is asserted and to prevent the battery from unnecessary discharge. Keep in mind the lowering the pull-up resistor, increases $V_{OL}$ and $I_{OUT}$ . The $\overline{MR}$ pin is used for a second fault condition provided by the temperature switch. #### 9.2.3 Design 3: Fast Start Undervoltage Supervisor with Level-shifted Input A typical application for the TPS3840 is a fast startup undervoltage supervisor that operates with an input power supply higher than the recommended maximum of 10 V through the use of a resistor divider at the input as shown in ₹ 51. The TPS3840 can be used to monitor any rail above 1.6 V and only requires maximum 350 μs upon startup before the device can begin monitoring a voltage. In this design application, a TPS3840 monitors a 12-V rail and triggers a reset fault condition if the voltage rail voltage drops below 10 V using a TPS3840 device with V<sub>IT</sub>, of 4.9 V. This design also accounts for a wide input range in the case the 12-V rail rises higher, the resistor divider is set so that the voltage at the VDD pin never exceeds 10 V. The resistor values must not be so large that the external resistor divider affects the accuracy or operation of the device. TPS3840 is available in both active-low and active-high topologies providing the flexibility to monitor undervoltage or overvoltage with either output logic. This design uses the active-low, open-drain TPS3840DL49 variant so that when the undervoltage condition occurs, that is when the voltage at VDD pin falls below the voltage threshold set by the external resistor divider, the output transitions to logic-low and can be used to flag an undervoltage condition or used to connect to the ENABLE of the next device to shut it off as a logic low on an ENABLE pin typically disables the device. In this design, the output of the TPS3840 simply connects to a MCU to flag an undervoltage condition. 图 51. Fast Start Undervoltage Supervisor with Level-shifted Input #### 9.2.3.1 Design Requirements This design requires voltage supervision on a 12-V power supply voltage rail with possibility of the 12-V rail rising up as high as 18 V. The undervoltage fault occurs when the power supply voltage drops below 10 V. | PARAMETER | DESIGN REQUIREMENT | DESIGN RESULT | |-------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Power Rail Voltage Supervision | Monitor 12-V power supply for undervoltage condition, trigger a undervoltage fault at 10 V. | TPS3840 provides voltage monitoring with 1% accuracy with device options available in 0.1 V variations. The TPS3840 monitors voltages above 1.6 V. | | Maximum Input Power | Operate with power supply input up to 18 V. | The TPS3840 limits VDD to 10 V but can monitor voltages higher than the maximum VDD voltage with the use of an external resistor divider. | | Output logic voltage | 3.3-V Open-Drain | 3.3-V Open-Drain | | Maximum device current consumption | 35 μA when power supply is at 18 V maximum | TPS3840 requires 350 nA (typical) and the external resistor divider will also consume current. There is a tradeoff between current consumption and voltage monitor accuracy but generally set the resistor divider to consume 100 times current into VDD. | | Voltage Monitor Accuracy | Typical voltage monitor accuracy of 2.5%. This allows the voltage threshold to range between 11.75 V and 10.25 V. | The TPS3840 has 1% typical voltage monitor accuracy. By decreasing the ratio of resistor values, the resistor divider will consume more current but the accuracy will increase. The resistor tolerance also needs to be accounted for. | | Delay when returning from fault condition | RESET delay of at least 200 ms when returning from a undervoltage fault. | C <sub>CT</sub> = 0.33 μF sets 204 ms delay | #### 9.2.3.2 Detailed Design Procedure The primary constraint for this application is monitoring a 12-V rail while preventing the VDD pin on TPS3840 from exceeding the recommended maximum of 10 V. This is accomplished by sizing the resistor divider so that when the 12-V rail drops to 10 V, the VDD pin for TPS3840 will be at 4.9 V which is the $V_{IT}$ threshold for triggering a undervoltage condition for TPS3840DL49 as shown in 公式 7. $$V_{\text{rail\_trigger}} = V_{\text{IT-}} \times (R_{\text{bottom}} \div (R_{\text{top}} + R_{\text{bottom}}))$$ (7) where $V_{rail\_trigger}$ is the trigger voltage of the rail being monitored, $V_{IT}$ is the falling threshold on the VDD pin of TPS3840, and $R_{top}$ and $R_{bottom}$ are the top and bottom resistors of the external resistor divider. $V_{IT}$ is fixed per device variant and is 4.9 V for TPS3840DL49. Substituting in the values from 8.51, the undervoltage trigger threshold for the rail is set to 10.045 V. Since the undervoltage trigger of 10 V on the rail corresponds to 4.9 V undervoltage threshold trigger of the TPS3840 device, there is plenty of room for the rail to rise up while maintaining less than 10 V on the VDD pin of the TPS3840. 公式 8 shows the maximum rail voltage that still meets the 10 V maximum at the VDD pin for TPS3840. $$V_{\text{rail max}} = 10 \times (10,000 \div (10,500 + 10,000)) = 20.5 \text{ V}$$ (8) This means the monitored voltage rail can go as high as 20.5 V and still not violate the recommended maximum for the VDD pin on TPS3840. This is useful when monitoring a voltage rail that has a wide range that may go much higher than the nominal rail voltage such as in this case with the specification that the 12-V rail can go as high as 18 V. Notice that the resistor values chosen are less than $100 \text{k}\Omega$ to preserve the accuracy set by the internal resistor divider. Good design practice recommends using a $0.1 \text{-}\mu\text{F}$ capacitor on the VDD pin and this capacitance may need to increase when using an external resistor divider. #### 9.2.4 Design 4: Voltage Monitor with Back-up Battery Switchover A typical application for the TPS3840 is to monitor a voltage rail and switch the power to a back-up battery if the main supply is in undervoltage condition. Because systems that utilize a back-up battery tend to require low quiescent current, TPS3840 serves as the perfect solution as this device only requires 350 nA typically. The TPS3840 monitors the main power rail via the VDD pin and when the main power rail falls, the RESET output asserts causing a switch to close on the back-up battery rail. The diodes provide an ORing logic function to prevent reverse leakage and to allow either rail to connect to the output depending on the status of the main voltage rail. 图 52. Voltage Monitor with Back-up Battery Switchover Solution #### 9.2.4.1 Design Requirements This design requires voltage supervision on a 5-V main supply voltage rail and when the main rail fails, switch to a back-up battery supply to prevent complete power loss in the system. The System Output must remain above 1.8 V even when the main supply completely fails. The design requires less than 500 nA of total current consumption and must prevent battery leakage when the battery is not being used. When the system is using the back-up battery and the main supply voltage rail comes back up, the system must switch back to the main power supply in less than 100 µs to save battery power. | PARAMETER | DESIGN REQUIREMENT | DESIGN RESULT | | | | | | |----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | Main Supply Voltage Supervision | Monitor 5-V main supply for undervoltage condition. When main supply drops below 3 V, switch to back-up battery. | TPS3840 provides voltage monitoring with 1% accuracy with device options available in 0.1 V variations. This design uses TPS3840PL30 to set the undervoltage trigger at 3 V. | | | | | | | Batck-up Battery Switchover | When undervoltage occurs on the main supply voltage rail, switch to the back-up batter. | When undervoltage occurs on the main supply rail, the PMOS switch closes allowing the back-up battery to connect to the system output. The diodes prevent reverse leakage and allow either power supply to connect to the system output. | | | | | | | Main Power Supply to Back-up<br>Battery Switch Response Time | No more than 50 µs to switch to the back-up battery when the main power supply falls to undervoltage condition. | TPS3840 provides a propagation delay for VDD falling below the undervoltage threshold (t <sub>P_HL</sub> ) of 50 µs maximum to meet the requirement. | | | | | | | Back-up Battery to Main Power<br>Supply Switch Back Response<br>Time | Less than 100 µs when switching from back-up battery back to main power supply when undervoltage condition is removed. | By leaving $\overline{MR}$ disconnected, the $\overline{RESET}$ delay is set to a maximum of 50 $\mu$ s to meet the requirement. | | | | | | | Device Current Consumption | 500 nA | TPS3840 requires 350 nA (typical) | | | | | | | System Output Voltage | System Output must remain above 1.8 V in all cases | When the main 5-V rail is connected, the System Output will be the rail voltage minus a diode voltage drop so at least 3 V - 0.7 V ~ 2.3 V. When the voltage rail drops below 3 V, the back-up battery switches into the system and the System Output becomes the battery voltage minus a diode voltage drop so 3.3 V - 0.7 V ~ 2.6 V. The threshold at which the battery switches into the system directly depends on the TPS3840 variant chosen. | | | | | | #### 9.2.4.2 Detailed Design Procedure The primary constraints for this application are choosing the correct device variant for the monitored voltage and deciding the preferred solution to switch the back-up battery in and out of the system. For this design, the TPS3840PL30 provides an active-low, push-pull output topology that turns on the PFET when the 5-V rail monitored by VDD drops to 3.0 V. The diodes logically OR the power supply with the back-up battery and prevents reverse current leakage. Using this solution, the System Output remains above 1.8 V in all circumstances unless both the 5-V rail and back-up battery fail. The System Output voltage will follow the 5-V rail minus a diode drop until the 5-V rail drops to 3 V then the back-up battery switches into the system providing 3.3 V minus a diode drop to the System Output. When the 5-V rail comes back above 3.1 V accounting for hysteresis, the PFET turns off to disconnect the back-up battery from the system. Since this design disconnects the battery when not being used, this solution maximizes battery life. #### 9.2.5 Application Curve: TPS3840EVM These application curves are taken with the *TPS3840EVM*. Please see the *TPS3840EVM User Guide* for more information. 图 53. TPS3840EVM RESET Time Delay (t<sub>D</sub>) with No 图 Capacitor 图 54. TPS3840EVM RESET Time Delay (t<sub>D</sub>) with 0.01-µF Capacitor 图 55. TPS3840EVM RESET Time Delay (t<sub>D</sub>) with 1-µF Capacitor ## 10 Power Supply Recommendations These devices are designed to operate from an input supply with a voltage range between 1.5 V and 10 V. TI recommends an input supply capacitor between the VDD pin and GND pin. This device has a 12-V absolute maximum rating on the VDD pin. If the voltage supply providing power to VDD is susceptible to any large voltage transient that can exceed 12 V, additional precautions must be taken. #### 11 Layout #### 11.1 Layout Guidelines Make sure that the connection to the VDD pin is low impedance. Good analog design practice recommends placing a minimum 0.1-µF ceramic capacitor as near as possible to the VDD pin. If a capacitor is not connected to the CT pin, then minimize parasitic capacitance on this pin so the rest time delay is not adversely affected. - Make sure that the connection to the VDD pin is low impedance. Good analog design practice is to place a >0.1-μF ceramic capacitor as near as possible to the VDD pin. - If a C<sub>CT</sub> capacitor is used, place these components as close as possible to the CT pin. If the CT pin is left unconnected, make sure to minimize the amount of parasitic capacitance on the pin to <5 pF.</li> - Place the pull-up resistors on RESET pin as close to the pin as possible. #### 11.2 Layout Example The layout example in shows how the TPS3840 is laid out on a printed circuit board (PCB) with a user-defined delay. Vias used to connect pins for application-specific connections 图 56. TPS3840 Recommended Layout ## 12 器件和文档支持 ## 12.1 器件命名规则 表 2 显示了如何根据器件型号来解译器件的功能 表 2. 器件命名约定 | 说明 | 命名规则 | 值 | |------------|-----------|-------------------| | 器件型号 | TPS3840 | TPS3840 | | 型号代码(输出拓扑) | DL | 漏极开路,低电平有效 | | | PH | 推挽,高电平有效 | | | PL | 推挽,低电平有效 | | 检测电压选项 | ## (两个字符) | 示例: 16 表示 1.6V 阈值 | | 封装 | DBV | SOT23-5 | | 卷带 | R | 大卷带 | 表 3 显示了 TPS3840 的可能型号。有关所显示的其他选项的详细信息和供货情况,请联系德州仪器 (TI);最低订购量适用。 表 3. 器件阈值 | | 产品 | | 电压阈值 (V <sub>IT-</sub> ) | 迟滞 (V <sub>HYST</sub> ) | |-------------|-------------|-------------|--------------------------|-------------------------| | 漏极开路,低电平有效 | 推挽,低电平有效 | 推挽,高电平有效 | 典型值 (V) | 典型值 (V) | | TPS3840DL16 | TPS3840PL16 | TPS3840PH16 | 1.6 | 0.100 | | TPS3840DL17 | TPS3840PL17 | TPS3840PH17 | 1.7 | 0.100 | | TPS3840DL18 | TPS3840PL18 | TPS3840PH18 | 1.8 | 0.100 | | TPS3840DL19 | TPS3840PL19 | TPS3840PH19 | 1.9 | 0.100 | | TPS3840DL20 | TPS3840PL20 | TPS3840PH20 | 2.0 | 0.100 | | TPS3840DL21 | TPS3840PL21 | TPS3840PH21 | 2.1 | 0.100 | | TPS3840DL22 | TPS3840PL22 | TPS3840PH22 | 2.2 | 0.100 | | TPS3840DL23 | TPS3840PL23 | TPS3840PH23 | 2.3 | 0.100 | | TPS3840DL24 | TPS3840PL24 | TPS3840PH24 | 2.4 | 0.100 | | TPS3840DL25 | TPS3840PL25 | TPS3840PH25 | 2.5 | 0.100 | | TPS3840DL26 | TPS3840PL26 | TPS3840PH26 | 2.6 | 0.100 | | TPS3840DL27 | TPS3840PL27 | TPS3840PH27 | 2.7 | 0.100 | | TPS3840DL28 | TPS3840PL28 | TPS3840PH28 | 2.8 | 0.100 | | TPS3840DL29 | TPS3840PL29 | TPS3840PH29 | 2.9 | 0.100 | | TPS3840DL30 | TPS3840PL30 | TPS3840PH30 | 3.0 | 0.100 | | TPS3840DL31 | TPS3840PL31 | TPS3840PH31 | 3.1 | 0.100 | | TPS3840DL32 | TPS3840PL32 | TPS3840PH32 | 3.2 | 0.200 | | TPS3840DL33 | TPS3840PL33 | TPS3840PH33 | 3.3 | 0.200 | | TPS3840DL34 | TPS3840PL34 | TPS3840PH34 | 3.4 | 0.200 | | TPS3840DL35 | TPS3840PL35 | TPS3840PH35 | 3.5 | 0.200 | | TPS3840DL36 | TPS3840PL36 | TPS3840PH36 | 3.6 | 0.200 | | TPS3840DL37 | TPS3840PL37 | TPS3840PH37 | 3.7 | 0.200 | | TPS3840DL38 | TPS3840PL38 | TPS3840PH38 | 3.8 | 0.200 | | TPS3840DL39 | TPS3840PL39 | TPS3840PH39 | 3.9 | 0.200 | | TPS3840DL40 | TPS3840PL40 | TPS3840PH40 | 4.0 | 0.200 | | TPS3840DL41 | TPS3840PL41 | TPS3840PH41 | 4.1 | 0.200 | | TPS3840DL42 | TPS3840PL42 | TPS3840PH42 | 4.2 | 0.200 | | TPS3840DL43 | TPS3840PL43 | TPS3840PH43 | 4.3 | 0.200 | | TPS3840DL44 | TPS3840PL44 | TPS3840PH44 | 4.4 | 0.200 | #### 表 3. 器件阈值 (接下页) | | 电压阈值 (V <sub>IT-</sub> ) | 迟滞 (V <sub>HYST</sub> ) | | | |-------------|--------------------------|-------------------------|---------|---------| | 漏极开路,低电平有效 | 推挽,低电平有效 | 推挽,高电平有效 | 典型值 (V) | 典型值 (V) | | TPS3840DL45 | TPS3840PL45 | TPS3840PH45 | 4.5 | 0.200 | | TPS3840DL46 | TPS3840PL46 | TPS3840PH46 | 4.6 | 0.200 | | TPS3840DL47 | TPS3840PL47 | TPS3840PH47 | 4.7 | 0.200 | | TPS3840DL48 | TPS3840PL48 | TPS3840PH48 | 4.8 | 0.200 | | TPS3840DL49 | TPS3840PL49 | TPS3840PH49 | 4.9 | 0.200 | #### 12.2 社区资源 The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 12.3 商标 E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 12.4 静电放电警告 ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可能会损坏集成电路。 ESD 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。 #### 12.5 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. #### 13 机械、封装和可订购信息 以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且 不会对此文档进行修订。如需获取此数据表的浏览器版本,请查阅左侧的导航栏。 www.ti.com 25-Dec-2022 ### **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | TPS3840DL16DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | DL16 | Samples | | TPS3840DL17DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | DL17 | Samples | | TPS3840DL18DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | DL18 | Samples | | TPS3840DL19DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | DL19 | Samples | | TPS3840DL20DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | DL20 | Samples | | TPS3840DL22DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | DL22 | Samples | | TPS3840DL24DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | DL24 | Samples | | TPS3840DL25DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | DL25 | Samples | | TPS3840DL27DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | DL27 | Samples | | TPS3840DL28DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | DL28 | Samples | | TPS3840DL29DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | DL29 | Samples | | TPS3840DL30DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | DL30 | Samples | | TPS3840DL31DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | DL31 | Samples | | TPS3840DL35DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | DL35 | Samples | | TPS3840DL40DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | DL40 | Samples | | TPS3840DL42DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | DL42 | Samples | | TPS3840DL44DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | DL44 | Samples | | TPS3840DL45DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | DL45 | Samples | | TPS3840DL46DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | DL46 | Samples | | TPS3840DL49DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | DL49 | Samples | www.ti.com 25-Dec-2022 | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | TPS3840PH18DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | PH18 | Samples | | TPS3840PH19DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | PH19 | Samples | | TPS3840PH27DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | PH27 | Samples | | TPS3840PH30DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | PH30 | Samples | | TPS3840PH40DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | PH40 | Samples | | TPS3840PH45DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | PH45 | Samples | | TPS3840PH49DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | PH49 | Samples | | TPS3840PL16DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | PL16 | Samples | | TPS3840PL18DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | PL18 | Samples | | TPS3840PL20DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | PL20 | Samples | | TPS3840PL25DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | PL25 | Samples | | TPS3840PL26DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | PL26 | Samples | | TPS3840PL27DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | PL27 | Samples | | TPS3840PL28DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | PL28 | Samples | | TPS3840PL29DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | PL29 | Samples | | TPS3840PL30DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | PL30 | Samples | | TPS3840PL31DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | PL31 | Samples | | TPS3840PL33DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | PL33 | Samples | | TPS3840PL34DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | PL34 | Samples | | TPS3840PL41DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | PL41 | Samples | | TPS3840PL42DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | PL42 | Samples | ### PACKAGE OPTION ADDENDUM www.ti.com 25-Dec-2022 | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | | | | | | | | (6) | | | | | | TPS3840PL43DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | PL43 | Samples | | TPS3840PL45DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | PL45 | Samples | | TPS3840PL48DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | PL48 | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ## **PACKAGE OPTION ADDENDUM** www.ti.com 25-Dec-2022 #### OTHER QUALIFIED VERSIONS OF TPS3840: Automotive : TPS3840-Q1 NOTE: Qualified Version Definitions: • Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects www.ti.com 18-Feb-2023 #### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | Pins | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS3840DL16DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840DL16DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840DL17DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840DL17DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840DL18DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840DL18DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840DL19DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840DL19DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840DL20DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840DL20DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840DL22DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840DL24DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840DL24DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840DL25DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840DL27DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840DL27DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | ## PACKAGE MATERIALS INFORMATION | Device | Package<br>Type | Package<br>Drawing | Pins | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS3840DL28DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840DL28DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840DL29DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840DL29DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840DL30DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840DL30DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840DL31DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840DL31DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840DL35DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840DL35DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840DL40DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840DL40DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840DL42DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840DL42DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840DL44DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840DL44DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840DL45DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840DL45DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840DL46DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840DL46DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840DL49DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840DL49DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840PH18DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840PH18DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840PH19DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840PH19DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840PH27DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840PH27DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840PH30DBVR | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.3 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840PH30DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840PH40DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840PH40DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840PH45DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840PH45DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840PH49DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840PH49DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840PL16DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840PL16DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840PL18DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840PL18DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840PL20DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | ## PACKAGE MATERIALS INFORMATION | Device | Package<br>Type | Package<br>Drawing | Pins | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS3840PL20DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840PL25DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840PL25DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840PL26DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840PL26DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840PL27DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840PL27DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840PL28DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840PL28DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840PL29DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840PL29DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840PL30DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840PL30DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840PL34DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840PL34DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840PL42DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840PL42DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840PL43DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840PL43DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840PL45DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840PL45DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840PL48DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS3840PL48DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-----------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPS3840DL16DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840DL16DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840DL17DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840DL17DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840DL18DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840DL18DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840DL19DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840DL19DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840DL20DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840DL20DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840DL22DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840DL24DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840DL24DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840DL25DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840DL27DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840DL27DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840DL28DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840DL28DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | ## PACKAGE MATERIALS INFORMATION | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-----------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPS3840DL29DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840DL29DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840DL30DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840DL30DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840DL31DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840DL31DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840DL35DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840DL35DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840DL40DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840DL40DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840DL42DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840DL42DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840DL44DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840DL44DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840DL45DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840DL45DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840DL46DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840DL46DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840DL49DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840DL49DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840PH18DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840PH18DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840PH19DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840PH19DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840PH27DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840PH27DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840PH30DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | | TPS3840PH30DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840PH40DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840PH40DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840PH45DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840PH45DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840PH49DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840PH49DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840PL16DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840PL16DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840PL18DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840PL18DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840PL20DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840PL20DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840PL25DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840PL25DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840PL26DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | ## PACKAGE MATERIALS INFORMATION | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-----------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPS3840PL26DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840PL27DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840PL27DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840PL28DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840PL28DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840PL29DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840PL29DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840PL30DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840PL30DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840PL34DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840PL34DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840PL42DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840PL42DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840PL43DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840PL43DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840PL45DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840PL45DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840PL48DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TPS3840PL48DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | SMALL OUTLINE TRANSISTOR #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC MO-178. - 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side. SMALL OUTLINE TRANSISTOR NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE TRANSISTOR NOTES: (continued) <sup>7.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. <sup>8.</sup> Board assembly site may have different recommendations for stencil design. ### 重要声明和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023,德州仪器 (TI) 公司 ## **X-ON Electronics** Largest Supplier of Electrical and Electronic Components Click to view similar products for Supervisory Circuits category: Click to view products by Texas Instruments manufacturer: Other Similar products are found below: NCP304LSQ40T1G CAT853STBI-T3 CAT1320LI-25-G NCP348MTTBG NCV302HSN45T1G STM6710FWB7F PT7M6127NLTA3EX N84C161WD42TG NCV303LSN09T1G BD48E43G-TR LTC2912CTS8-2#TRPBF TLV809EA29DPWR UCD90160ARGCR KA49517AVB LTC2950ITS8-1#TRPBF LTC2955CDDB-1#TRPBF LTC2955ITS8-2#TRPBF LTC2950CTS8-2#TRPBF GL7101AN GL7101SN SY6370FDTC TPS37A010122DSKRQ1 TPS3703A4085DSERQ1 MAX6342LUT+T APX803S-31SR-7 APX809S05-46SR-7 APX810S0046SR-7 APX803L20-23SA-7 APX803S00-23SR-7 APX803L20-31SA-7 APX803L20-12SA-7 APX810S05-40SA-7 APX810S00-40SR-7 APX803S05-23SR-7 APX803S05-31SR-7 APX809S05-44SR-7 APX803L20-15SA-7 APX803S05-44SA-7 APX810S05-26SR-7 APX803S05-44SR-7 APX803S00-46SR-7 APX803L40-27SA-7 APX803L20-45SA-7 APX810S00-23SA-7 APX803L40-13SA-7 GC705AD GC708AD GC706AD TPS37A543222DSKRQ1 APX803L40-25SA-7