









#### TCAN1044A-Q1, TCAN1044AV-Q1

ZHCSO44C - FEBRUARY 2021 - REVISED DECEMBER 2021

# 具有待机模式和故障保护功能的 TCAN1044A-Q1 和 TCAN1044AV-Q1 汽车类 CAN FD 收发器

### 1 特性

- 符合面向汽车应用的 AEC-Q100(1级)标准
- 符合 ISO 11898-2:2016 物理层标准要求
- 提供功能安全
  - 可帮助进行功能安全系统设计的文档
- 支持传统 CAN 和经优化的 CAN FD 性能(数据速 率为 2、5 和 8Mbps)
  - 具有较短的对称传播延迟时间,可增加时序裕量
- TCAN1044AV I/O 电压范围支持 1.7V 至 5.5V
- 支持 12V 和 24V 电池应用
- 接收器共模输入电压:±12V
- 保护特性:
  - 总线故障保护: ±58V
  - 欠压保护
  - TXD 显性超时 (DTO)
    - 数据速率低至 9.2kbps
  - 热关断保护 (TSD)
- 工作模式:
  - 正常模式
  - 支持远程唤醒请求功能的低功耗待机模式
- 优化了未上电时的性能
  - 总线和逻辑引脚为高阻抗(运行总线或应用上无 负载)
  - 支持热插拔:在总线和 RXD 输出上可实现上电/ 断电无干扰运行
- 小型 8 引脚 SOIC SOT-23 和无引线 VSON-8 封 装,提高了自动光学检测 (AOI) 能力

### 2 应用

- 汽车和运输
  - 车身控制模块
  - 汽车网关
  - 高级驾驶辅助系统 (ADAS)
  - 信息娱乐系统

### 3 说明

TCAN1044A-Q1 和 TCAN1044AV-Q1 是高速控制器局 域网 (CAN) 收发器,满足 ISO 11898-2:2016 高速 CAN 规范的物理层要求。

此类收发器具有经过认证的电磁兼容性 (EMC),是数 据速率高达 5 兆位/秒 (Mbps) 的传统 CAN 和 CAN FD 网络的理想选择。这些器件可以在更简单的网络中实现 高达 8Mbps 的运行速度。TCAN1044AV-Q1 包括通过 Vio 引脚实现的内部逻辑电平转换功能,允许将收发器 I/O 直接连接到 1.8V、2.5V、3.3V 或 5V 逻辑电平。 该收发器支持低功耗待机模式,并且可通过符合 ISO 11898-2:2016 所定义唤醒模式 (WUP) 的 CAN 来唤 醒。

此外,该收发器还支持热关断 (TSD)、TXD 显性超时 (DTO)、电源欠压检测和 ±58V 的总线故障保护。这些 器件定义了电源欠压或浮动引脚情况下的失效防护行 为。这些收发器不仅采用业界通用 SOIC-8 和 VSON-8 封装,而且还提供节省空间的小尺寸 SOT-23 封装选 项。

#### 器件信息

| 器件型号                          | 封装 <sup>(1)</sup> | 封装尺寸(标称值)       |  |  |  |
|-------------------------------|-------------------|-----------------|--|--|--|
| TCAN4044A O4                  | SOIC (D)          | 4.90mm x 3.91mm |  |  |  |
| TCAN1044A-Q1<br>TCAN1044AV-Q1 | VSON (DRB)        | 3.00mm x 3.00mm |  |  |  |
| 10/11/04-1/10 &1              | SOT-23 (DDF)      | 2.90mm x 1.60mm |  |  |  |

(1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附 录。



简化版原理图



### **Table of Contents**

| 1 特性                                 | 1  | 9.1 Overview                          | 14              |
|--------------------------------------|----|---------------------------------------|-----------------|
| . · · ·<br>2 应用                      |    | 9.2 Functional Block Diagram          | 15              |
| - <del></del>                        |    | 9.3 Feature Description               | 15              |
| 4 Revision History                   |    | 9.4 Device Functional Modes           | 19              |
| 5 Device Comparison                  |    | 10 Application Information Disclaimer | 22              |
| 6 Pin Configuration and Functions    |    | 10.1 Application Information          | <u>22</u>       |
| 7 Specifications                     |    | 10.2 Typical Application              | 22              |
| 7.1 Absolute Maximum Ratings         |    | 10.3 System Examples                  | 24              |
| 7.2 ESD Ratings                      |    | 11 Power Supply Recommendations       | <mark>24</mark> |
| 7.3 ESD Ratings - IEC Specifications |    | 12 Layout                             |                 |
| 7.4 Recommended Operating Conditions |    | 12.1 Layout Guidelines                |                 |
| 7.5 Thermal Characteristics          |    | 12.2 Layout Example                   | 25              |
| 7.6 Supply Characteristics           |    | 13 Device and Documentation Support   | <mark>26</mark> |
| 7.7 Dissipation Ratings              |    | 13.1 接收文档更新通知                         | 26              |
| 7.8 Electrical Characteristics       |    | 13.2 支持资源                             | 26              |
| 7.9 Switching Characteristics        | 8  | 13.3 Trademarks                       |                 |
| 7.10 Typical Characteristics         |    | 13.4 Electrostatic Discharge Caution  | 26              |
| 8 Parameter Measurement Information  | 11 | 13.5 术语表                              |                 |
| 9 Detailed Description               | 14 |                                       |                 |
| <u>-</u>                             |    |                                       |                 |
|                                      |    |                                       |                 |
| 4 Davisian History                   |    |                                       |                 |
| 4 Revision History                   |    |                                       |                 |
| 注:以前版本的页码可能与当前版本的页码不同                |    |                                       |                 |
|                                      |    |                                       |                 |

| Changes from Revision B (October 2021) to Revision C (December 2021) | Page |
|----------------------------------------------------------------------|------|
| • Changed I <sub>CC</sub> (mA) to I <sub>CC</sub> (μA) in 图 7-3      | 10   |
| • Changed I <sub>IO</sub> (mA) to I <sub>IO</sub> (μA) in 图 7-4      |      |
| Changes from Revision A (July 2021) to Revision B (October 2021)     | Page |
| • 删除了 D 和 DDF 封装的产品预览(在器件信息表中)                                       | 1    |
| Changes from Revision * (February 2021) to Revision A (July 2021)    | Page |
| • 将文档状态从: <i>预告信息</i> 更改为 <i>量产</i> 数据                               | 1    |



### **5 Device Comparison**

### 表 5-1. Device Comparison Table

| Part Number   | Low Voltage I/O Logic Support on Pin 5 | Pin 8 Mode Selection               |
|---------------|----------------------------------------|------------------------------------|
| TCAN1044A-Q1  | No                                     | Low Power Standby Mode with Remote |
| TCAN1044AV-Q1 | Yes                                    | Wake                               |

# **6 Pin Configuration and Functions**



图 6-1. DDF Package, 8-Pin SOT, Top View

图 6-2. D Package, 8-Pin SOIC, Top Vlew



图 6-3. DRB Package, 8-Pin VSON, Top View

表 6-1. Pin Functions

|                                                                                  | Pins | Type                                                        | Description                                                                                                   |  |
|----------------------------------------------------------------------------------|------|-------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|--|
| Name                                                                             | No.  | Туре                                                        |                                                                                                               |  |
| TXD                                                                              | 1    | Digital Input                                               | CAN transmit data input; integrated pull-up                                                                   |  |
| GND                                                                              | 2    | GND                                                         | Ground connection                                                                                             |  |
| V <sub>CC</sub> 3 Supply 5-V supply voltage                                      |      |                                                             |                                                                                                               |  |
| RXD 4 Digital Output CAN receive data output, tri-stated when device powered off |      | CAN receive data output, tri-stated when device powered off |                                                                                                               |  |
| NC 5                                                                             |      | _                                                           | Not internally connected; Devices without V <sub>IO</sub>                                                     |  |
| V <sub>IO</sub>                                                                  | 3    | Supply                                                      | I/O supply voltage for devices with suffix 'V'                                                                |  |
| CANL                                                                             | 6    | Bus IO                                                      | Low-level CAN bus input/output line                                                                           |  |
| CANH                                                                             | 7    | Bus IO                                                      | High-level CAN bus input/output line                                                                          |  |
| STB                                                                              | 8    | Digital Input                                               | Standby input for mode control; integrated pull-up                                                            |  |
| Thermal Pad (VSON only)                                                          |      | _                                                           | Connect the thermal pad to any internal PCB ground plane using multiple vias for optimal thermal performance. |  |

### 7 Specifications

### 7.1 Absolute Maximum Ratings

(1)(2)

|                          |                                                | MIN   | MAX | UNIT |
|--------------------------|------------------------------------------------|-------|-----|------|
| V <sub>CC</sub>          | Supply voltage                                 | - 0.3 | 6   | V    |
| V <sub>IO</sub>          | Supply voltage I/O level shifter               | - 0.3 | 6   | V    |
| V <sub>BUS</sub>         | CAN Bus I/O voltage                            | - 58  | 58  | V    |
| V <sub>DIFF</sub>        | Max differential voltage between CANH and CANL | - 45  | 45  | V    |
| V <sub>Logic_Input</sub> | Logic input terminal voltage                   | - 0.3 | 6   | V    |
| V <sub>RXD</sub>         | RXD output terminal voltage range              | - 0.3 | 6   | V    |
| I <sub>O(RXD)</sub>      | RXD output current                             | - 8   | 8   | mA   |
| T <sub>J</sub>           | Junction temperature                           | - 40  | 165 | °C   |
| T <sub>STG</sub>         | Storage temperature                            | - 65  | 150 | °C   |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

### 7.2 ESD Ratings

|                    |                                                                                                                                                                                                                                                       |                     |                                          | VALUE | UNIT |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------------------------------------------|-------|------|
| V <sub>ESD</sub> I |                                                                                                                                                                                                                                                       | HBM cla<br>all pins | HBM classification level 3A for all pins | ±4000 | V    |
|                    | Electrostatic discharge  Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> HBM classification level 3B for global pins CANH and CANL with respect to GND  Charged-device model (CDM), per AEC Q100-011 CDM classification level C5 for all pins | ±10000              | V                                        |       |      |
|                    |                                                                                                                                                                                                                                                       |                     |                                          | ±750  | V    |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

### 7.3 ESD Ratings - IEC Specifications

|                  |                                                 |                          |                                                                   | VALUE  | UNIT |
|------------------|-------------------------------------------------|--------------------------|-------------------------------------------------------------------|--------|------|
|                  |                                                 |                          | Unpowered contact discharge per ISO 10605 <sup>(1)</sup>          |        | V    |
| V <sub>ESD</sub> | System level Electrostatic discharge            |                          | SAE J2962-2 per ISO 10605<br>Powered Contact Discharge            | ±8000  | V    |
|                  |                                                 | CAN bus terminals to GND | SAE J2962-2 per ISO 10605<br>Powered Air Discharge <sup>(2)</sup> | ±15000 | V    |
|                  |                                                 |                          | Pulse 1                                                           | - 100  | V    |
|                  | Transient voltage per ISO 7637-2 <sup>(3)</sup> |                          | Pulse 2a                                                          | 75     | V    |
| $V_{Tran}$       | Transient voltage per 130 7037-209              |                          | Pulse 3a                                                          | - 150  | V    |
|                  |                                                 |                          | Pulse 3b                                                          | 100    | V    |
|                  | Transient voltage per ISO 7637-3 <sup>(4)</sup> |                          | DCC slow transient pulse                                          | ±30    | V    |

- (1) Tested according to IEC 62228-3:2019 CAN Transceivers.
- (2) Results given here are specific to the SAE J2962-2 Communication Transceivers Qualification Requirements CAN. Testing performed by OEM approved independent third party, EMC report available upon request.
- (3) Tested according to IEC 62228-3:2019 CAN Transceivers.
- (4) Tested according to SAE J2962-2.

### 7.4 Recommended Operating Conditions

|                 |                | MIN | NOM | MAX | UNIT |
|-----------------|----------------|-----|-----|-----|------|
| V <sub>CC</sub> | Supply voltage | 4.5 | 5   | 5.5 | V    |

<sup>(2)</sup> All voltage values, except differential I/O bus voltages, are with respect to ground terminal.

# 7.4 Recommended Operating Conditions (continued)

|                      |                                                                         | MIN   | NOM MAX | UNIT |
|----------------------|-------------------------------------------------------------------------|-------|---------|------|
| V <sub>IO</sub>      | Supply voltage for I/O level shifter                                    | 1.7   | 5.5     | V    |
| I <sub>OH(RXD)</sub> | RXD terminal high-level output current, Devices with V <sub>IO</sub>    | - 1.5 |         | mA   |
| I <sub>OL(RXD)</sub> | RXD terminal low-level output current, Devices with V <sub>IO</sub>     |       | 1.5     | mA   |
| I <sub>OH(RXD)</sub> | RXD terminal high-level output current, Devices without V <sub>IO</sub> | - 2   |         | mA   |
| I <sub>OL(RXD)</sub> | RXD terminal low-level output current, Devices without V <sub>IO</sub>  |       | 2       | mA   |
| TJ                   | Operating junction temperature                                          | -40   | 150     | °C   |

### 7.5 Thermal Characteristics

|                        | THERMAL METRIC(1)                            |          |           | UNIT       |      |
|------------------------|----------------------------------------------|----------|-----------|------------|------|
|                        | THERMAL METRIC                               | D (SOIC) | DDF (SOT) | DRB (VSON) | UNII |
| R <sub>0</sub> JA      | Junction-to-ambient thermal resistance       | 127.5    | 122       | 55.2       | °C/W |
| R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance    | 67.6     | 63        | 62.4       | °C/W |
| R <sub>0</sub> JB      | Junction-to-board thermal resistance         | 70.9     | 42.4      | 27.5       | °C/W |
| ΨЈТ                    | Junction-to-top characterization parameter   | 19.3     | 2.4       | 2.3        | °C/W |
| ΨЈВ                    | Junction-to-board characterization parameter | 70.2     | 42.2      | 27.4       | °C/W |
| R <sub>θ JC(bot)</sub> | Junction-to-case (bottom) thermal resistance |          |           | 11.5       | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

# 7.6 Supply Characteristics

Over recommended operating conditions with  $T_J$  = -40  $^{\circ}$ C to 150  $^{\circ}$ C (unless otherwise noted)

|                        | PARAMETER                                                            |                                        | TEST CONDITIONS                                                                                                          | MIN | TYP  | MAX  | UNIT |
|------------------------|----------------------------------------------------------------------|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-----|------|------|------|
|                        |                                                                      | Dominant                               | STB = 0 V, TXD = 0 V<br>$R_L$ = 60 $\Omega$ , $C_L$ = open<br>See $\boxed{8}$ 8-1                                        |     | 45   | 70   | mA   |
|                        | Supply current                                                       | Dominant                               | STB = 0 V, TXD = 0 V<br>$R_L$ = 50 $\Omega$ , $C_L$ = open<br>See $\[ \]$ 8-1                                            |     | 49   | 80   | mA   |
|                        | Normal mode                                                          | Recessive                              | STB = 0 V, TXD = $V_{CC}$ or $V_{IO}$<br>$R_L$ = 50 $\Omega$ , $C_L$ = open<br>See $\[ \]$ 8-1                           |     | 4.5  | 7.5  | mA   |
| Icc                    |                                                                      | Dominant with bus fault                | STB = 0 V, TXD = 0 V<br>CANH = CANL = $\pm 25$ V<br>R <sub>L</sub> = open, C <sub>L</sub> = open<br>See $\boxed{\$}$ 8-1 |     |      | 130  | mA   |
|                        | Supply current<br>Standby mode<br>Devices with V <sub>IO</sub>       |                                        | STB = TXD = $V_{IO}$<br>$R_L$ = 50 $\Omega$ , $C_L$ = open<br>See $\boxed{8}$ 8-1                                        |     |      | 1.5  | μΑ   |
|                        | Supply current<br>Standby mode<br>Devices without V <sub>IO</sub>    |                                        | STB = TXD = $V_{CC}$<br>$R_L$ = 50 $\Omega$ , $C_L$ = open<br>See $\[ \]$ 8-1                                            |     |      | 15   | μΑ   |
|                        | I/O supply current<br>Normal mode                                    | Dominant                               | STB = 0 V, TXD = 0 V<br>RXD floating                                                                                     |     | 125  | 300  | μΑ   |
| I <sub>IO</sub>        | I/O supply current<br>Normal mode                                    | Recessive                              | STB = 0 V, TXD = 0 V<br>RXD floating                                                                                     |     | 25   | 48   | μΑ   |
|                        | I/O supply current<br>Standby mode                                   |                                        | STB = V <sub>IO,</sub> TXD = 0 V<br>RXD floating                                                                         |     | 8.5  | 14   | μΑ   |
| 111/                   | Rising undervoltage detection                                        | on on V <sub>CC</sub> for prot         | ected mode                                                                                                               |     | 4.2  | 4.4  | V    |
| UV <sub>CC</sub>       | Falling undervoltage detection on V <sub>CC</sub> for protected mode |                                        | 3.5                                                                                                                      | 4   | 4.25 | V    |      |
| V <sub>HYS(UVCC)</sub> | Hysteresis voltage on UV <sub>CC</sub>                               | lysteresis voltage on UV <sub>CC</sub> |                                                                                                                          |     | 200  |      | mV   |
| UV <sub>VIO</sub>      | Rising undervoltage detection                                        | on on V <sub>IO</sub> (Device:         | s with V <sub>IO</sub> )                                                                                                 |     | 1.56 | 1.65 | V    |
| O VVIO                 | Falling undervoltage detecti                                         | on on V <sub>IO</sub> (Device          | s with V <sub>IO</sub> )                                                                                                 | 1.4 | 1.51 | 1.59 | V    |



### 7.6 Supply Characteristics (continued)

Over recommended operating conditions with T  $_{J}$  = -40  $^{\circ}\mathrm{C}$  to 150  $^{\circ}\mathrm{C}$  (unless otherwise noted)

|                        | PARAMETER                              | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|------------------------|----------------------------------------|-----------------|-----|-----|-----|------|
| V <sub>HYS(UVIO)</sub> | Hysteresis voltage on UV <sub>IO</sub> |                 |     | 40  |     | mV   |

### 7.7 Dissipation Ratings

|                       | PARAMETER                             | TEST CONDITIONS                                                                                                                                                                                                                                          | MIN | TYP | MAX | UNIT |
|-----------------------|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
|                       |                                       | $\begin{array}{c} V_{CC} = 5 \text{ V, } V_{IO} = 1.8 \text{ V, } T_J = 27^{\circ}\text{C, } R_L = 60  \Omega \text{ ,} \\ C_{L \text{ RXD}} = 15 \text{ pF} \\ TXD \text{ input} = 250 \text{ kHz } 50\% \text{ duty cycle square} \\ wave \end{array}$ |     | 95  |     | mW   |
|                       |                                       | $V_{CC}$ = 5 V, $V_{IO}$ = 3.3 V, $T_J$ = 27°C, $R_L$ = 60 $_\Omega$ , $C_{L\ PXD}$ = 15 pF TXD input = 250 kHz 50% duty cycle square wave                                                                                                               |     | 95  |     | mW   |
|                       | Average power dissipation Normal mode | $V_{CC}$ = 5 V, $V_{IO}$ = 5 V, $T_J$ = 27°C, $R_L$ = 60 Ω, $C_{L,RXD}$ = 15 pF TXD input = 250 kHz 50% duty cycle square wave                                                                                                                           |     | 95  |     | mW   |
|                       |                                       | $\rm V_{CC}$ = 5.5 V, $\rm V_{IO}$ = 1.8 V, $\rm T_J$ = 150°C, $\rm R_L$ = 60 $\Omega$ , $\rm C_{L\ PXD}$ = 15 pF TXD input = 2.5 MHz 50% duty cycle square wave                                                                                         |     | 120 |     | mW   |
|                       |                                       | $V_{CC}$ = 5.5 V, $V_{IO}$ = 3.3 V, $T_J$ = 150°C, $R_L$ = 60 $Ω$ , $C_{L,RXD}$ = 15 pF TXD input = 2.5 MHz 50% duty cycle square wave                                                                                                                   |     | 120 |     | mW   |
|                       |                                       | $\rm V_{CC}$ = 5.5 V, $\rm V_{IO}$ = 5 V, T $_{\rm J}$ = 150°C, R $_{\rm L}$ = 60 $\Omega$ , C $_{\rm L}$ RXD = 15 pF TXD input = 2.5 MHz 50% duty cycle square wave                                                                                     |     | 120 |     | mW   |
| T <sub>TSD</sub>      | Thermal shutdown temperature          |                                                                                                                                                                                                                                                          | 175 | 195 | 210 | °C   |
| T <sub>TSD(HYS)</sub> | Thermal shutdown hysteresis           |                                                                                                                                                                                                                                                          |     | 12  |     | C    |

### 7.8 Electrical Characteristics

Over recommended operating conditions with T  $_J$  = -40  $^{\circ}{\rm C}$  to 150  $^{\circ}{\rm C}$  (unless otherwise noted)

|                     | PARAMETER                                                                         |               | TEST CONDITIONS                                                                                                                                                        | MIN   | TYP                 | MAX  | UNIT |
|---------------------|-----------------------------------------------------------------------------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------------------|------|------|
| Driver Elec         | ctrical Characteristics                                                           |               |                                                                                                                                                                        |       |                     |      |      |
|                     |                                                                                   | CANH          | STB = 0 V, TXD = 0 V                                                                                                                                                   | 2.75  |                     | 4.5  | V    |
| V <sub>O(DOM)</sub> | Dominant output voltage<br>Normal mode                                            | CANL          | $750 \Omega \le R_L \le 65 \Omega$ , $C_L$ = open, $R_{CM}$ = open<br>See $388$ 8-2 and $398$ 9-3                                                                      | 0.5   |                     | 2.25 | V    |
| V <sub>O(REC)</sub> | Recessive output voltage<br>Normal mode                                           | CANH and CANL | $\begin{split} &STB = 0 \; V, \; TXD = V_{IO} \\ &R_{L} = open \; (no \; load), \; R_{CM} = open \\ &See \;  \boxtimes \; 8-2 \; and \;  \boxtimes \; 9-3 \end{split}$ | 2     | 0.5 V <sub>CC</sub> | 3    | V    |
| V <sub>SYM</sub>    | Driver symmetry<br>(V <sub>O(CANH)</sub> + V <sub>O(CANL)</sub> )/V <sub>CC</sub> |               | STB = 0 V, TXD = 250 kHz, 1 MHz, 2.5 MHz R <sub>L</sub> = $60 \Omega$ , $C_{SPLIT}$ = 4.7 nF, $C_{L}$ = open, $R_{CM}$ = open See $\boxed{8}$ 8-2 and $\boxed{8}$ 10-2 | 0.9   |                     | 1.1  | V/V  |
| V <sub>SYM_DC</sub> | DC output symmetry (V <sub>CC</sub> - V <sub>O(CANL)</sub> )                      |               | STB = 0 V<br>$R_L$ = 60 $\Omega$ , $C_L$ = open<br>See $\boxed{8}$ 8-2 and $\boxed{8}$ 9-3                                                                             | - 400 |                     | 400  | mV   |



## 7.8 Electrical Characteristics (continued)

Over recommended operating conditions with T  $_J$  = -40  $^\circ \! {\rm C}$  to 150  $^\circ \! {\rm C}$  (unless otherwise noted)

|                         | PARAMETER                                                        |                     | TEST CONDITIONS                                                                                                                                                                                                                            | MIN   | TYP MAX | UNIT |
|-------------------------|------------------------------------------------------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------|------|
|                         |                                                                  |                     | $\begin{aligned} &STB = 0 \; V, \; TXD = 0 \; V \\ &50 \; \Omega \leqslant R_L \leqslant 65 \; \Omega, \; C_L = open \\ &See \; \boxtimes \; 8\text{-2 and} \; \boxtimes \; 9\text{-3} \end{aligned}$                                      | 1.5   | 3       | V    |
| V <sub>OD(DOM)</sub>    | Differential output voltage<br>Normal mode<br>Dominant           | CANH - CANL         | STB = 0 V, TXD = 0 V<br>45 $\Omega \leq R_L \leq 70 \Omega$ , $C_L$ = open<br>See $\boxed{8}$ 8-2 and $\boxed{8}$ 9-3                                                                                                                      | 1.4   | 3.3     | V    |
|                         |                                                                  |                     | STB = 0 V, TXD = 0 V<br>$R_L$ = 2240 $\Omega$ , $C_L$ = open<br>See $\boxed{8}$ 8-2 and $\boxed{8}$ 9-3                                                                                                                                    | 1.5   | 5       | V    |
| Mon(neo)                | Differential output voltage<br>Normal mode                       | CANH - CANL         | STB = 0 V, TXD = $V_{IO}$<br>$R_L$ = 60 $\Omega$ , $C_L$ = open<br>See $8$ 8-2 and $9$ -3                                                                                                                                                  | - 120 | 12      | mV   |
| V <sub>OD(REC)</sub>    | Recessive                                                        | CANT - CANE         | STB = 0 V, TXD = $V_{IO}$<br>$R_L$ = open, $C_L$ = open<br>See $\[ 8 \]$ 8-2 and $\[ 8 \]$ 9-3                                                                                                                                             | - 50  | 50      | mV   |
|                         |                                                                  | CANH                | STB = V <sub>IO</sub>                                                                                                                                                                                                                      | -0.1  | 0.1     | ٧    |
| V <sub>O(STB)</sub>     | Bus output voltage<br>Standby mode                               | CANL                | R <sub>L</sub> = open                                                                                                                                                                                                                      | -0.1  | 0.1     | ٧    |
|                         | ,                                                                | CANH - CANL         | See 图 8-2 and 图 9-3                                                                                                                                                                                                                        | -0.2  | 0.2     | ٧    |
| l                       | Short-circuit steady-state output current,                       | utput current,      | STB = 0 V, TXD = 0 V<br>V <sub>(CANH)</sub> = -15 V to 40 V, CANL = open<br>See 图 8-7 and 图 9-3                                                                                                                                            | - 115 |         | mA   |
| I <sub>OS(SS_DOM)</sub> | dominant<br>Normal mode                                          |                     | STB = 0 V, TXD = 0 V<br>V <sub>(CAN_L)</sub> = -15 V to 40 V, CANH = open<br>See 图 8-7 and 图 9-3                                                                                                                                           |       | 115     | mA   |
| I <sub>OS(SS_REC)</sub> | Short-circuit steady-state output current, recessive Normal mode |                     | $\begin{array}{l} \text{STB = 0 V, TXD = V}_{\text{IO}} \\ -27 \text{ V} \leqslant \text{V}_{\text{BUS}} \leqslant 32 \text{ V, where V}_{\text{BUS}} = \\ \text{CANH = CANL} \\ \text{See } ~8.7 \text{ and } ~8 \text{ 9-3} \end{array}$ | - 5   | 5       | mA   |
| Receiver Ele            | ctrical Characteristics                                          |                     |                                                                                                                                                                                                                                            |       |         |      |
| V <sub>IT</sub>         | Input threshold voltage<br>Normal mode                           |                     | STB = 0 V<br>-12 V ≤ V <sub>CM</sub> ≤ 12 V<br>See 图 8-3 and 表 9-6                                                                                                                                                                         | 500   | 900     | mV   |
| V <sub>IT(STB)</sub>    | Input threshold<br>Standby mode                                  |                     | STB = V <sub>IO</sub><br>-12 V ≤ V <sub>CM</sub> ≤ 12 V<br>See 图 8-3 and 表 9-6                                                                                                                                                             | 400   | 1150    | mV   |
| $V_{DOM}$               | Dominant state differential in Normal mode                       | nput voltage range  | STB = 0 V<br>-12 V ≤ V <sub>CM</sub> ≤ 12 V<br>See 图 8-3 and 表 9-6                                                                                                                                                                         | 0.9   | 9       | V    |
| V <sub>REC</sub>        | Recessive state differential Normal mode                         | input voltage range | STB = 0 V<br>-12 V ≤ V <sub>CM</sub> ≤ 12 V<br>See 图 8-3 and 表 9-6                                                                                                                                                                         | -4    | 0.5     | V    |
| V <sub>DOM(STB)</sub>   | Dominant state differential in<br>Standby mode                   | nput voltage range  | $\begin{split} \text{STB = V}_{\text{IO}} \\ \text{-12 V} \leqslant \text{V}_{\text{CM}} \leqslant \text{12 V} \\ \text{See } \textcircled{8 8-3 and } \textcircled{\$} \text{ 9-6} \end{split}$                                           | 1.15  | 9       | V    |
| V <sub>REC(STB)</sub>   | Recessive state differential Standby mode                        | input voltage range | $\begin{split} & \text{STB = V}_{\text{IO}} \\ & \text{-12 V} \leqslant \text{V}_{\text{CM}} \leqslant \text{12 V} \\ & \text{See } \boxtimes \text{8-3 and } \cancel{\mathbb{R}} \text{ 9-6} \end{split}$                                 | -4    | 0.4     | V    |
| $V_{HYS}$               | Hysteresis voltage for input<br>Normal mode                      | threshold           | STB = 0 V<br>-12 V ≤ V <sub>CM</sub> ≤ 12 V<br>See 图 8-3 and 表 9-6                                                                                                                                                                         |       | 115     | mV   |
| V <sub>CM</sub>         | Common-mode range<br>Normal and standby modes                    |                     | See 图 8-3 and 表 9-6                                                                                                                                                                                                                        | - 12  | 12      | V    |
| LKG(IOFF)               | Unpowered bus input leakage                                      | ge current          | CANH = CANL = 5 V, V <sub>CC</sub> = V <sub>IO</sub> = GND                                                                                                                                                                                 |       | 5       | μΑ   |
| Cı                      | Input capacitance to ground                                      | (CANH or CANL)      | $-TXD = V_{IO}^{(1)}$                                                                                                                                                                                                                      |       | 20      | pF   |
| C <sub>ID</sub>         | Differential input capacitanc                                    | e                   | · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                                      |       | 10      | pF   |
| R <sub>ID</sub>         | Differential input resistance                                    |                     | STB = 0 V, TXD = V <sub>IO</sub> <sup>(1)</sup>                                                                                                                                                                                            | 40    | 90      | kΩ   |
| R <sub>IN</sub>         | Single-ended input resistand (CANH or CANL)                      |                     | $-12 \text{ V} \leqslant \text{V}_{\text{CM}} \leqslant 12 \text{ V}$                                                                                                                                                                      | 20    | 45      | kΩ   |

### 7.8 Electrical Characteristics (continued)

Over recommended operating conditions with T  $_J$  = -40  $^{\circ}{\rm C}$  to 150  $^{\circ}{\rm C}$  (unless otherwise noted)

|                       | PARAMETER                                                                                | TEST CONDITIONS                                                                        | MIN                 | TYP  | MAX                 | UNIT |
|-----------------------|------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|---------------------|------|---------------------|------|
| R <sub>IN(M)</sub>    | Input resistance matching [1 - (R <sub>IN(CANH)</sub> / R <sub>IN(CANL)</sub> )] × 100 % | V <sub>(CAN_H)</sub> = V <sub>(CAN_L)</sub> = 5 V                                      | - 1                 |      | 1                   | %    |
| TXD Termi             | inal (CAN Transmit Data Input)                                                           | ·                                                                                      |                     |      |                     |      |
| V <sub>IH</sub>       | High-level input voltage                                                                 | Devices without V <sub>IO</sub>                                                        | 0.7 V <sub>CC</sub> |      |                     | V    |
| V <sub>IH</sub>       | High-level input voltage                                                                 | Devices with V <sub>IO</sub>                                                           | 0.7 V <sub>IO</sub> |      |                     | V    |
| V <sub>IL</sub>       | Low-level input voltage                                                                  | Devices without V <sub>IO</sub>                                                        |                     |      | 0.3 V <sub>CC</sub> | V    |
| V <sub>IL</sub>       | Low-level input voltage                                                                  | Devices with V <sub>IO</sub>                                                           |                     |      | 0.3 V <sub>IO</sub> | V    |
| I <sub>IH</sub>       | High-level input leakage current                                                         | TXD = V <sub>CC</sub> = V <sub>IO</sub> = 5.5 V                                        | - 2.5               | 0    | 1                   | μA   |
| I <sub>IL</sub>       | Low-level input leakage current                                                          | TXD = 0 V<br>V <sub>CC</sub> = V <sub>IO</sub> = 5.5 V                                 | - 200               | -100 | - 20                | μA   |
| I <sub>LKG(OFF)</sub> | Unpowered leakage current                                                                | TXD = 5.5 V<br>V <sub>CC</sub> = V <sub>IO</sub> = 0 V                                 | - 1                 | 0    | 1                   | μА   |
| Cı                    | Input capacitance                                                                        | $V_{IN} = 0.4 \times \sin(2 \times \pi \times 2 \times 10^6 \times t) + 2.5 \text{ V}$ |                     | 5    |                     | pF   |
| RXD Termi             | inal (CAN Receive Data Output)                                                           | •                                                                                      |                     |      |                     |      |
| V <sub>OH</sub>       | High-level output voltage                                                                | I <sub>O</sub> = −2 mA<br>Devices without V <sub>IO</sub><br>See 图 8-3                 | 0.8 V <sub>CC</sub> |      |                     | V    |
| V <sub>OH</sub>       | High-level output voltage                                                                | I <sub>O</sub> = -1.5 mA<br>Devices with V <sub>IO</sub><br>See 图 8-3                  | 0.8 V <sub>IO</sub> |      |                     | V    |
| V <sub>OL</sub>       | Low-level output voltage                                                                 | I <sub>O</sub> = 2 mA<br>Devices without V <sub>IO</sub><br>See 图 8-3                  |                     |      | 0.2 V <sub>CC</sub> | V    |
| V <sub>OL</sub>       | Low-level output voltage                                                                 | I <sub>O</sub> = 1.5mA<br>Devices with V <sub>IO</sub><br>See 图 8-3                    |                     |      | 0.2 V <sub>IO</sub> | V    |
| I <sub>LKG(OFF)</sub> | Unpowered leakage current                                                                | RXD = 5.5 V<br>V <sub>CC</sub> = V <sub>IO</sub> = 0 V                                 | - 1                 | 0    | 1                   | μA   |
| STB Termi             | inal (Standby Mode Input)                                                                | ·                                                                                      | •                   |      |                     |      |
| V <sub>IH</sub>       | High-level input voltage                                                                 | Devices without V <sub>IO</sub>                                                        | 0.7 V <sub>CC</sub> |      |                     | V    |
| V <sub>IH</sub>       | High-level input voltage                                                                 | Devices with V <sub>IO</sub>                                                           | 0.7 V <sub>IO</sub> |      |                     | V    |
| V <sub>IL</sub>       | Low-level input voltage                                                                  | Devices without V <sub>IO</sub>                                                        |                     |      | 0.3 V <sub>CC</sub> | V    |
| V <sub>IL</sub>       | Low-level input voltage                                                                  | Devices with V <sub>IO</sub>                                                           |                     |      | 0.3 V <sub>IO</sub> | V    |
| I <sub>IH</sub>       | High-level input leakage current                                                         | V <sub>CC</sub> = V <sub>IO</sub> = STB = 5.5 V                                        | - 2                 |      | 2                   | μA   |
| I <sub>IL</sub>       | Low-level input leakage current                                                          | STB = 0 V<br>V <sub>CC</sub> = V <sub>IO</sub> = 5.5 V,                                | - 20                |      | - 2                 | μA   |
| I <sub>LKG(OFF)</sub> | Unpowered leakage current                                                                | STB = 5.5V<br>V <sub>CC</sub> = V <sub>IO</sub> = 0 V                                  | - 1                 | 0    | 1                   | μА   |

<sup>(1)</sup> V<sub>IO</sub> = V<sub>CC</sub> in non-V variants of device

### 7.9 Switching Characteristics

|                          | PARAMETER                                                                           | TEST CONDITIONS                                                                                                                                    | MIN | TYP | MAX | UNIT |
|--------------------------|-------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| Device Switchin          | ng Characteristics                                                                  |                                                                                                                                                    |     |     | •   |      |
| t <sub>PROP(LOOP1)</sub> | Total loop delay Driver input (TXD) to receiver output (RXD), recessive to dominant | STB = 0 V, V <sub>IO</sub> = 2.8 V to 5.5 V<br>R <sub>L</sub> = 60 Ω, C <sub>L</sub> = 100 pF, C <sub>L(RXD)</sub> = 15 pF<br>See $\boxed{\$}$ 8-4 |     | 125 | 210 | ns   |
| t <sub>PROP(LOOP1)</sub> | Total loop delay Driver input (TXD) to receiver output (RXD), recessive to dominant | STB = 0 V, V <sub>IO</sub> = 1.7 V<br>R <sub>L</sub> = 60 Ω, C <sub>L</sub> = 100 pF, C <sub>L(RXD)</sub> = 15 pF<br>See 📳 8-4                     |     | 165 | 255 | ns   |
| t <sub>PROP(LOOP2)</sub> | Total loop delay Driver input (TXD) to receiver output (RXD), dominant to recessive | STB = 0 V, $V_{IO}$ = 2.8 V to 5.5 V $R_L$ = 60 $Ω$ , $C_L$ = 100 pF, $C_{L(RXD)}$ = 15 pF See $\boxed{8}$ 8-4                                     |     | 150 | 210 | ns   |

### 7.9 Switching Characteristics (continued)

Over recommended operating conditions with  $T_J$  = -40  $^{\circ}$ C to 150  $^{\circ}$ C (unless otherwise noted).

|                          | PARAMETER                                                                           | TEST CONDITIONS                                                                                                                                    | MIN | TYP | MAX | UNIT |
|--------------------------|-------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>PROP(LOOP2)</sub> | Total loop delay Driver input (TXD) to receiver output (RXD), dominant to recessive | STB = 0 V, $V_{IO}$ = 1.7 V<br>$R_L$ = 60 $\Omega$ , $C_L$ = 100 pF, $C_{L(RXD)}$ = 15 pF<br>See $\[ \]$ 8-4                                       |     | 180 | 255 | ns   |
| t <sub>MODE</sub>        | Mode change time, from normal to standby or from standby to normal                  | See 图 8-5                                                                                                                                          |     | 20  | μs  |      |
| t <sub>WK_FILTER</sub>   | Filter time for a valid wake-up pattern                                             | - See 图 9-5                                                                                                                                        | 0.5 |     | 1.8 | μs   |
| t <sub>WK_TIMEOUT</sub>  | Bus wake-up timeout                                                                 | - See 🗟 9-5                                                                                                                                        | 0.8 |     | 6   | ms   |
| Driver Switchin          | g Characteristics                                                                   |                                                                                                                                                    |     |     |     |      |
| t <sub>pHR</sub>         | Propagation delay time, high TXD to driver recessive (dominant to recessive)        |                                                                                                                                                    |     | 80  |     | ns   |
| t <sub>pLD</sub>         | Propagation delay time, low TXD to driver dominant (recessive to dominant)          | STB = 0 V<br>$R_L = 60 \Omega$ , $C_L = 100 pF$                                                                                                    |     | 70  |     | ns   |
| t <sub>sk(p)</sub>       | Pulse skew ( tpHR - tpLD )                                                          | See 图 8-2                                                                                                                                          |     | 14  |     | ns   |
| t <sub>R</sub>           | Differential output signal rise time                                                |                                                                                                                                                    |     | 28  |     | ns   |
| t <sub>F</sub>           | Differential output signal fall time                                                |                                                                                                                                                    |     | 50  |     | ns   |
| t <sub>TXD_DTO</sub>     | Dominant timeout                                                                    | See 图 8-6                                                                                                                                          | 1.2 |     | 4.0 | ms   |
| Receiver Switch          | hing Characteristics                                                                |                                                                                                                                                    |     |     | 1   |      |
| t <sub>pRH</sub>         | Propagation delay time, bus recessive input to high output (dominant to recessive)  |                                                                                                                                                    |     | 81  |     | ns   |
| t <sub>pDL</sub>         | Propagation delay time, bus dominant input to low output (recessive to dominant)    | STB = 0 V<br>$C_{L(RXD)} = 15 \text{ pF}$                                                                                                          |     | 66  |     | ns   |
| t <sub>R</sub>           | RXD output signal rise time                                                         | See 图 8-3                                                                                                                                          |     | 10  |     | ns   |
| t <sub>F</sub>           | RXD output signal fall time                                                         |                                                                                                                                                    | 10  |     |     | ns   |
| FD Timing Char           | racteristics                                                                        |                                                                                                                                                    |     |     |     |      |
|                          | Bit time on CAN bus output pins $t_{BIT(TXD)} = 500 \text{ ns}$                     |                                                                                                                                                    | 450 |     | 525 | ns   |
| t <sub>BIT(BUS)</sub>    | Bit time on CAN bus output pins $t_{BIT(TXD)} = 200 \text{ ns}$                     |                                                                                                                                                    | 160 |     | 205 | ns   |
|                          | Bit time on CAN bus output pins $t_{BIT(TXD)} = 125 \text{ ns}^{(1)}$               |                                                                                                                                                    | 85  |     | 130 | ns   |
|                          | Bit time on RXD output pins $t_{BIT(TXD)} = 500 \text{ ns}$                         | STB = 0 V                                                                                                                                          | 410 |     | 540 | ns   |
| t <sub>BIT(RXD)</sub>    | Bit time on RXD output pins $t_{BIT(TXD)} = 200 \text{ ns}$                         | $ \begin{array}{c} R_L = 60 \ \Omega, \ C_L = 100 \ pF, \ C_{L(RXD)} = 15 \ pF \\ \Delta \ t_{REC} = t_{BIT(RXD)} \cdot t_{BIT(BUS)} \end{array} $ | 130 |     | 210 | ns   |
|                          | Bit time on RXD output pins $t_{BIT(TXD)} = 125 \text{ ns}^{(1)}$                   | See 图 8-4                                                                                                                                          | 75  |     | 135 | ns   |
|                          | Receiver timing symmetry t <sub>BIT(TXD)</sub> = 500 ns                             |                                                                                                                                                    | -50 |     | 20  | ns   |
| ∆ t <sub>REC</sub>       | Receiver timing symmetry t <sub>BIT(TXD)</sub> = 200 ns                             |                                                                                                                                                    | -40 |     | 10  | ns   |
|                          | Receiver timing symmetry<br>t <sub>BIT(TXD)</sub> = 125 ns <sup>(1)</sup>           |                                                                                                                                                    | -40 |     | 10  | ns   |

<sup>(1)</sup> Measured during characterization and not an ISO 11898-2:2016 parameter.



### 7.10 Typical Characteristics





### **8 Parameter Measurement Information**



图 8-1. I<sub>CC</sub> Test Circuit



图 8-2. Driver Test Circuit and Measurement



图 8-3. Receiver Test Circuit and Measurement





图 8-4. Transmitter and Receiver Timing Test Circuit and Measurement



图 8-5. t<sub>MODE</sub> Test Circuit and Measurement





图 8-6. TXD Dominant Timeout Test Circuit and Measurement



图 8-7. Driver Short-Circuit Current Test and Measurement

### 9 Detailed Description

#### 9.1 Overview

The TCAN1044A(V)-Q1 devices meet or exceed the specifications of the ISO 11898-2:2016 high speed CAN (Controller Area Network) physical layer standard. The devices have been certified to the requirements of ISO 11898-2:2016 physical layer requirements according to the GIFT/ICT high speed CAN test specification. The transceivers provide a number of different protection features making them ideal for the stringent automotive system requirements while also supporting CAN FD data rates up to 8 Mbps.

The TCAN1044A(V)-Q1 support the following CAN and CAN FD standards:

- Physical layer:
  - ISO 11898-2:2016 High speed medium access unit
  - ISO 11898-5:2007 High speed medium access unit with low-power mode
  - SAE J2284-1: High Speed CAN (HSC) for Vehicle Applications at 125 kbps
  - SAE J2284-2: High Speed CAN (HSC) for Vehicle Applications at 250 kbps
  - SAE J2284-3: High Speed CAN (HSC) for Vehicle Applications at 500 kbps
  - SAE J2284-4: High-Speed CAN (HSC) for Vehicle Applications at 500 kbps with CAN FD Data at 2 Mbps
  - SAE J2284-5: High-Speed CAN (HSC) for Vehicle Applications at 500 kbps with CAN FD Data at 5 Mbps
- EMC Requirements
  - IEC 62228-3 EMC evaluation of transceivers CAN transceivers
  - VeLIO (Vehicle LAN Interoperability and Optimization) CAN and CAN-FD Transceiver Requirements
  - SAE J2962-2 Communication Transceivers Qualification Requirements CAN
- Conformance test requirements:
  - ISO 16845-2 Road vehicles Controller area network (CAN) conformance test plan Part 2: High-speed medium access unit conformance test plan



### 9.2 Functional Block Diagram



图 9-1. Block Diagram

### 9.3 Feature Description

### 9.3.1 Pin Description

#### 9.3.1.1 TXD

The TXD input is a logic-level signal, referenced to either  $V_{CC}$  or  $V_{IO}$  from a CAN controller to the transceiver.

### 9.3.1.2 GND

GND is the ground pin of the transceiver. The pin must be connected to the PCB ground.

### 9.3.1.3 V<sub>CC</sub>

 $V_{\text{CC}}$  provides the 5-V power supply to the CAN transceiver.

#### 9.3.1.4 RXD

RXD is the logic-level signal, referenced to either  $V_{CC}$  or  $V_{IO}$ , from the TCAN1044A-Q1 to a CAN controller. This pin is only driven once  $V_{IO}$  is present.

#### 9.3.1.5 V<sub>IO</sub>

The  $V_{IO}$  pin provides the digital I/O voltage to match the CAN controller voltage thus avoiding the requirement for a level shifter. It supports voltages from 1.7 V to 5.5 V providing the widest range of controller support.

#### 9.3.1.6 CANH and CANL

The CANH and CANL pins are the CAN high and CAN low differential bus pins. These pins are internally connected to the CAN transmitter, receiver and the low-power wake-up receiver.

#### 9.3.1.7 STB (Standby)

The STB pin is an input pin used for mode control of the transceiver. The STB pin can be supplied from either the system processor or from a static system voltage source. If normal mode is the only intended mode of operation, the STB pin can be tied directly to GND.

#### 9.3.2 CAN Bus States

The CAN bus has two logical states during operation: recessive and dominant. See 图 9-2 and 图 9-3.

A dominant bus state occurs when the bus is driven differentially and corresponds to a logic low on the TXD and RXD pins. A recessive bus state occurs when the bus is biased to  $V_{CC}/2$  via the high-resistance internal input resistors ( $R_{IN}$ ) of the receiver and corresponds to a logic high on the TXD and RXD pins.

A dominant state overwrites the recessive state during arbitration. Multiple CAN nodes may be transmitting a dominant bit at the same time during arbitration, and in this case the differential voltage of the bus is greater than the differential voltage of a single driver.

The TCAN1044A(V)-Q1 transceiver implements a low-power standby (STB) mode which enables a third bus state where the bus pins are weakly biased to ground via the high resistance internal resistors of the receiver. See 图 9-2 and 图 9-3.



图 9-2. Bus States



A. A - Normal Mode B - Standby Mode

图 9-3. Simplified Recessive Common Mode Bias Unit and Receiver

### 9.3.3 TXD Dominant Timeout (DTO)

During normal mode, the only mode where the CAN driver is active, the TXD DTO circuit prevents the local node from blocking network communication in the event of a hardware or software failure where TXD is held dominant longer than the timeout period  $t_{TXD\_DTO}$ . The TXD DTO circuit is triggered by a falling edge on TXD. If no rising edge is seen before the timeout period of the circuit,  $t_{TXD\_DTO}$ , the CAN driver is disabled. This frees the bus for communication between other nodes on the network. The CAN driver is reactivated when a recessive signal is seen on the TXD pin, thus clearing the dominant time out. The receiver remains active and biased to  $V_{CC}/2$  and the RXD output reflects the activity on the CAN bus during the TXD DTO fault.

The minimum dominant TXD time allowed by the TXD DTO circuit limits the minimum possible transmitted data rate of the device. The CAN protocol allows a maximum of eleven successive dominant bits (on TXD) for the worst case, where five successive dominant bits are followed immediately by an error frame. The minimum transmitted data rate may be calculated using 方程式 1.



图 9-4. Example Timing Diagram for TXD Dominant Timeout

#### 9.3.4 CAN Bus short-circuit current limiting

The TCAN1044A(V)-Q1 has several protection features that limit the short-circuit current when a CAN bus line is shorted. These include CAN driver current limiting in the dominant and recessive states and TXD dominant state timeout which prevents permanently having the higher short-circuit current of a dominant state in case of a

system fault. During CAN communication the bus switches between the dominant and recessive states, thus the short-circuit current may be viewed as either the current during each bus state or as a DC average current. When selecting termination resistors or a common-mode choke for the CAN design the average power rating,  $I_{OS(AVG)}$ , should be used. The percentage dominant is limited by the TXD DTO and the CAN protocol which has forced state changes and recessive bits due to bit stuffing, control fields, and interframe space. These ensure there is a minimum amount of recessive time on the bus even if the data field contains a high percentage of dominant bits.

The average short-circuit current of the bus depends on the ratio of recessive to dominant bits and their respective short-circuit currents. The average short-circuit current may be calculated using 方程式 2.

I<sub>OS(AVG)</sub> = % Transmit x [(% REC\_Bits x I<sub>OS(SS) REC</sub>) + (% DOM\_Bits x I<sub>OS(SS) DOM</sub>)] + [% Receive x I<sub>OS(SS) REC</sub>] (2)

#### Where:

- I<sub>OS(AVG)</sub> is the average short-circuit current
- % Transmit is the percentage the node is transmitting CAN messages
- % Receive is the percentage the node is receiving CAN messages
- % REC\_Bits is the percentage of recessive bits in the transmitted CAN messages
- % DOM\_Bits is the percentage of dominant bits in the transmitted CAN messages
- I<sub>OS(SS)</sub> REC is the recessive steady state short-circuit current
- I<sub>OS(SS)</sub> DOM is the dominant steady state short-circuit current

This short circuit current and the possible fault cases of the network should be taken into consideration when sizing the power supply used to generate the transceivers  $V_{CC}$  supply.

#### 9.3.5 Thermal Shutdown (TSD)

If the junction temperature of the TCAN1044A(V)-Q1 exceeds the thermal shutdown threshold,  $T_{TSD}$ , the device turns off the CAN driver circuitry and blocks the TXD to bus transmission path. The shutdown condition is cleared when the junction temperature of the device drops below  $T_{TSD}$ . The CAN bus pins are biased to  $V_{CC}/2$  during a TSD fault and the receiver to RXD path remains operational. The TCAN1044A(V)-Q1 TSD circuit includes hysteresis which prevents the CAN driver output from oscillating during a TSD fault.

#### 9.3.6 Undervoltage Lockout

The supply pins,  $V_{CC}$  and  $V_{IO}$ , have undervoltage detection that places the device into a protected state. This protects the bus during an undervoltage event on either supply pin.

表 9-1. Undervoltage Lockout - TCAN1044A-Q1

| V <sub>CC</sub>     | DEVICE STATE | BUS            | RXD PIN        |
|---------------------|--------------|----------------|----------------|
| > UV <sub>VCC</sub> | Normal       | Per TXD        | Mirrors bus    |
| < UV <sub>VCC</sub> | Protected    | High impedance | High impedance |

表 9-2. Undervoltage Lockout - TCAN1044AV-Q1

| V <sub>CC</sub>     | V <sub>IO</sub>     | DEVICE STATE             | BUS                | RXD PIN                                                                                                          |
|---------------------|---------------------|--------------------------|--------------------|------------------------------------------------------------------------------------------------------------------|
| > UV <sub>VCC</sub> | > UV <sub>VIO</sub> | Normal                   | Per TXD            | Mirrors bus                                                                                                      |
| < UV <sub>VCC</sub> | > UV <sub>VIO</sub> | STB = High: Standby Mode | Weak biased to GND | V <sub>IO</sub> : Remote wake request<br>See Remote Wake Request via<br>Wake-Up Pattern (WUP) in Standby<br>Mode |
|                     |                     | STB =Low: Protected Mode | High impedance     | Recessive                                                                                                        |
| > UV <sub>VCC</sub> | < UV <sub>VIO</sub> | Protected                | High impedance     | High impedance                                                                                                   |
| < UV <sub>VCC</sub> | < UV <sub>VIO</sub> | Protected                | High impedance     | High impedance                                                                                                   |

Once the undervoltage condition is cleared and  $t_{\text{MODE}}$  has expired the TCAN1044A-Q1 will transition to normal mode and the host controller can send and receive CAN traffic again

#### 9.3.7 Unpowered Device

The TCAN1044A(V)-Q1 is designed to be an ideal passive or no load to the CAN bus if the device is unpowered. The bus pins were designed to have low leakage currents when the device is unpowered, so they do not load the bus. This is critical if some nodes of the network are unpowered while the rest of the of network remains operational.

The logic pins also have low leakage currents when the device is unpowered, so they do not load other circuits which may remain powered.

#### 9.3.8 Floating pins

The TCAN1044A(V)-Q1 has internal pull-ups on critical pins which place the device into known states if the pin floats. This internal bias should not be relied upon by design though, especially in noisy environments, but instead should be considered a failsafe protection feature.

When a CAN controller supporting open-drain outputs is used an adequate external pull-up resistor must be chosen. This ensures that the TXD output of the CAN controller maintains acceptable bit time to the input of the CAN transceiver. See  $\frac{1}{8}$  9-3 for details on pin bias conditions.

| 7 0 011 III Diao |                      |                                                                                    |  |  |  |  |  |  |
|------------------|----------------------|------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Pin              | Pull-up or Pull-down | Comment                                                                            |  |  |  |  |  |  |
| TXD              | Pull-up              | Weakly biases TXD towards recessive to prevent bus blockage or TXD DTO triggering  |  |  |  |  |  |  |
| STB              | Pull-up              | Weakly biases STB towards low-power standby mode to prevent excessive system power |  |  |  |  |  |  |

表 9-3. Pin Bias

#### 9.4 Device Functional Modes

#### 9.4.1 Operating Modes

The TCAN1044A(V)-Q1 has two main operating modes; normal mode and standby mode. Operating mode selection is made by applying a high or low level to the STB pin.

| STB  | Device Mode                               | Driver   | Receiver                                  | RXD Pin                                                                                                        |
|------|-------------------------------------------|----------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------|
| High | Low current standby mode with bus wake-up | Disabled | Low-power receiver and bus monitor enable | High (recessive) until valid WUP is received See Remote Wake Request via Wake-Up Pattern (WUP) in Standby Mode |
| Low  | Normal Mode                               | Enabled  | Enabled                                   | Mirrors bus state                                                                                              |

表 9-4. Operating Modes

#### 9.4.2 Normal Mode

This is the normal operating mode of the TCAN1044A(V)-Q1. The CAN driver and receiver are fully operational and CAN communication is bi-directional.

The driver is translating a digital input on the TXD input to a differential output on the CANH and CANL bus pins.

The receiver is translating the differential signal from CANH and CANL to a digital output on the RXD output.

#### 9.4.3 Standby Mode

This is the low-power mode of the TCAN1044A(V)-Q1. The CAN driver and main receiver are switched off and bi-directional CAN communication is not possible. The low-power receiver and bus monitor circuits are enabled to allow for RXD wake-up requests via the CAN bus. A wake-up request is output to RXD as shown in  $\boxtimes$  9-5. The local CAN protocol controller should monitor RXD for transitions (high-to-low) and reactivate the device to normal mode by pulling the STB pin low. The CAN bus pins are weakly pulled to GND in this mode; see  $\boxtimes$  9-2 and  $\boxtimes$  9-3.

In standby mode, only the  $V_{IO}$  supply is required therefore the  $V_{CC}$  may be switched off for additional system level current savings.

#### 9.4.3.1 Remote Wake Request via Wake-Up Pattern (WUP) in Standby Mode

The TCAN1044A(V)-Q1 supports a remote wake-up request that is used to indicate to the host controller that the bus is active and the node should return to normal operation.

The device uses the multiple filtered dominant wake-up pattern (WUP) from the ISO 11898-2:2016 standard to qualify bus activity. Once a valid WUP has been received, the wake request is indicated to the controller by a falling edge and low period corresponding to a filtered dominant on the RXD output of the TCAN1044A(V)-Q1.

The WUP consists of a filtered dominant pulse, followed by a filtered recessive pulse, and finally by a second filtered dominant pulse. The first filtered dominant initiates the WUP, and the bus monitor then waits on a filtered recessive; other bus traffic does not reset the bus monitor. Once a filtered recessive is received the bus monitor is waiting for a filtered dominant and again, other bus traffic does not reset the bus monitor. Immediately upon reception of the second filtered dominant the bus monitor recognizes the WUP and drives the RXD output low every time an additional filtered dominant signal is received from the bus.

For a dominant or recessive to be considered filtered, the bus must be in that state for more than the  $t_{WK\_FILTER}$  time. Due to variability in  $t_{WK\_FILTER}$  the following scenarios are applicable. Bus state times less than  $t_{WK\_FILTER(MIN)}$  are never detected as part of a WUP and thus no wake request is generated. Bus state times between  $t_{WK\_FILTER(MIN)}$  and  $t_{WK\_FILTER(MAX)}$  may be detected as part of a WUP and a wake-up request may be generated. Bus state times greater than  $t_{WK\_FILTER(MAX)}$  are always detected as part of a WUP, and thus a wake request is always generated. See  $\[ \] 9-5$  for the timing diagram of the wake-up pattern.

The pattern and  $t_{WK\_FILTER}$  time used for the WUP prevents noise and bus stuck dominant faults from causing false wake-up requests while allowing any valid message to initiate a wake-up request.

The ISO 11898-2:2016 standard has defined times for a short and long wake-up filter time. The t<sub>WK\_FILTER</sub> timing for the device has been picked to be within the minimum and maximum values of both filter ranges. This timing has been chosen such that a single bit time at 500 kbps, or two back-to-back bit times at 1 Mbps triggers the filter in either bus state. Any CAN frame at 500 kbps or less would contain a valid WUP.

For an additional layer of robustness and to prevent false wake-ups, the device implements a wake-up timeout feature. For a remote wake-up event to successfully occur, the entire WUP must be received within the timeout value  $t \le t_{WK\_TIMEOUT}$ . If not, the internal logic is reset and the transceiver remains in its current state without waking up. The full pattern must then be transmitted again, conforming to the constraints mentioned in this section. See  $\[ \]$  9-5 for the timing diagram of the wake-up pattern with wake timeout feature.



图 9-5. Wake-Up Pattern (WUP) with t<sub>WK\_TIMEOUT</sub>



#### 9.4.4 Driver and Receiver Function

The TCAN1044A-Q1 logic I/Os support CMOS levels with respect to either  $V_{CC}$  for 5-V systems (TCAN1044A-Q1) or  $V_{IO}$  for compatibility with MCUs that support 1.8-V, 2.5-V, 3.3-V, or 5-V systems (TCAN1044AV-Q1).

#### 表 9-5. Driver Function Table

| Device Mode | TXD Input <sup>(1)</sup> | Bus            | Driven Bus State <sup>(2)</sup> |                  |  |
|-------------|--------------------------|----------------|---------------------------------|------------------|--|
| Device Wode | I AD IIIput              | CANH           | CANL                            | Driven bus State |  |
| Normal      | Low                      | High           | Low                             | Dominant         |  |
| Nomial      | High or open             | High impedance | High impedance                  | Biased recessive |  |
| Standby     | Х                        | High impedance | High impedance                  | Biased to ground |  |

- (1) X = irrelevant
- (2) For bus state and bias see 图 9-2 and 图 9-3

### 表 9-6. Receiver Function Table Normal and Standby Mode

| Device Mode | CAN Differential Inputs V <sub>ID</sub> = V <sub>CANH</sub> - V <sub>CANL</sub> | Bus State | RXD Pin                             |  |
|-------------|---------------------------------------------------------------------------------|-----------|-------------------------------------|--|
|             | $V_{ID} \geqslant 0.9 V$                                                        | Dominant  | Low                                 |  |
| Normal      | 0.5 V < V <sub>ID</sub> < 0.9 V                                                 | Undefined | Undefined                           |  |
|             | $V_{ID} \leqslant 0.5 V$                                                        | Recessive | High                                |  |
|             | V <sub>ID</sub> ≥ 1.15 V                                                        | Dominant  | High                                |  |
| Standby     | 0.4 V < V <sub>ID</sub> < 1.15 V                                                | Undefined | Low if a remote wake event occurred |  |
|             | $V_{ID} \leqslant 0.4 V$                                                        | Recessive | See 图 9-5                           |  |
| Any         | Open (V <sub>ID</sub> ≈ 0 V)                                                    | Open      | High                                |  |

### 10 Application Information Disclaimer

#### 备注

以下应用部分中的信息不属于 TI 器件规格的范围, TI 不担保其准确性和完整性。TI 的客户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。

### 10.1 Application Information

### 10.2 Typical Application

The TCAN1044A(V)-Q1 transceiver can be used in applications with a host controller or FPGA that includes the link layer portion of the CAN protocol. 

☐ 10-1 shows a typical configuration for 5-V controller applications. The bus termination is shown for illustrative purposes.



图 10-1. Transceiver Application Using 5-V IO Connections

#### 10.2.1 Design Requirements

#### 10.2.1.1 CAN Termination

Termination may be a single  $120-\Omega$  resistor at each end of the bus, either on the cable or in a terminating node. If filtering and stabilization of the common-mode voltage of the bus is desired then split termination may be used, see  $\boxed{8}$  10-2. Split termination improves the electromagnetic emissions behavior of the network by filtering higher-frequency common-mode noise that may be present on the differential signal lines.

Submit Document Feedback



图 10-2. CAN Bus Termination Concepts

#### 10.2.2 Detailed Design Procedures

### 10.2.2.1 Bus Loading, Length and Number of Nodes

A typical CAN application may have a maximum bus length of 40 meters and maximum stub length of 0.3 m. However, with careful design, users can have longer cables, longer stub lengths, and many more nodes to a bus. A high number of nodes requires a transceiver with high input impedance such as the TCAN1044A(V)-Q1

Many CAN organizations and standards have scaled the use of CAN for applications outside the original ISO 11898-2 standard. They made system level trade off decisions for data rate, cable length, and parasitic loading of the bus. Examples of these CAN systems level specifications are ARINC 825, CANopen, DeviceNet, SAE J2284, SAE J1939, and NMEA 2000.

A CAN network system design is a series of tradeoffs. In the ISO 11898-2:2016 specification the driver differential output is specified with a bus load that can range from 50  $\,^{\Omega}$  to 65  $\,^{\Omega}$  where the differential output must be greater than 1.5 V. The TCAN1044A(V)-Q1 family is specified to meet the 1.5-V requirement down to 50  $\,^{\Omega}$  and is specified to meet 1.4-V differential output at 45- $\,^{\Omega}$  bus load. The differential input resistance of the TCAN1044A(V)-Q1 is a minimum of 40 k  $\,^{\Omega}$ . If 100 TCAN1044A(V)-Q1 transceivers are in parallel on a bus, this is equivalent to a 400- $\,^{\Omega}$  differential load in parallel with the nominal 60- $\,^{\Omega}$  bus termination which gives a total bus load of approximately 52  $\,^{\Omega}$ . Therefore, the TCAN1044A(V)-Q1 family theoretically supports over 100 transceivers on a single bus segment. However, for a CAN network design margin must be given for signal loss across the system and cabling, parasitic loadings, timing, network imbalances, ground offsets, and signal integrity thus a practical maximum number of nodes is often lower. Bus length may also be extended beyond 40 meters by careful system design and data rate tradeoffs. For example, CANopen network design guidelines allow the network to be up to 1 km with changes in the termination resistance, cabling, less than 64 nodes and significantly lowered data rate.

This flexibility in CAN network design is one of the key strengths of the various extensions and additional standards that have been built on the original ISO 11898-2 CAN standard. However, when using this flexibility the CAN network system designer must take the responsibility of good network design to ensure robust network operation.

Please refer to the application report SLLA270: Controller Area Network Physical layer requirements. This document discusses in detail all system design physical layer parameters.





图 10-3. Typical CAN Bus

### 10.3 System Examples

The TCAN1044AV-Q1 CAN transceiver is typically used in applications with a host controller or FPGA that includes the link layer portion of the CAN protocol. A 1.8-V, 2.5-V, or 3.3-V application is shown in № 10-4. The bus termination is shown for illustrative purposes.



图 10-4. Typical Transceiver Application Using 1.8-V, 2.5-V, 3.3-V IO Connections

### 11 Power Supply Recommendations

The TCAN1044A-Q1 transceiver is designed to operate with a main  $V_{CC}$  input voltage supply range between 4.5 V and 5.5 V.

The TCAN1044AV-Q1 implements an IO level shifting supply input,  $V_{\text{IO}}$ , designed for a range between 1.8 V and 5.5 V

Both the  $V_{CC}$  and  $V_{IO}$  inputs must be well regulated. In addition to the power supply filtering a decoupling capacitance, typically 100 nF, should be placed near the CAN transceiver's main  $V_{CC}$  and  $V_{IO}$  supply pins.

### 12 Layout

Robust and reliable CAN node design may require special layout techniques depending on the application and design requirements. Since transient disturbances have high frequency content and a wide bandwidth, high-frequency layout techniques should be applied during PCB design.

### 12.1 Layout Guidelines

- Place the protection and filtering circuitry close to the bus connector, J1, to prevent transients, ESD, and
  noise from propagating onto the board. This layout example shows a optional transient voltage suppression
  (TVS) diode, D1, which may be implemented if the system-level requirements exceed the specified rating of
  the transceiver. This example also shows optional bus filter capacitors C4 and C5.
- Design the bus protection components in the direction of the signal path. Do not force the transient current to divert from the signal path to reach the protection device.
- Decoupling capacitors should be placed as close as possible to the supply pins V<sub>CC</sub> and V<sub>IO</sub> of transceiver.
- Use at least two vias for supply and ground connections of bypass capacitors and protection devices to minimize trace and via inductance.

备注

High-frequency current follows the path of least impedance and not the path of least resistance.

• This layout example shows how split termination could be implemented on the CAN node. The termination is split into two resistors, R2 and R3, with the center or split tap of the termination connected to ground via capacitor C3. Split termination provides common mode filtering for the bus. See 节 10.2.1.1, 节 9.3.4, and 方程式 2 for information on termination concepts and power ratings needed for the termination resistor(s).

### 12.2 Layout Example



图 12-1. Layout Example



### 13 Device and Documentation Support

### 13.1 接收文档更新通知

要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

### 13.2 支持资源

TI E2E™ 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。

#### 13.3 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

所有商标均为其各自所有者的财产。

### 13.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 13.5 术语表

TI 术语表 本术语表列出并解系

本术语表列出并解释了术语、首字母缩略词和定义。

### Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Submit Document Feedback

www.ti.com 7-Jan-2022

#### PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| TCAN1044ADDFRQ1  | ACTIVE     | SOT-23-THIN  | DDF                | 8    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 150   | 2HGF                    | Samples |
| TCAN1044ADRBRQ1  | ACTIVE     | SON          | DRB                | 8    | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 150   | 1044A                   | Samples |
| TCAN1044ADRQ1    | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 150   | 1044A                   | Samples |
| TCAN1044AVDDFRQ1 | ACTIVE     | SOT-23-THIN  | DDF                | 8    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 150   | 2HHF                    | Samples |
| TCAN1044AVDRBRQ1 | ACTIVE     | SON          | DRB                | 8    | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 150   | 1044AV                  | Samples |
| TCAN1044AVDRQ1   | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 150   | 1044AV                  | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



### PACKAGE OPTION ADDENDUM

www.ti.com 7-Jan-2022

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 3-Jun-2022

### TAPE AND REEL INFORMATION





| A | 10  | Dimension designed to accommodate the component width     |
|---|-----|-----------------------------------------------------------|
| E | 30  | Dimension designed to accommodate the component length    |
| K | (0) | Dimension designed to accommodate the component thickness |
|   | W   | Overall width of the carrier tape                         |
| F | 21  | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TCAN1044ADDFRQ1  | SOT-23-<br>THIN | DDF                | 8 | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TCAN1044ADRBRQ1  | SON             | DRB                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q1               |
| TCAN1044ADRQ1    | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TCAN1044AVDDFRQ1 | SOT-23-<br>THIN | DDF                | 8 | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TCAN1044AVDRBRQ1 | SON             | DRB                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q1               |
| TCAN1044AVDRQ1   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |



www.ti.com 3-Jun-2022



### \*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TCAN1044ADDFRQ1  | SOT-23-THIN  | DDF             | 8    | 3000 | 210.0       | 185.0      | 35.0        |
| TCAN1044ADRBRQ1  | SON          | DRB             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| TCAN1044ADRQ1    | SOIC         | D               | 8    | 2500 | 356.0       | 356.0      | 35.0        |
| TCAN1044AVDDFRQ1 | SOT-23-THIN  | DDF             | 8    | 3000 | 210.0       | 185.0      | 35.0        |
| TCAN1044AVDRBRQ1 | SON          | DRB             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| TCAN1044AVDRQ1   | SOIC         | D               | 8    | 2500 | 356.0       | 356.0      | 35.0        |



SMALL OUTLINE INTEGRATED CIRCUIT



### NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





PLASTIC SMALL OUTLINE



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 4. Publication IPC-7351 may have alternate designs.
- 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 7. Board assembly site may have different recommendations for stencil design.





Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4203482/L



PLASTIC QUAD FLAT PACK- NO LEAD



#### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.



PLASTIC QUAD FLAT PACK- NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLAT PACK- NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



### 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022,德州仪器 (TI) 公司

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for CAN Interface IC category:

Click to view products by Texas Instruments manufacturer:

Other Similar products are found below:

PCA82C250T/N4 UJA1169TK/3Z TLE7251VLE UM3608QA TJA1055T/3/1 TJA1057BT/0Z TJA1042BT/0Z TJA1044BT/0Z LTC2875IDD#TRPBF TLE9251VLE TLE9250VLE MCP251863T-E/SS ATA6570-GNQW1 UJA1169TK/3 TJA1448BTK/0Z UJA1169ATK/X/FZ TJA1442ATK/0Z UJA1169TK/F TJR1443AT/0Z UJA1169TK/X/FZ TJA1442BT/0Z TJA1152BT/0Z TJA1441BTK/0Z TCAN1463DMTRQ1 TCAN1057AVDDFRQ1 TCAN1462VDRBRQ1 TCAN1043ADMTRQ1 TCAN1043ADYYRQ1 TJA1042CT/0Z TCAN1057AEVDRQ1 TJR1442ATK/0Z TCAN1043ADRQ1 TLE9252VSK TLE9250XSJ CA-IF1042LS-Q1 SN65HVD1050DR-JSM MCP2562T-E/MFVAO TJA1050T-JSM SIT1042AQTK TJA1040T-JSM SSIT1050T SIT1051ATK/3 TJA1051AT/0Z SN65HVD1040DR-JSM SSIT1040T CA-IF1042LVS-Q1 SIT3232EEWE HGA1042M-3/TR BIN1051S-C TLE9471ES V33