SN54HCT574, SN74HCT574 MARCH 1984 - REVISED JULY 2022 ## SNx4HCT574 具有三态输出的八路边沿触发 D 类触发器 ### 1 特性 - 4.5V 至 5.5V 的工作电压范围 - 高电流三态同相输出直接驱动总线或驱动最多 15 个 LSTTL 负载 - 低功耗, I<sub>CC</sub> 最大值为 80 µ A - t<sub>pd</sub> 典型值 = 22ns - 电压为 5V 时,输出驱动为 ±6mA - 低输入电流,最大值 1µA - 输入兼容 TTL 电压 - 总线结构引脚分配 ### 2 说明 这些八路边沿触发 D 类触发器具有专为总线驱动设计 的三态输出。HCT574 器件特别适合用于实现缓冲寄存 器、I/O端口、双向总线驱动器和工作寄存器。 ### 器件信息 | 器件型号 | 封装 <sup>(1)</sup> | 封装尺寸(标称值) | |---------------|-------------------|--------------------| | SN74HCT574DW | SOIC (20) | 12.80mm × 7.50mm | | SN74HCT574DBR | SSOP (20) | 7.20mm × 5.30mm | | SN74HCT574N | PDIP (20) | 25.40mm × 6.35mm | | SN74HCT574NSR | SO (20) | 15.00 mm × 5.30 mm | | SN74HCT574PW | TSSOP (20) | 6.50mm × 4.40mm | (1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附 逻辑图(正逻辑) English Data Sheet: SCLS177 ### **Table of Contents** | 1 特性 | 1 | 7.1 Overview | 8 | |-----------------------------------------------------|---|-----------------------------------------|----| | | | 7.2 Functional Block Diagram | 8 | | 3 Revision History | | 7.3 Device Functional Modes | 8 | | 4 Pin Configuration and Functions | | 8 Power Supply Recommendations | 9 | | 5 Specifications | | 9 Layout | 9 | | 5.1 Absolute Maximum Ratings | | 9.1 Layout Guidelines | | | 5.2 Recommended Operating Conditions <sup>(1)</sup> | | 10 Device and Documentation Support | | | 5.3 Thermal Information. | | 10.1 接收文档更新通知 | 10 | | 5.4 Electrical Characteristics | | 10.2 支持资源 | 10 | | 5.5 Timing Requirements | | 10.3 Trademarks | | | 5.6 Switching Characteristics | | 10.4 Electrostatic Discharge Caution | 10 | | 5.7 Switching Characteristics | | 10.5 术语表 | | | 5.8 Operating Characteristics | | 11 Mechanical, Packaging, and Orderable | | | 6 Parameter Measurement Information | | Information | 10 | | 7 Detailed Description | | | | | P | | | | | | | | | ### 3 Revision History 注:以前版本的页码可能与当前版本的页码不同 #### #### ## **4 Pin Configuration and Functions** DB, DW, N, NS, or PW package 20-Pin SSOP, SOIC, PDIP, SO, TSSOP Top View FK Package 20-Pin LCCC Top View ### **5 Specifications** ### 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | |------------------|--------------------------------------------------|-----------------------------|-------|-----|------------| | V <sub>CC</sub> | Supply voltage range | | - 0.5 | 7 | V | | I <sub>IK</sub> | Input clamp current <sup>(2)</sup> | $V_I < 0$ or $V_I > V_{CC}$ | | ±20 | mA | | I <sub>OK</sub> | Output clamp current <sup>(2)</sup> | $V_O < 0$ or $V_O > V_{CC}$ | | ±20 | mA | | Io | Continuous output current | $V_O = 0$ to $V_{CC}$ | | ±35 | mA | | | Continuous current through V <sub>CC</sub> or GN | D | | ±70 | mA | | TJ | Junction temperature | | | 150 | $^{\circ}$ | | T <sub>stg</sub> | Storage temperature range | | - 65 | 150 | $^{\circ}$ | <sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended" operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### **5.2 Recommended Operating Conditions**(1) | | | | SN | SN54HCT574 | | | 74HCT574 | | UNIT | |-----------------|---------------------------------|----------------------------------|-----|------------|-----------------|-----|----------|-----------------|------| | | | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | V <sub>CC</sub> | Supply voltage | | 4.5 | 5 | 5.5 | 4.5 | 5 | 5.5 | V | | V <sub>IH</sub> | High-level input voltage | V <sub>CC</sub> = 4.5 V to 5.5 V | 2 | | | 2 | | | V | | V <sub>IL</sub> | Low-level input voltage | V <sub>CC</sub> = 4.5 V to 5.5 V | | | 0.8 | | | 0.8 | V | | VI | Input voltage | | 0 | | V <sub>CC</sub> | 0 | | V <sub>CC</sub> | V | | Vo | Output voltage | | 0 | | V <sub>CC</sub> | 0 | | V <sub>CC</sub> | V | | Δ t/ Δ v | Input transition rise/fall time | | | | 500 | | | 500 | ns | | T <sub>A</sub> | Operating free-air temperatu | ıre | -55 | | 125 | -40 | | 85 | °C | <sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. ### 5.3 Thermal Information | | | DW (SOIC) | DB (SSOP) | N (PDIP) | NS (SO) | PW (TSSOP) | | |------------------------|-------------------------------------------------------|-----------|-----------|----------|---------|------------|------| | THERMAL | METRIC | 20 PINS | 20 PINS | 20 PINS | 20 PINS | 20 PINS | UNIT | | R <sub>0</sub> JA | Junction-to-ambient thermal resistance <sup>(1)</sup> | 109.1 | 122.7 | 84.6 | 113.4 | 131.8 | °C/W | | R <sub>θ</sub> JC(top) | Junction-to-case (top) thermal resistance | 76 | 81.6 | 72.5 | 78.6 | 72.2 | °C/W | | R <sub>0</sub> JB | Junction-to-board thermal resistance | 77.6 | 77.5 | 65.3 | 78.4 | 82.8 | °C/W | | <sup>ψ</sup> JT | Junction-to-top characterization parameter | 51.5 | 46.1 | 55.3 | 47.1 | 21.5 | °C/W | | <sup>∳</sup> ЈВ | Junction-to-board characterization parameter | 77.1 | 77.1 | 65.2 | 78.1 | 82.4 | °C/W | | R <sub>θ</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | N/A | N/A | N/A | N/A | N/A | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC package thermal metrics application report. <sup>(2)</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed. #### **5.4 Electrical Characteristics** over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CO | NDITIONS | V <sub>CC</sub> | | <sub>A</sub> = 25°C | | SN54HC | T574 | SN74HC | T574 | UNIT | |----------------------------------|----------------------------------------------------------------------|--------------------------|-----------------|------|---------------------|------|--------|-------|--------|-------|------| | PARAMETER | 1231 00 | TEST CONDITIONS | | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNII | | V | | I <sub>OH</sub> = -20 μA | 4.5 V | 4.4 | 4.499 | | 4.4 | | 4.4 | | V | | V <sub>OH</sub> | VI = VIH OI VIL | I <sub>OH</sub> = −6 mA | 4.5 V | 3.98 | 4.3 | | 3.7 | | 3.84 | | V | | V <sub>OL</sub> | V <sub>I</sub> = V <sub>IH</sub> or V <sub>IL</sub> | I <sub>OL</sub> = 20 μA | 4.5 V | | 0.001 | 0.1 | | 0.1 | | 0.1 | V | | VOL | VI = VIH OI VIL | I <sub>OL</sub> = 6 mA | 4.5 V | | 0.17 | 0.26 | | 0.4 | | 0.33 | V | | I <sub>1</sub> | $V_I = V_{CC}$ or 0 | | 5.5 V | | ±0.1 | ±100 | | ±1000 | , | ±1000 | nA | | I <sub>OZ</sub> | $V_O = V_{CC}$ or 0 | | 5.5 V | | ±0.01 | ±0.5 | | ±10 | | ±5 | μ Α | | I <sub>CC</sub> | $V_I = V_{CC}$ or 0, | I <sub>O</sub> = 0 | 5.5 V | | | 8 | | 160 | | 80 | μА | | Δ I <sub>CC</sub> <sup>(1)</sup> | One input at 0.5 V or 2.4 V,<br>Other inputs at 0 or V <sub>CC</sub> | | 5.5 V | | 1.4 | 2.4 | | 3 | | 2.9 | mA | | C <sub>i</sub> | | | 4.5 V to 5.5 V | | 3 | 10 | | 10 | | 10 | pF | <sup>(1)</sup> This is the increase in supply current for each input that is at one of the specified TTL voltage levels rather than 0 V or $V_C$ . ## 5.5 Timing Requirements over recommended operating free-air temperature range (unless otherwise noted) | | | V | T <sub>A</sub> = 25 | 5°C | SN54HC | T574 | SN74HC | Γ574 | UNIT | |--------------------|---------------------------------|-----------------|---------------------|-----|--------|------|--------|------|--------| | | | V <sub>CC</sub> | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | f | Olar Información | | | 30 | | 20 | | 24 | MHz | | f <sub>clock</sub> | Clock frequency | 5.5 V | | 33 | | 22 | | 27 | IVITIZ | | | Dules duration CLK high or law | | 16 | | 24 | | 20 | | no | | t <sub>w</sub> | Pulse duration, CLK high or low | 5.5 V | 14 | | 22 | | 18 | | ns | | • | Saturations data before CLIVA | 4.5 V | 20 | | 30 | | 25 | | no | | t <sub>su</sub> | Setup time, data before CLK ↑ | 5.5 V | 17 | | 27 | | 23 | | ns | | | Hald time and after CLICA | 4.5 V | 5 | | 5 | | 5 | | | | t <sub>h</sub> | Hold time, data after CLK ↑ | 5.5 V | 5 | | 5 | | 5 | | ns | ### **5.6 Switching Characteristics** over recommended operating free-air temperature range, $C_L = 50 \text{ pF}$ (unless otherwise noted) (see Parameter Measurement Information) | PARAMETER | FROM | то | V <sub>cc</sub> | T | = 25°C | | SN54HC | T574 | SN74HC | T574 | UNIT | |------------------|---------|----------|-----------------|-----|--------|-----|--------|------|--------|------|---------| | PARAWIETER | (INPUT) | (OUTPUT) | V CC | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNII | | | | 4.5 V | 30 | 36 | | 20 | | 24 | | MHz | | | f <sub>max</sub> | | | 5.5 V | 33 | 40 | | 22 | | 27 | | IVII IZ | | 4 | CLK | Any O | 4.5 V | | 30 | 36 | | 54 | | 45 | no | | $t_{pd}$ | CLK A | Any Q | 5.5 V | | 25 | 32 | | 48 | - | 41 | ns | | + | ŌĒ | Any Q | 4.5 V | | 26 | 30 | | 45 | | 38 | ns | | t <sub>en</sub> | OL | Ally Q | 5.5 V | | 23 | 27 | | 41 | | 34 | 115 | | + | ŌĒ | Any Q | 4.5 V | | 23 | 30 | | 45 | | 38 | no | | t <sub>dis</sub> | OE | Any Q | 5.5 V | | 22 | 27 | | 41 | | 34 | ns | | | | Any O | 4.5 V | | 10 | 12 | | 18 | - | 15 | ne | | t <sub>t</sub> | | Any Q | 5.5 V | | 9 | 11 | | 16 | - | 14 | ns | ## **5.7 Switching Characteristics** over recommended operating free-air temperature range, $C_L$ = 150 pF (unless otherwise noted) (see Parameter Measurement Information) | PARAMETER | FROM TO | | V <sub>cc</sub> | TA | T <sub>A</sub> = 25°C | | SN54HC | T574 | SN74HCT574 | | UNIT | |-----------------|------------------|----------|-----------------|-----|-----------------------|-----|--------|------|------------|-----|---------| | PARAMETER | (INPUT) | (OUTPUT) | V CC | MIN | TYP | MAX | MIN | MAX | MIN | MAX | ONIT | | f | f <sub>max</sub> | | 4.5 V | 30 | 36 | | 20 | | 24 | | MHz | | ¹max | | | 5.5 V | 33 | 40 | | 22 | | 27 | | IVII IZ | | + . | CLK Any Q | Any Q | 4.5 V | | 40 | 53 | | 80 | | 66 | ns | | t <sub>pd</sub> | OLK | Ally Q | 5.5 V | | 35 | 47 | | 71 | | 60 | 115 | | + | ŌĒ | Any O | 4.5 V | | 34 | 47 | | 71 | | 59 | ne | | t <sub>en</sub> | OL | Any Q | 5.5 V | | 29 | 39 | | 94 | | 78 | ns | | + | | Any Q | 4.5 V | | 18 | 42 | | 63 | | 53 | ns | | t <sub>t</sub> | | Ally Q | 5.5 V | | 16 | 38 | | 57 | | 48 | 115 | ## **5.8 Operating Characteristics** $T_A = 25^{\circ}\mathbb{C}$ | | PARAMETER | TEST CONDITIONS | TYP | UNIT | |-----------------|---------------------------------------------|-----------------|-----|------| | C <sub>pd</sub> | Power dissipation capacitance per flip-flop | No load | 93 | pF | ### **6 Parameter Measurement Information** | PARAI | METER | RL | cL | <b>S1</b> | <b>S2</b> | |--------------------|-----------------------------------|-------|-----------------------|-----------|-----------| | | tpZH | 1 kΩ | 50 pF<br>or | Open | Closed | | ten | tpzL | 1 K52 | 150 pF | Closed | Open | | t | tpHZ | 1 kΩ | 50 pF | Open | Closed | | tdis | tpLZ | 1 K32 | 50 pr | Closed | Open | | t <sub>pd</sub> or | t <sub>pd</sub> or t <sub>t</sub> | | 50 pF<br>or<br>150 pF | Open | Open | VOLTAGE WAVEFORMS SETUP AND HOLD AND INPUT RISE AND FALL TIMES VOLTAGE WAVEFORMS PROPAGATION DELAY AND OUTPUT RISE AND FALL TIMES VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES FOR 3-STATE OUTPUTS - A. C<sub>L</sub> includes probe and test-fixture capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_O$ = 50 $\Omega$ , $t_r$ = 6 ns, $t_f$ = 6 ns. - D. For clock inputs, fmaxis measured when the input duty cycle is 50%. - E. The outputs are measured one at a time with one input transition per measurement. - F. $t_{PLZ}$ and $t_{PHZ}$ are the same as $t_{dis}$ . - G. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>. - H. $t_{PLH}$ and $t_{PHL}$ are the same as $t_{pd}$ . 图 6-1. Load Circuit and Voltage Waveforms ### 7 Detailed Description ### 7.1 Overview These octal edge-triggered D-type flip-flops feature 3-state outputs designed specifically for bus driving. The 'HCT574 devices are particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers. The eight flip-flops enter data on the low-to-high transition of the clock (CLK) input. A buffered output-enable $(\overline{OE})$ input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without interface or pullup components. $\overline{\text{OE}}$ does not affect the internal operations of the flip-flops. Old data can be retained or new data can be entered while the outputs are in the high-impedance state. ### 7.2 Functional Block Diagram To Seven Other Channels ### 7.3 Device Functional Modes 表 7-1. Function Table (Each Flip-Flop) | | INPUTS | | | | | | | | | |----|--------|---|-------|--|--|--|--|--|--| | ŌĒ | CLK | D | Q | | | | | | | | L | 1 | Н | Н | | | | | | | | L | 1 | L | L | | | | | | | | L | H or L | Х | $Q_0$ | | | | | | | | Н | Х | Х | Z | | | | | | | ### 8 Power Supply Recommendations The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions*. Each $V_{CC}$ terminal should have a good bypass capacitor to prevent power disturbance. A 0.1- $\mu$ F capacitor is recommended for this device. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. The 0.1- $\mu$ F and 1- $\mu$ F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results. ### 9 Layout ### 9.1 Layout Guidelines When using multiple-input and multiple-channel logic devices inputs must not ever be left floating. In many cases, functions or parts of functions of digital logic devices are unused; for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such unused input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. All unused inputs of digital logic devices must be connected to a logic high or logic low voltage, as defined by the input voltage specifications, to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally, the inputs are tied to GND or $V_{CC}$ , whichever makes more sense for the logic function or is more convenient. ### 10 Device and Documentation Support TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below. ### 10.1 接收文档更新通知 要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 ### 10.2 支持资源 TI E2E™ 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。 链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。 #### 10.3 Trademarks TI E2E™ is a trademark of Texas Instruments. 所有商标均为其各自所有者的财产。 #### 10.4 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ### 10.5 术语表 TI术语表本术语表列出并解释了术语、首字母缩略词和定义。 ### 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Submit Document Feedback www.ti.com 14-Oct-2022 #### **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------| | SN74HCT574DBR | ACTIVE | SSOP | DB | 20 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HT574 | Samples | | SN74HCT574DW | ACTIVE | SOIC | DW | 20 | 25 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HCT574 | Samples | | SN74HCT574DWG4 | ACTIVE | SOIC | DW | 20 | 25 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HCT574 | Samples | | SN74HCT574DWR | ACTIVE | SOIC | DW | 20 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HCT574 | Samples | | SN74HCT574DWRG4 | ACTIVE | SOIC | DW | 20 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HCT574 | Samples | | SN74HCT574N | ACTIVE | PDIP | N | 20 | 20 | RoHS & Green | NIPDAU | N / A for Pkg Type | -40 to 85 | SN74HCT574N | Samples | | SN74HCT574NE4 | ACTIVE | PDIP | N | 20 | 20 | RoHS & Green | NIPDAU | N / A for Pkg Type | -40 to 85 | SN74HCT574N | Samples | | SN74HCT574NSR | ACTIVE | SO | NS | 20 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HCT574 | Samples | | SN74HCT574PW | ACTIVE | TSSOP | PW | 20 | 70 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HT574 | Samples | | SN74HCT574PWR | ACTIVE | TSSOP | PW | 20 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HT574 | Samples | | SN74HCT574PWT | ACTIVE | TSSOP | PW | 20 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HT574 | Samples | <sup>(1)</sup> The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. <sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. ## **PACKAGE OPTION ADDENDUM** www.ti.com 14-Oct-2022 - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. www.ti.com 13-Sep-2022 ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74HCT574DBR | SSOP | DB | 20 | 2000 | 330.0 | 16.4 | 8.2 | 7.5 | 2.5 | 12.0 | 16.0 | Q1 | | SN74HCT574DWR | SOIC | DW | 20 | 2000 | 330.0 | 24.4 | 10.9 | 13.3 | 2.7 | 12.0 | 24.0 | Q1 | | SN74HCT574NSR | SO | NS | 20 | 2000 | 330.0 | 24.4 | 8.4 | 13.0 | 2.5 | 12.0 | 24.0 | Q1 | | SN74HCT574NSR | SO | NS | 20 | 2000 | 330.0 | 24.4 | 8.4 | 13.0 | 2.5 | 12.0 | 24.0 | Q1 | | SN74HCT574PWR | TSSOP | PW | 20 | 2000 | 330.0 | 16.4 | 6.95 | 7.1 | 1.6 | 8.0 | 16.0 | Q1 | | SN74HCT574PWR | TSSOP | PW | 20 | 2000 | 330.0 | 16.4 | 6.95 | 7.0 | 1.4 | 8.0 | 16.0 | Q1 | | SN74HCT574PWT | TSSOP | PW | 20 | 250 | 330.0 | 16.4 | 6.95 | 7.1 | 1.6 | 8.0 | 16.0 | Q1 | www.ti.com 13-Sep-2022 ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN74HCT574DBR | SSOP | DB | 20 | 2000 | 356.0 | 356.0 | 35.0 | | SN74HCT574DWR | SOIC | DW | 20 | 2000 | 367.0 | 367.0 | 45.0 | | SN74HCT574NSR | SO | NS | 20 | 2000 | 367.0 | 367.0 | 45.0 | | SN74HCT574NSR | SO | NS | 20 | 2000 | 367.0 | 367.0 | 45.0 | | SN74HCT574PWR | TSSOP | PW | 20 | 2000 | 356.0 | 356.0 | 35.0 | | SN74HCT574PWR | TSSOP | PW | 20 | 2000 | 356.0 | 356.0 | 35.0 | | SN74HCT574PWT | TSSOP | PW | 20 | 250 | 356.0 | 356.0 | 35.0 | ## **PACKAGE MATERIALS INFORMATION** www.ti.com 13-Sep-2022 ### **TUBE** \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |----------------|--------------|--------------|------|-----|--------|--------|--------|--------| | SN74HCT574DW | DW | SOIC | 20 | 25 | 507 | 12.83 | 5080 | 6.6 | | SN74HCT574DWG4 | DW | SOIC | 20 | 25 | 507 | 12.83 | 5080 | 6.6 | | SN74HCT574N | N | PDIP | 20 | 20 | 506 | 13.97 | 11230 | 4.32 | | SN74HCT574NE4 | N | PDIP | 20 | 20 | 506 | 13.97 | 11230 | 4.32 | | SN74HCT574PW | PW | TSSOP | 20 | 70 | 530 | 10.2 | 3600 | 3.5 | - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-150. NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ### **MECHANICAL DATA** ## NS (R-PDSO-G\*\*) ### PLASTIC SMALL-OUTLINE PACKAGE - All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15. ## N (R-PDIP-T\*\*) ## PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. SOIC - 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side. - 5. Reference JEDEC registration MS-013. SOIC NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SOIC NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153. NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. # PW (R-PDSO-G20) ## PLASTIC SMALL OUTLINE - All linear dimensions are in millimeters. - B. This drawing is subject to change without notice.C. Publication IPC-7351 is recommended for alternate design. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. ### 重要声明和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022,德州仪器 (TI) 公司 ## **X-ON Electronics** Largest Supplier of Electrical and Electronic Components Click to view similar products for Flip-Flops category: Click to view products by Texas Instruments manufacturer: Other Similar products are found below: NLV74HC74ADTR2G 74F574SC TC7W74FUTE12LF NLV14013BDR2G NLV74HC74ADR2G MC10EP131MNG MC74AC74DTR2 74VHC574FT(BJ) HT4093ARZ SN74HC374ANSR CD4528BE CD4027BE RS74HC74XQ RS74HC74XP RS574XTSS20 CD40106BMJSM 74HCT273PW-Q100J SN74ABT273PWRE4 CLVC2G74QDCURG4Q1 CD4067TA24.TB CD4013SA.TR AIP74HCT14TA14.TB HSN74LVC1G14DBVR CD4013BPWRG AiP74LVC74TA14.TB CD4013BDRG CD4528SA16.TR AIP74HC273SA.TB SN74HCS74QDYYRQ1 CD4013TA14.TB SN74LS107N SN74LS374DWR SN74LVC2G14DC(LX) MC74HC73ADG MC74HC73ADR2G 74LCX16374MTDX 74LVT74D,118 74VHCT9273FT(BJ) MM74HC374WM MM74HC74AMX 74ALVCH162374PAG 74LVC1G175GS,132 74LVX74MTCX TC7WZ74FK,LJ(CT MM74HCT273WM SN74LVC74AD SN74HC273DWR M74HC374RM13TR M74HC175B1R M74HC174RM13TR