**MSPM0L1105, MSPM0L1106** # SLASEX5B - OCTOBER 2022 - REVISED APRIL 2023 MSPM0L110x Mixed-Signal Microcontrollers # 1 Features #### Core - Arm® 32-bit Cortex®-M0+ CPU, frequency up to 32 MHz ## **Operating characteristics** - Extended temperature: –40°C to 105°C - Wide supply voltage range: 1.62 V to 3.6 V # **Memories** - Up to 64KB of flash - 4KB of SRAM ### High-performance analog peripherals - One 12-bit 1.68-Msps analog-to-digital converter (ADC) with up to 10 total external channels - Configurable 1.4-V or 2.5-V internal ADC voltage reference (VREF) - One general-purpose amplifier (GPAMP) - Integrated temperature sensor ## **Optimized low-power modes** - RUN: 71 µA/MHz (CoreMark) - STOP: 151 $\mu$ A at 4 MHz and 44 $\mu$ A at 32 kHz - STANDBY: 1.0 μA with 32-kHz 16-bit timer running, SRAM/registers fully retained, and 32MHz clock wakeup in 3.2µs - SHUTDOWN: 61 nA with IO wakeup capability ## Intelligent digital peripherals - 3-channel DMA controller - 3-channel event fabric signaling system - Four 16-bit general-purpose timers, each with two capture/compare registers supporting lowpower operation in STANDBY mode, supporting a total of 8 PWM channels - Windowed watchdog timer ### **Enhanced communication interfaces** - Two UART interfaces; one supports LIN, IrDA, DALI, Smart Card, Manchester and both support low-power operation in STANDBY - One I<sup>2</sup>C interface supports FM+ (1Mbit/s), SMBus, PMBus, and wakeup from STOP - One SPI supports up to 16 Mbit/s ### **Clock system** - Internal 4- to 32-MHz oscillator with ±1.2% accuracy (SYSOSC) - Internal 32-kHz low-frequency oscillator with ±3% accuracy (LFOSC) ## Data integrity Cyclic redundancy checker (CRC-16 or CRC-32) #### Flexible I/O features - Up to 28 GPIOs - Two 5-V tolerant open-drain IOs ### **Development support** 2-pin serial wire debug (SWD) ### Package options - 32-pin VQFN (RHB) - 28-pin VSSOP (DGS) - 24-pin VQFN (RGE) - 20-pin VSSOP (DGS) - 16-pin SOT (DYY), WQFN (RTR)<sup>1</sup> ### Family members (also see *Device Comparison*) - MSPM0L1105: 32KB of flash, 4KB of RAM - MSPM0L1106: 64KB of flash, 4KB of RAM - **Development kits and software** (also see *Tools* and Software) - LP-MSPM0L1306 LaunchPad<sup>™</sup> development - MSP Software Development Kit (SDK) # 2 Applications - Battery charging and management - Power supplies and power delivery - Personal electronics - Building security and fire safety - Connected peripherals and printers - Grid infrastructure - **Smart metering** - Communication modules - Medical and healthcare - Lighting The 16-pin WQFN package is product preview. # 3 Description MSPM0L110x microcontrollers (MCUs) are part of the MSP highly-integrated ultra-low-power 32-bit MSPM0 MCU family based on the enhanced Arm® Cortex®-M0+ core platform operating at up to 32-MHz frequency. These cost-optimized MCUs offer high-performance analog peripheral integration, support extended temperature ranges from -40°C to 105°C, and operate with supply voltages from 1.62 V to 3.6 V. The MSPM0L110x devices provide up to 64KB embedded flash program memory with 4KB SRAM. These MCUs incorporate a high-speed on-chip oscillator with an accuracy up to ±1.2%, eliminating the need for an external crystal. Additional features include a 3-channel DMA, 16 and 32-bit CRC accelerator, and a variety of high-performance analog peripherals such as one 12-bit 1.68-Msps ADC with configurable internal voltage reference, one general-purpose amplifier, and an on-chip temperature sensor. These devices also offer intelligent digital peripherals such as four 16-bit general purpose timers, one windowed watchdog timer, and a variety of communication peripherals including two UARTs, one SPI, and one I<sup>2</sup>C. These communication peripherals offer protocol support for LIN, IrDA, DALI, Manchester, Smart Card, SMBus, and PMBus. The TI MSPM0 family of low-power MCUs consists of devices with varying degrees of analog and digital integration let customers find the MCU that meets their project needs. The architecture combined with extensive low-power modes is optimized to achieve extended battery life in portable measurement applications. MSPM0L110x MCUs are supported by an extensive hardware and software ecosystem with reference designs and code examples to get the design started quickly. Development kits include a LaunchPad<sup>™</sup> kit available for purchase and design files for a target-socket board. TI also provides a free MSP Software Development Kit (SDK), which is available as a component of Code Composer Studio IDE desktop and cloud version within the TI Resource Explorer. MSPM0 MCUs are also supported by extensive online collateral, training with MSP Academy, and online support through the TI E2E™ support forums. For complete module descriptions, see the MSPM0 L-Series 32-MHz Microcontrollers Technical Reference Manual. ## **CAUTION** System-level ESD protection must be applied in compliance with the device-level ESD specification to prevent electrical overstress or disturbing of data or code memory. See MSP430™ System-Level ESD Considerations for more information, as the principles in that application note also apply to MSPM0 MCUs. # 4 Functional Block Diagram Figure 4-1. MSPM0L110x Functional Block Diagram # **Table of Contents** | 1 Features | 1 | 8.5 DMA | 3 | |--------------------------------------|-----------------|--------------------------------------------|----| | 2 Applications | 1 | 8.6 Events | 32 | | 3 Description | <mark>2</mark> | 8.7 Memory | 32 | | 4 Functional Block Diagram | <mark>3</mark> | 8.8 Flash Memory | 34 | | 5 Device Comparison | <mark>5</mark> | 8.9 SRAM | 34 | | 6 Pin Configuration and Functions | <mark>6</mark> | 8.10 GPIO | 34 | | 6.1 Pin Diagrams | | 8.11 IOMUX | 3 | | 6.2 Pin Attributes | 7 | 8.12 ADC | 3 | | 6.3 Signal Descriptions | <mark>9</mark> | 8.13 Temperature Sensor | 3 | | 6.4 Connections for Unused Pins | 12 | 8.14 VREF | 36 | | 7 Specifications | 13 | 8.15 GPAMP | 36 | | 7.1 Absolute Maximum Ratings | 13 | 8.16 CRC | 36 | | 7.2 ESD Ratings | 13 | 8.17 UART | 36 | | 7.3 Recommended Operating Conditions | 13 | 8.18 SPI | 37 | | 7.4 Thermal Information | | 8.19 I2C | 37 | | 7.5 Supply Current Characteristics | 14 | 8.20 WWDT | 38 | | 7.6 Power Supply Sequencing | 15 | 8.21 Timers (TIMx) | 38 | | 7.7 Flash Memory Characteristics | | 8.22 Device Analog Connections | 38 | | 7.8 Timing Characteristics | 17 | 8.23 Input/Output Diagrams | 39 | | 7.9 Clock Specifications | 18 | 8.24 Bootstrap Loader (BSL) | 40 | | 7.10 Digital IO | 19 | 8.25 Serial Wire Debug Interface | 4 | | 7.11 Analog Mux VBOOST | <mark>22</mark> | 8.26 Device Factory Constants | 4 | | 7.12 ADC | <mark>22</mark> | 8.27 Identification | 42 | | 7.13 Temperature Sensor | <mark>23</mark> | 9 Applications, Implementation, and Layout | 43 | | 7.14 VREF | <mark>24</mark> | 9.1 Typical Application | 4 | | 7.15 GPAMP | 24 | 10 Device and Documentation Support | 4 | | 7.16 I2C | <mark>25</mark> | 10.1 Device Nomenclature | 4 | | 7.17 SPI | <mark>26</mark> | 10.2 Tools and Software | 40 | | 7.18 UART | 28 | 10.3 Support Resources | 40 | | 7.19 TIMx | 28 | 10.4 Trademarks | 40 | | 7.20 Emulation and Debug | | 10.5 Electrostatic Discharge Caution | | | 8 Detailed Description | 29 | 10.6 Glossary | 4 | | 8.1 CPU | 29 | 11 Mechanical, Packaging, and Orderable | | | 8.2 Operating Modes | | Information | | | 8.3 Power Management Unit (PMU) | 30 | 12 Revision History | 69 | | 8.4 Clock Module (CKM) | 31 | | | # **5 Device Comparison** **Table 5-1. Device Comparison** | DEVICE NAME (1) (4) | FLASH / SRAM<br>(KB) | QUAL <sup>(2)</sup> | ADC CH. | GPAMP | UART/I2C/SPI | TIMG | GPIOs | 5-V TOL. IO | PACKAGE<br>[BODY SIZE] (3) | | |-------------------------------|----------------------|---------------------|---------|-------|--------------|------|-------|-------------|----------------------------|--| | MSPM0L1106xRHB | 64 / 4 | т | 10 | 1 | 2/1/1 | 4 | 28 | 2 | 32 VQFN | | | MSPM0L1105xRHB | 32 / 4 | · · | 10 | ' | 2/1/1 | 4 | 20 | 2 | [5 mm × 5 mm] | | | MSPM0L1106xDGS28 | 64 / 4 | - | 10 | 4 | 2/1/1 | 4 | 24 | 2 | 28 VSSOP | | | MSPM0L1105xDGS28 | 32 / 4 | ı | 10 | 1 | 2/1/1 | 4 | 24 | 2 | [7.1 mm × 3 mm] | | | MSPM0L1106xRGE | 64 / 4 | - | 9 | 4 | 2/1/1 | 4 | 20 | 2 | 24 VQFN | | | MSPM0L1105xRGE | 32 / 4 | ı | 9 | 1 | 2/1/1 | 4 | 20 | 2 | [4 mm × 4 mm] | | | MSPM0L1106xDGS20 | 64 / 4 | H | 0 | 4 | 0.14.14 | 4 | 17 | 2 | 20 VSSOP | | | MSPM0L1105xDGS20 | 32 / 4 | ı | 8 | 1 | 2/1/1 | 4 | 17 | 2 | [5.1 mm × 3 mm] | | | MSPM0L1106xRTR <sup>(5)</sup> | 64 / 4 | + | 6 | 4 | 0.14.14 | 4 | 40 | 2 | 16 WQFN | | | MSPM0L1105xRTR <sup>(5)</sup> | 32 / 4 | ı | 0 | 1 | 2/1/1 | 4 | 13 | 2 | [3 mm × 2 mm] | | | MSPM0L1106xDYY | 64 / 4 | - | | | 0.14.14 | 4 | 40 | 2 | 16 SOT | | | MSPM0L1105xDYY | 32 / 4 | 1 | 6 | 1 | 2/1/1 | 4 | 13 | 2 | [4.2 mm × 2 mm] | | - (1) For the most current part, package, and ordering information for all available devices, see the Package Option Addendum in Section 11, or see the TI web site. - (2) Device qualification: - $T = -40^{\circ}C \text{ to } 105^{\circ}C$ - (3) The sizes shown here are approximations. For the package dimensions with tolerances, see the Mechanical Data in Section 11. - (4) For more information about the device name, see Section 10.1. - (5) The 16-pin WQFN package is product preview. # 6 Pin Configuration and Functions # 6.1 Pin Diagrams Figure 6-1. Pin Diagram Color Coding Figure 6-2. 32-Pin RHB (VQFN) (Top View) Figure 6-3. 28-Pin DGS28 (VSSOP) (Top View) Figure 6-4. 24-Pin RGE (VQFN) (Top View) Figure 6-5. 20-Pin DGS20 (VSSOP) (Top View) Figure 6-6. 16-Pin RTR (WQFN) (Top View) Figure 6-7. 16-Pin DYY (SOT) (Top View) ### 6.2 Pin Attributes Table 6-1 describes the functions available on every pin for each device package. #### Note Each digital I/O on a device is mapped to a specific Pin Control Management Register (PINCMx) that lets users configure the desired *Pin Function* using the PINCM.PF control bits. **PIN FUNCTION PIN NUMBER** 28 VSSOP VSSOP VQFN 16 WQFN I/O 32 VQFN SOT **PINCMx** PIN Structure DIGITAL (1) ANAL OG NAME 9 24 20 N/A **VDD** 4 7 3 6 6 5 Power N/A VSS 7 7 5 4 6 Power 8 N/A **VCORE** 3 2 32 3 23 3 Power UART1 TX [2] / I2C0 SDA [3] / TIMG1 C0 [4] / 5-V Tolerant 1 PA0 1 4 24 4 4 3 SPI0\_CS1 [5](Default BSL I2C\_SDA) Open-Drain UART1 RX [2] / I2C0 SCL [3] / TIMG1 C1 [4](Default 5-V Tolerant 2 2 PA1 5 1 BSL I2C\_SCL) Open-Drain 5 4 5 N/A **NRST** 3 2 Reset 3 ROSC TIMG1\_C1 [2] / SPI0\_CS0 [3] PA2 6 9 5 8 8 7 Standard 4 PA3 TIMG2\_C0 [2] / SPI0\_CS1 [3] / UART1\_CTS [4] 7 10 6 Standard 5 PA4 TIMG2\_C1 [2] / SPI0\_POCI [3] / UART1\_RTS [4] 7 8 11 9 Standard PA<sub>5</sub> TIMG0\_C0 [2] / SPI0\_PICO [3]/FCC\_IN[4] 9 9 6 12 High-Speed 7 PA6 TIMG0\_C1 [2] / SPI0\_SCK [3] 10 13 10 10 8 Standard \_ 8 PA7 CLK\_OUT [3] / TIMG1\_C0 [4] 11 Standard UARTO TX [2] / SPIO CSO [3] / UART1 RTS [4] / 9 PA8 12 Standard TIMG2\_C0 [5] UART0\_RX [2] / SPI0\_PICO [3] / UART1\_CTS [4] / 10 PA9 13 14 8 Standard TIMG2\_C1 [5] UART1 TX [2] / SPI0 POCI [3] / I2C0 SDA [4] / PA10 9 11 High-Speed 11 14 15 TIMG4\_C0 [5] UART1 RX [2] / SPI0 SCK [3] / I2C0 SCL [4] / 12 PA11 16 10 11 15 Standard TIMG4 C1 [5] Table 6-1. Pin Attributes PA12 **PA13** 13 14 16 17 Standard Standard UART0\_CTS [2] / TIMG0\_C0 [3]/FCC\_IN[4] UARTO RTS [2] / TIMGO C1 [3] / UART1 RX [4] **Table 6-1. Pin Attributes (continued)** | | | | PIN FUNCTION | | PI | N NL | JMBE | R | | | |--------|-------------|-------------------|--------------------------------------------------------------------------------------------------|---------|----------|---------|----------|---------|--------|--------------------| | PINCMx | PIN<br>NAME | ANALOG | DIGITAL (1) | 32 VQFN | 28 VSSOP | 24 VQFN | 20 VSSOP | 16 WQFN | 16 SOT | I/O<br>Structure | | 15 | PA14 | | UART1_CTS [2] / CLK_OUT [3] / UART1_TX [4] /<br>TIMG1_C0 [5] | 18 | 17 | _ | _ | 11 | _ | Standard | | 16 | PA15 | A9 | UART1_RTS [2] / SPI0_CS2 [4] / TIMG4_C1 [5] | 19 | 18 | 11 | _ | 12 | _ | Standard | | 17 | PA16 | A8 | SPI0_POCI [4] / TIMG0_C0 [5]/FCC_IN[6] | 20 | 19 | 12 | 12 | 13 | _ | Standard | | 18 | PA17 | | UART0_TX [2] / SPI0_SCK [4] / TIMG4_C0 [5] /<br>SPI0_CS1 [6] | 21 | 20 | 13 | 13 | _ | 9 | Standard with wake | | 19 | PA18 | A7 / GPAMP_IN- | UART0_RX [2] / SPI0_PICO [3] / TIMG4_C1 [5] (BSL<br>Invoke) | 22 | 21 | 14 | 14 | | 10 | Standard with wake | | 20 | PA19 | | SWDIO [2] / SPI0_POCI [4] | 23 | 22 | 15 | 15 | 14 | 11 | High-Speed | | 21 | PA20 | A6 | SWCLK [2] / TIMG4_C0 [4] | 24 | 23 | 16 | 16 | | 12 | Standard | | 22 | PA21 | A5 / VREF- | TIMG2_C0 [2] / UART0_CTS [3] / UART0_TX [4] | 25 | 24 | 17 | _ | 15 | _ | Standard | | 23 | PA22 | A4 /<br>GPAMP_OUT | UART0_RX [2] / TIMG2_C1 [3] / UART0_RTS [4] /<br>CLK_OUT [5] / UART1_RX [6](Default BSL UART_RX) | 26 | 25 | 18 | 17 | 16 | 13 | Standard | | 24 | PA23 | VREF+ | UART0_TX [2] / SPI0_CS3 [3] / TIMG0_C0 [4] / UART0_CTS [5] / UART1_TX [6](Default BSL UART_TX) | 27 | 26 | 19 | 18 | _ | 14 | Standard | | 25 | PA24 | A3 | SPI0_CS2 [2] / TIMG0_C1 [3] / UART0_RTS [4] | 28 | 27 | 20 | 19 | 1 | 15 | Standard | | 26 | PA25 | A2 | TIMG4_C1 [2] / UART0_TX [3] / SPI0_PICO [4] | 29 | 28 | 21 | 20 | 2 | 16 | Standard | | 27 | PA26 | A1 /<br>GPAMP_IN+ | TIMG1_C0 [2] / UART0_RX [3] / SPI0_POCI [4] | 30 | 1 | 22 | 1 | _ | 1 | Standard | | 28 | PA27 | A0 | TIMG1_C1 [2] / SPI0_CS3 [3] | 31 | 2 | _ | 2 | _ | - | Standard | <sup>(1)</sup> PINCM.PF and PINCM.PC in IOMUX must be set to 0 for analog functions (for example, GPAMP inputs and outputs or ADC inputs). Each digital I/O on a device is mapped to a specific Pin Control Management Register (PINCMx) that lets users configure the desired *Pin Function* using the PINCM.PF control bits. Table 6-2. Digital IO Features by IO Type | IO Structure | INVERSION<br>CONTROL | DRIVE<br>STRENGTH<br>CONTROL | HYSTERESIS<br>CONTROL | PULLUP<br>RESISTOR | PULLDOWN<br>RESISTOR | WAKEUP<br>LOGIC | |--------------------------|----------------------|------------------------------|-----------------------|--------------------|----------------------|-----------------| | Standard-drive | Y | | | Υ | Y | | | Standard-drive with wake | Y | | | Y | Y | Y | | High-speed | Y | Y | | Y | Y | | | 5-V tolerant open-drain | Y | | Y | | Y | Υ | # **6.3 Signal Descriptions** | | | | | PIN N | 10. <sup>(1)</sup> | | | | | |------------------------|-------------|----------------|----------|---------|--------------------|---------|--------|-----------------|----------------------------------------------------------| | FUNCTION | SIGNAL NAME | 32 VQFN | 28 VSSOP | 24 VQFN | 20 VSSOP | 16 WQFN | 16 SOT | PIN<br>TYPE (2) | DESCRIPTION | | | A0 | 31 | 2 | _ | 2 | _ | _ | I | ADC0 analog input 0 | | | A1 | 30 | 1 | 22 | 1 | _ | 1 | I | ADC0 analog input 1 | | | A2 | 29 | 28 | 21 | 20 | 2 | 16 | I | ADC0 analog input 2 | | | A3 | 28 | 27 | 20 | 19 | _ | 15 | I | ADC0 analog input 3 | | ADC | A4 | 26 | 25 | 18 | 17 | 1 | 13 | I | ADC0 analog input 4 | | ADC | A5 | 25 | 24 | 17 | _ | _ | _ | I | ADC0 analog input 5 | | | A6 | 24 | 23 | 16 | 16 | 16 | 12 | I | ADC0 analog input 6 | | | A7 | 22 | 21 | 14 | 14 | 14 | 10 | I | ADC0 analog input 7 | | | A8 | 20 | 19 | 12 | 12 | 13 | _ | I | ADC0 analog input 8 | | | A9 | 19 | 18 | 11 | _ | 12 | _ | I | ADC0 analog input 9 | | BSL | BSL_invoke | 22 | 21 | 14 | 14 | 14 | 10 | I | Input pin used to invoke bootloader | | BSL (I <sup>2</sup> C) | BSLSCL | 2 | 5 | 1 | 5 | 5 | 4 | I/O | Default I <sup>2</sup> C BSL clock | | BSL (I-C) | BSLSDA | 1 | 4 | 24 | 4 | 4 | 3 | I/O | Default I <sup>2</sup> C BSL data | | BSL (UART) | BSLRX | 26 | 25 | 18 | 17 | 1 | 13 | I | Default UART BSL receive | | BSL (UART) | BSLTX | 27 | 26 | 19 | 18 | 2 | 14 | 0 | Default UART BSL transmit | | Clock | CLK_OUT | 11<br>18<br>26 | 17<br>25 | 18 | 17 | 1<br>11 | 13 | 0 | Configurable clock output | | | ROSC | 6 | 9 | 5 | 8 | 8 | 7 | I | External resistor used for improving oscillator accuracy | | Dahua | SWCLK | 24 | 23 | 16 | 16 | 16 | 12 | I | Serial wire debug input clock | | Debug | SWDIO | 23 | 22 | 15 | 15 | 15 | 11 | I/O | Serial wire debug data input/output | | General- | GPAMP_IN+ | 30 | 1 | 22 | 1 | _ | 1 | I | GPAMP non-inverting terminal input | | Purpose | GPAMP_OUT | 26 | 25 | 18 | 17 | 1 | 13 | 0 | GPAMP output | | Amplifier | GPAMP_IN- | 22 | 21 | 14 | 14 | 14 | 10 | I | GPAMP inverting terminal input | | | | | PIN NO. (1) | | | | | | | |------------------|-------------|---------|-------------|---------|----------|---------|--------|-----------------|--------------------------------------------------------------------------------| | FUNCTION | SIGNAL NAME | 32 VQFN | 28 VSSOP | 24 VQFN | 20 VSSOP | 16 WQFN | 16 SOT | PIN<br>TYPE (2) | DESCRIPTION | | | PA0 | 1 | 4 | 24 | 4 | 4 | 3 | I/O | General-purpose digital I/O with wake up from SHUTDOWN | | | PA1 | 2 | 5 | 1 | 5 | 5 | 4 | I/O | General-purpose digital I/O with wake up from SHUTDOWN | | | PA2 | 6 | 9 | 5 | 8 | 8 | 7 | I/O | General-purpose digital I/O | | | PA3 | 7 | 10 | 6 | _ | _ | _ | I/O | General-purpose digital I/O | | | PA4 | 8 | 11 | 7 | 9 | _ | _ | I/O | General-purpose digital I/O | | | PA5 | 9 | 12 | _ | _ | 9 | _ | I/O | General-purpose digital I/O | | | PA6 | 10 | 13 | _ | 10 | 10 | 8 | I/O | General-purpose digital I/O | | | PA7 | 11 | _ | _ | _ | _ | _ | I/O | General-purpose digital I/O | | | PA8 | 12 | _ | _ | _ | _ | _ | I/O | General-purpose digital I/O | | | PA9 | 13 | 14 | 8 | _ | _ | _ | I/O | General-purpose digital I/O | | | PA10 | 14 | 15 | 9 | _ | 11 | _ | I/O | General-purpose digital I/O | | | PA11 | 15 | 16 | 10 | 11 | _ | _ | I/O | General-purpose digital I/O | | | PA12 | 16 | _ | _ | _ | _ | _ | I/O | General-purpose digital I/O | | GPIO | PA13 | 17 | _ | _ | _ | _ | _ | I/O | General-purpose digital I/O | | GPIO | PA14 | 18 | 17 | _ | _ | 11 | _ | I/O | General-purpose digital I/O | | | PA15 | 19 | 18 | 11 | _ | 12 | _ | I/O | General-purpose digital I/O | | | PA16 | 20 | 19 | 12 | 12 | 13 | _ | I/O | General-purpose digital I/O | | | PA17 | 21 | 20 | 13 | 13 | 14 | 9 | I/O | General-purpose digital I/O with wake up from SHUTDOWN | | | PA18 | 22 | 21 | 14 | 14 | 14 | 10 | I/O | General-purpose digital I/O with wake up from SHUTDOWN | | | PA19 | 23 | 22 | 15 | 15 | 15 | 11 | I/O | General-purpose digital I/O | | | PA20 | 24 | 23 | 16 | 16 | 16 | 12 | I/O | General-purpose digital I/O | | | PA21 | 25 | 24 | 17 | _ | _ | _ | I/O | General-purpose digital I/O | | | PA22 | 26 | 25 | 18 | 17 | 1 | 13 | I/O | General-purpose digital I/O | | | PA23 | 27 | 26 | 19 | 18 | 2 | 14 | I/O | General-purpose digital I/O | | | PA24 | 28 | 27 | 20 | 19 | _ | 15 | I/O | General-purpose digital I/O | | | PA25 | 29 | 28 | 21 | 20 | 2 | 16 | I/O | General-purpose digital I/O | | | PA26 | 30 | 1 | 22 | 1 | _ | 1 | I/O | General-purpose digital I/O | | | PA27 | 31 | 2 | _ | 2 | _ | _ | I/O | General-purpose digital I/O | | 120 | I2C0_SCL | 2<br>15 | 5<br>16 | 1<br>10 | 5<br>11 | 5 | 4 | I/O | I2C0 serial clock | | l <sup>2</sup> C | I2C0_SDA | 1<br>14 | 4<br>15 | 24<br>9 | 4 | 4<br>11 | 3 | I/O | I2C0 serial data | | | VSS | 5 | 8 | 4 | 7 | 7 | 6 | Р | Ground supply | | | VDD | 4 | 7 | 3 | 6 | 6 | 5 | Р | Power supply | | Power | VCORE | 32 | 3 | 23 | 3 | 3 | 2 | Р | Regulated core power supply output | | | QFN Pad | Pad | _ | Pad | _ | Pad | - | Р | QFN package exposed thermal pad. TI recommends connection to V <sub>SS</sub> . | MSPM0L1105, MSPM0L1106 SLASEX5B – OCTOBER 2022 – REVISED APRIL 2023 | | | | | PIN N | 10. <sup>(1)</sup> | | | | | | | |----------|-------------|---------------------------|---------------------------|--------------------------|--------------------|----------------|----------|-----------------|--------------------------------------------------------------------------------------------|--|--| | FUNCTION | SIGNAL NAME | 32 VQFN | 28 VSSOP | 24 VQFN | 20 VSSOP | 16 WQFN | 16 SOT | PIN<br>TYPE (2) | DESCRIPTION | | | | | SPI0_CS0 | 6<br>12 | 9 | 5 | 8 | 8 | 7 | I/O | SPI0 chip-select 0 | | | | | SPI0_CS1 | 1<br>7<br>21 | 4<br>10<br>20 | 6<br>13<br>24 | 4<br>13 | 4 | 3<br>9 | I/O | SPI0 chip-select 1 | | | | | SPI0_CS2 | 19<br>28 | 18<br>27 | 11<br>20 | 19 | 12 | 15 | I/O | SPI0 chip-select 2 | | | | | SPI0_CS3 | 27<br>31 | 2<br>26 | 19 | 2<br>18 | 2 | 14 | I/O | SPI0 chip-select 3 | | | | SPI | SPI0_SCK | 10<br>15<br>21 | 13<br>16<br>20 | 10<br>13 | 10<br>11<br>13 | 10 | 8<br>9 | I/O | SPI0 clock signal input – SPI peripheral mode<br>Clock signal output – SPI controller mode | | | | | SPI0_POCI | 8<br>14<br>20<br>23<br>30 | 1<br>11<br>15<br>19<br>22 | 7<br>9<br>12<br>15<br>22 | 1<br>9<br>12<br>15 | 11<br>13<br>15 | 1<br>11 | I/O | SPI0 controller in/peripheral out | | | | | SPI0_PICO | 9<br>13<br>22<br>29 | 12<br>14<br>21<br>28 | 8<br>14<br>21 | 14<br>20 | 2<br>9<br>14 | 10<br>16 | I/O | SPI0 controller out/peripheral in | | | | System | NRST | 3 | 6 | 2 | 5 | 5 | 4 | I | Reset input active low | | | | | TIMG0_C0 | 9<br>16<br>20<br>27 | 12<br>19<br>26 | 12<br>19 | 12<br>18 | 2<br>9<br>13 | 14 | I/O | General purpose timer 0 CCR0 capture input/compare output | | | | | TIMG0_C1 | 10<br>17<br>28 | 13<br>27 | 20 | 10<br>19 | 10 | 8<br>15 | I/O | General purpose timer 0 CCR1 capture input/compare output | | | | | TIMG1_C0 | 1<br>11<br>18<br>30 | 1<br>4<br>17 | 22<br>24 | 1<br>4 | 4<br>11 | 1 3 | I/O | General purpose timer 1 CCR0 capture input/<br>compare output | | | | Timer | TIMG1_C1 | 2<br>6<br>31 | 2<br>5<br>9 | 1<br>5 | 2<br>5<br>8 | 5<br>8 | 4<br>7 | I/O | General purpose timer 1 CCR1 capture input/<br>compare output | | | | | TIMG2_C0 | 7<br>12<br>25 | 10<br>24 | 6<br>17 | _ | _ | _ | I/O | General purpose timer 2 CCR0 capture input/compare output | | | | | TIMG2_C1 | 8<br>13<br>26 | 11<br>14<br>25 | 7<br>8<br>18 | 9<br>17 | 1 | 13 | I/O | General purpose timer 2 CCR1 capture input/<br>compare output | | | | | TIMG4_C0 | 14<br>21<br>24 | 15<br>20<br>23 | 9<br>13<br>16 | 13<br>16 | 11<br>16 | 9<br>12 | I/O | General purpose timer 4 CCR0 capture input/compare output | | | | | TIMG4_C1 | 15<br>19<br>22<br>29 | 16<br>18<br>21<br>28 | 10<br>11<br>14<br>21 | 11<br>14<br>20 | 2<br>12<br>14 | 10<br>16 | I/O | General purpose timer 4 CCR1 capture input/<br>compare output | | | | | | | | PIN N | IO. <sup>(1)</sup> | | | | | |---------------|-------------|----------------------------|----------------------|----------------------|--------------------|--------------|---------------|-----------------|------------------------------------------------------------| | FUNCTION | SIGNAL NAME | 32 VQFN | 28 VSSOP | 24 VQFN | 20 VSSOP | 16 WQFN | 16 SOT | PIN<br>TYPE (2) | DESCRIPTION | | | UART0_TX | 12<br>21<br>25<br>27<br>29 | 20<br>24<br>26<br>28 | 13<br>17<br>19<br>21 | 13<br>18<br>20 | 2 | 9<br>14<br>16 | 0 | UART0 transmit data | | | UART0_RX | 13<br>22<br>26<br>30 | 1<br>14<br>21<br>25 | 8<br>14<br>18<br>22 | 1<br>14<br>17 | 1<br>14 | 1<br>10<br>13 | I | UART0 receive data | | | UARTO_CTS | 16<br>25<br>27 | 24<br>26 | 17<br>19 | 18 | 2 | 14 | I | UART0 "clear to send" flow control input | | UART | UARTO_RTS | 17<br>26<br>28 | 25<br>27 | 18<br>20 | 17<br>19 | 1 | 13<br>15 | 0 | UART0 "request to send" flow control output | | | UART1_TX | 1<br>14<br>18<br>27 | 4<br>15<br>17<br>26 | 9<br>19<br>24 | 4<br>18 | 2<br>4<br>11 | 3<br>14 | 0 | UART1 transmit data | | | UART1_RX | 2<br>15<br>17<br>26 | 5<br>16<br>25 | 1<br>10<br>18 | 5<br>11<br>17 | 1<br>5 | 4<br>13 | I | UART1 receive data | | | UART1_CTS | 7<br>13<br>18 | 10<br>14<br>17 | 6<br>8 | _ | 11 | _ | I | UART1 "clear to send" flow control input | | | UART1_RTS | 8<br>12<br>19 | 11<br>18 | 7<br>11 | 9 | 12 | _ | 0 | UART1 "request to send" flow control output | | Voltage | VREF+ | 27 | 26 | 19 | 18 | 2 | 14 | I | Voltage reference power supply - external reference input | | Reference (3) | VREF- | 25 | 24 | 17 | - | - | - | I | Voltage reference ground supply - external reference input | <sup>(1) &#</sup>x27;-' = not available ### 6.4 Connections for Unused Pins Table 6-3 lists the correct termination of unused pins. **Table 6-3. Connection of Unused Pins** | | | <u> </u> | | | | | | | |--------------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | PIN <sup>(1)</sup> | POTENTIAL | COMMENT | | | | | | | | PAx | Open | Set corresponding pin functions to GPIO (PINCMx.PF = 0x1) and configure unused pins to output low or input with internal pullup or pulldown resistor. | | | | | | | | NRST | \/(``(`` | NRST is an active-low reset signal. Pull high to VCC or the device cannot start. For more information, see Section 9.1. | | | | | | | (1) Any unused pin with a function that is shared with general-purpose I/O must follow the "PAx" unused pin connection guidelines. <sup>(2)</sup> I = input, O = output, I/O = input or output, P = power <sup>(3)</sup> When using VREF+/- to bring in an external voltage reference for analog peripherals such as the ADC, a decoupling capacitor must be placed on VREF+ to VREF-/GND with a capacitance based on the external reference source # 7 Specifications # 7.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | |------------------|-------------------------|---------------------------------------------|------|------------------------------------|------| | VDD | Supply voltage | At VDD pin, with respect to VSS | -0.3 | 4.1 | V | | VI | Input voltage | Applied to any 5-V tolerant open-drain pins | -0.3 | 5.5 | V | | VI | Input voltage | Applied to any common tolerance pins | -0.3 | V <sub>DD</sub> + 0.3<br>(4.1 MAX) | V | | | Current into VDD pin | -40°C ≤ Tj ≤ 130°C | | 80 | mA | | $I_{VDD}$ | (source) | -40°C ≤ Tj ≤ 85°C | | 100 | mA | | | Current out of VSS pin | -40°C ≤ Tj ≤ 130°C | | 80 | mA | | $I_{VSS}$ | (sink) | -40°C ≤ Tj ≤ 85°C | | 100 | mA | | | Current for SDIO pin | Current sunk or sourced by SDIO pin | | 6 | mA | | I <sub>IO</sub> | Current for HSIO pin | Current sunk or sourced by HSIO pin | | 6 | mA | | | Current for ODIO pin | Current sunk by ODIO pin | | 20 | mA | | I <sub>D</sub> | Supported diode current | Diode current at any device pin | | ±2 | mA | | Tj | Junction temperature | | -40 | 130 | °C | | T <sub>stg</sub> | Storage temperature | | -40 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # 7.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|------------------------------------------------------------------------------------------|-------|------| | V | Floatroatatic disabores | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup> | ±2000 | V | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±500 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. # 7.3 Recommended Operating Conditions | | | MIN | NOM | MAX | UNIT | |--------------------|-------------------------------------------------------------|------|------|-----|-------| | VDD | Supply voltage | 1.62 | | 3.6 | V | | VCORE | Voltage on VCORE pin (2) | | 1.35 | | V | | C <sub>VDD</sub> | Capacitor placed between VDD and VSS (1) | | 10 | | uF | | C <sub>VCORE</sub> | Capacitor placed between VCORE and VSS (1) (2) | | 470 | | nF | | <b>-</b> | Ambient temperature, T version | -40 | | 105 | °C | | T <sub>A</sub> | Ambient temperature, S version | -40 | | 125 | C | | TJ | Max junction temperature, T version | | | 125 | °C | | TJ | Max junction temperature, S version | | | 130 | °C | | £ | MCLK, CPUCLK, ULPCLK frequency with 1 flash wait state (3) | | | 32 | MHz | | f <sub>MCLK</sub> | MCLK, CPUCLK, ULPCLK frequency with 0 flash wait states (3) | | | 24 | IVIHZ | <sup>(1)</sup> Connect C<sub>VDD</sub> and C<sub>VCORE</sub> between VDD/VSS and VCORE/VSS, respectively, as close to the device pins as possible. A low-ESR capacitor with at least the specified value and tolerance of ±20% or better is required for C<sub>VDD</sub> and C<sub>VCORE</sub>. <sup>(2)</sup> The VCORE pin must only be connected to C<sub>VCORE</sub>. Do not supply any voltage or apply any external load to the VCORE pin. (3) Wait states are managed automatically by the system controller (SYSCTL) and do not need to be configured by application software. ## 7.4 Thermal Information | | THERMAL METRIC(1) | PACKAGE | VALUE | UNIT | |------------------------|----------------------------------------------|----------------------|-------|------| | R <sub>0JA</sub> | Junction-to-ambient thermal resistance | | 36.3 | °C/W | | R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance | | 28.5 | °C/W | | R <sub>0JB</sub> | Junction-to-board thermal resistance | \(\OEN 22 \(\D\ID\) | 17.2 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | VQFN-32 (RHB) | 0.8 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | | 17.2 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | | 6.9 | °C/W | | R <sub>0JA</sub> | Junction-to-ambient thermal resistance | | 78.9 | °C/W | | R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance | | 38.6 | °C/W | | R <sub>0JB</sub> | Junction-to-board thermal resistance | \(CCOD 20 \(DCC20)\) | 41.3 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | VSSOP-28 (DGS28) | 3.4 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | | 41.0 | °C/W | | R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | | N/A | °C/W | | R <sub>0JA</sub> | Junction-to-ambient thermal resistance | | 44.7 | °C/W | | R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance | | 38.1 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | VOEN 24 (BOE) | 21.9 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | VQFN-24 (RGE) | 1.1 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | | 21.9 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | | 7.1 | °C/W | | R <sub>0JA</sub> | Junction-to-ambient thermal resistance | | 91.3 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | | 29.3 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | V(CCOD 20 (DCC20) | 48.3 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | VSSOP-20 (DGS20) | 0.7 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | | 47.9 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | | N/A | °C/W | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | | 86.6 | °C/W | | R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance | | 39.3 | °C/W | | R <sub>0JB</sub> | Junction-to-board thermal resistance | SOT 16 (DVV) | 27.8 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | SOT-16 (DYY) | 1.1 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | | 27.8 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | | N/A | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. # 7.5 Supply Current Characteristics ## 7.5.1 RUN/SLEEP Modes VDD=3.3V. All inputs tied to 0V or VDD. Outputs do not source or sink any current. All peripherals are disabled. | PARAMETER | | MCLK | -40°C | 25°C | 85°C | 105°C | 125°C | UNIT | |--------------------|------------------------|-------|---------|---------|---------|---------|---------|------| | | | WICER | TYP MAX | TYP MAX | TYP MAX | TYP MAX | TYP MAX | ONII | | RUN Mode | | | | | | | | | | IDD | MCLK=SYSOSC, CoreMark, | 32MHz | 2.3 | 2.3 | 2.3 | 2.3 | 2.4 | mA | | IDD <sub>RUN</sub> | execute from flash | 4MHz | 0.52 | 0.52 | 0.54 | 0.56 | 0.60 | IIIA | ## 7.5.1 RUN/SLEEP Modes (continued) VDD=3.3V. All inputs tied to 0V or VDD. Outputs do not source or sink any current. All peripherals are disabled. | | PARAMETER | MCLK | -40 | °C | 25 | °C | 85 | °C | 10 | 5°C | 125 | 5°C | UNIT | |---------------------------------|-------------------------------------------|-------|-----|------|-----|------|------|------|------|------|------|------|--------| | | PARAWETER | WICER | TYP | MAX | TYP | MAX | TYP | MAX | TYP | MAX | TYP | MAX | ONII | | | MCLK=SYSOSC, While(1), execute from flash | 32MHz | 40 | 48 | 40 | 50 | 41 | 50 | 42 | 51 | 43 | 56 | | | IDD <sub>RUN</sub> ,<br>per MHz | MCLK=SYSOSC, CoreMark, execute from flash | 32MHz | 72 | | 72 | | 72 | | 73 | | 74 | | uA/Mhz | | | MCLK=SYSOSC, CoreMark, execute from flash | 4MHz | 130 | | 130 | | 135 | | 140 | | 150 | | | | SLEEP Mod | de | | • | | | | • | | | | | | | | IDD | MCLK=SYSOSC, CPU is halted | 32MHz | 967 | 1047 | 978 | 1066 | 1002 | 1192 | 1024 | 1301 | 1070 | 1416 | uA | | IDD <sub>SLEEP</sub> | INICEN-313030, OF 0 is finited | 4MHz | 356 | 416 | 363 | 441 | 389 | 577 | 411 | 689 | 458 | 809 | uA | ### 7.5.2 STOP/STANDBY Modes VDD=3.3V unless otherwise noted. All inputs tied to 0V or VDD. Outputs do not source or sink any current. All peripherals not noted are disabled. | | DADAMETED | III DCL K | -40 | °C | 25 | °C | 85 | °C | 105 | 5°C | 125 | 5°C | LINUT | |----------------------|--------------------------------------------------|-----------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-------| | | PARAMETER | ULPCLK | TYP | MAX | TYP | MAX | TYP | MAX | TYP | MAX | TYP | MAX | UNIT | | STOP Mod | е | | | | | | | | | | | | | | IDD <sub>STOP0</sub> | SYSOSC=32MHz,<br>USE4MHZSTOP=0,<br>DISABLESTOP=0 | 4MHz | 316 | 342 | 320 | 344 | 323 | 347 | 327 | 352 | 334 | 361 | | | IDD <sub>STOP1</sub> | SYSOSC=4MHz,<br>USE4MHZSTOP=1,<br>DISABLESTOP=0 | 4MHz | 146 | 167 | 151 | 171 | 155 | 176 | 158 | 182 | 166 | 192 | uA | | IDD <sub>STOP2</sub> | SYSOSC off, DISABLESTOP=1,<br>ULPCLK=LFCLK | 32kHz | 42 | 51 | 44 | 54 | 47 | 58 | 50 | 64 | 56 | 76 | | | STANDBY | Mode | | | | | | | | | | | | | | IDD <sub>STBY0</sub> | STOPCLKSTBY=0, TIMG0 enabled | | 1.2 | 1.3 | 1.3 | 1.7 | 2.7 | 6.2 | 4.7 | 12 | 11 | 25 | | | IDD | STOPCLKSTBY=1, TIMG0 enabled | 32kHz | 0.9 | 1.0 | 1.0 | 1.4 | 2.4 | 5.9 | 4.4 | 12 | 11 | 25 | uA | | IDD <sub>STBY1</sub> | STOPCLKSTBY=1, GPIOA enabled | 1 | 0.9 | 1.0 | 1.0 | 1.4 | 2.4 | 5.9 | 4.4 | 12 | 10 | 25 | | ### 7.5.3 SHUTDOWN Mode All inputs tied to 0V or VDD. Outputs do not source or sink any current. Core regulator is powered down. | PARAMETER | | VDD | -40°C | 25°C | 85°C | 105°C | 125°C | UNIT | |---------------------|---------------------------------|------|---------|---------|---------|---------|---------|------| | | | VUU | TYP MAX | TYP MAX | TYP MAX | TYP MAX | TYP MAX | ONII | | IDD <sub>SHDN</sub> | Supply current in SHUTDOWN mode | 3.3V | 47 | 61 | 352 | 793 | 2020 | nA | # 7.6 Power Supply Sequencing ## 7.6.1 POR and BOR | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------|------------------------------|------------------|------|------|------|------| | | | Rising | | | 1 | V/us | | dVDD/dt | (11) | Falling (2) | | | 0.01 | v/uS | | | | Falling, STANDBY | | | 0.1 | V/ms | | V <sub>POR+</sub> | | Rising (1) | 0.95 | 1.30 | 1.51 | V | | V <sub>POR-</sub> | Power-on reset voltage level | Falling (1) | 0.9 | 1.25 | 1.48 | V | ## 7.6.1 POR and BOR (continued) over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------|-------------------------------------------------|-----------------------------------|------|------|------|------| | V <sub>HYS, POR</sub> | POR hysteresis | (1) | 30 | 45 | 60 | mV | | V <sub>BOR0+,</sub> | | Cold start, rising <sup>(1)</sup> | 1.54 | 1.58 | 1.62 | | | V <sub>BOR0+</sub> | Brown-out reset voltage level 0 (default level) | Rising (1) (2) | 1.54 | 1.59 | 1.62 | V | | V <sub>BOR0</sub> - | | Falling (1) (2) | 1.53 | 1.58 | 1.61 | | | V <sub>BOR0, STBY</sub> | | STANDBY mode (1) | 1.51 | 1.57 | 1.61 | | | V <sub>BOR1+</sub> | Drawn out react voltage level 1 | Rising (1) (2) | 2.13 | 2.18 | 2.23 | V | | V <sub>BOR1</sub> - | Brown-out-reset voltage level 1 | Falling (1) (2) | 2.10 | 2.15 | 2.19 | V | | V <sub>BOR2+</sub> | Brown-out-reset voltage level 2 | Rising (1) (2) | 2.72 | 2.77 | 2.82 | V | | V <sub>BOR2</sub> - | | Falling (1) (2) | 2.69 | 2.74 | 2.79 | V | | V <sub>BOR3+</sub> | Province and recent violations level 2 | Rising (1) (2) | 2.91 | 2.97 | 3.02 | V | | V <sub>BOR3</sub> - | Brown-out-reset voltage level 3 | Falling (1) (2) | 2.88 | 2.94 | 2.99 | V | | \/ | Drawn out react busteresis | Level 0 (1) | | 15 | 21 | mV | | $V_{HYS,BOR}$ | Brown-out reset hysteresis | Levels 1-3 (1) | | 34 | 40 | IIIV | | T <sub>PD, BOR</sub> | BOR propagation delay | RUN/SLEEP/STOP<br>mode | | | 10 | us | | , | BOR BOR propagation delay | STANDBY mode | | | 100 | us | <sup>(1) |</sup>dVDD/dt| ≤ 3V/s ## 7.6.2 Power Supply Ramp Figure 7-1 gives the relationship of POR- POR+, BOR0-, and BOR0+ during power-up and power-down. Figure 7-1. Power Cycle POR/BOR Conditions ## 7.7 Flash Memory Characteristics | | PARAMETER | TEST CONDITIONS | MIN | TYP MA | K UNIT | |--------------------------|------------------------------------------------|----------------------|------|--------|--------| | Supply | | | | | | | VDD <sub>PGM/ERASE</sub> | Program and erase supply voltage | | 1.62 | 3. | 6 V | | IDD <sub>ERASE</sub> | Supply current from VDD during erase operation | Supply current delta | | 2 | mA | <sup>(2)</sup> Device operating in RUN, SLEEP, or STOP mode. # 7.7 Flash Memory Characteristics (continued) over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------|-------------------------------------------------------------------|----------------------------------------------------|------|-----|-----|--------------------| | IDD <sub>PGM</sub> | Supply current from VDD during program operation | Supply current delta | | 2.5 | | mA | | Endurance | | | | | | | | NWEC <sub>(LOWER)</sub> | Erase/program cycle endurance (lower 32kB flash) (1) | | 100 | | | k cycles | | NWEC <sub>(UPPER)</sub> | Erase/program cycle endurance (remaining flash) (1) | | 10 | | | k cycles | | NE <sub>(MAX)</sub> | Total erase operations before failure (2) | | 802 | | | k erase operations | | NW <sub>(MAX)</sub> | Write operations per word line before sector erase <sup>(3)</sup> | | | | 83 | write operations | | Retention | | | | | | | | t <sub>RET_85</sub> | Flash memory data retention | -40°C ≤T <sub>j</sub> ≤ 85°C | 60 | | | years | | t <sub>RET_105</sub> | Flash memory data retention | -40°C ≤T <sub>j</sub> ≤ 105°C | 11.4 | | | years | | Program and Era | ase Timing | , | | | | | | t <sub>PROG (WORD, 64)</sub> | Program time for flash word <sup>(4)</sup> <sup>(6)</sup> | | | 50 | 275 | μs | | t <sub>PROG</sub> (SEC, 64) | Program time for 1kB sector (5) (6) | | | 6.4 | | ms | | terase (SEC) | Sector erase time | ≤2k erase/program cycles,<br>T <sub>j</sub> ≥25°C | | 4 | 20 | ms | | terase (SEC) | Sector erase time | ≤10k erase/program cycles,<br>T <sub>j</sub> ≥25°C | | 20 | 150 | ms | | t <sub>ERASE (SEC)</sub> | Sector erase time | ≤10k erase/program cycles | | 20 | 200 | ms | | t <sub>ERASE (BANK)</sub> | Bank erase time | ≤10k erase/program cycles | | 22 | 220 | ms | - (1) The lower 32kB flash address space supports higher erase/program endurance to enable EEPROM emulation applications. On devices with <=32kB flash memory, the entire flash memory supports NWEC<sub>(LOWER)</sub> erase/program cycles. - (2) Total number of cumulative erase operations supported by the flash before failure. A sector erase or bank erase operation is considered to be one erase operation. - (3) Maximum number of write operations allowed per word line before the word line must be erased. If additional writes to the same word line are required, a sector erase is required once the maximum number of write operations per word line is reached. - (4) Program time is defined as the time from when the program command is triggered until the command completion interrupt flag is set in the flash controller. - (5) Sector program time is defined as the time from when the first word program command is triggered until the final word program command completes and the interrupt flag is set in the flash controller. This time includes the time needed for software to load each flash word (after the first flash word) into the flash controller during programming of the sector. - (6) Flash word size is 64 data bits (8 bytes). On devices with ECC, the total flash word size is 72 bits (64 data bits plus 8 ECC bits). # 7.8 Timing Characteristics VDD=3.3V, T<sub>a</sub>=25 °C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN TYP | MAX UNIT | |------------------------------|-----------------------------------------------------|--------------------|---------|----------| | Wakeup | Timing | | | · | | t <sub>WAKE</sub> ,<br>SLEEP | Wakeup time from SLEEP to RUN (1) | | 2 | cycles | | t <sub>WAKE,</sub> | Wakeup time from STOP1 to RUN (SYSOSC enabled) (1) | | 14 | us | | STOP | Wakeup time from STOP2 to RUN (SYSOSC disabled) (1) | | 13 | us | | t <sub>WAKE,</sub><br>STBY | Wakeup time from STANDBY to RUN | | 15 | us | | t <sub>WAKE,</sub> | Wakeup time from SHUTDOWN to RUN | Fast boot enabled | 214 | us | | t <sub>WAKE,</sub> | Wakeup time from SHUTDOWN to RUN | Fast boot disabled | 230 | us | # 7.8 Timing Characteristics (continued) VDD=3.3V, T<sub>a</sub>=25 °C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN TYP | MAX UNI | IT | |-----------------------|--------------------------------------------------|--------------------|---------|---------|----| | Asynchr | onous Fast Clock Request Timing | | | | | | | | Mode is SLEEP2 | 0.9 | us | , | | | Delay time from edge of asynchronous | Mode is STOP1 | 2.4 | us | , | | tDELAY | request to first 32MHz MCLK edge | Mode is STOP2 | 0.9 | us | , | | | | Mode is STANDBY1 | 3.2 | us | , | | Startup <sup>-</sup> | Timing | | | | | | t <sub>START,</sub> | Device cold start-up time from reset/ | Fast boot enabled | 241 | us | , | | RESET | power-up (2) | Fast boot disabled | 284 | us | , | | NRST Ti | ming | | | | | | t <sub>RST,</sub> | Minimum pulse length on NRST pin to | ULPCLK≥4MHz | 2 | us | , | | BOOTRST | generate BOOTRST | ULPCLK=32kHz | 100 | us | , | | t <sub>RST, POR</sub> | Minimum pulse length on NRST pin to generate POR | | 1 | s | | <sup>(1)</sup> The wake-up time is measured from the edge of an external signal (GPIO wake-up event) to the time that the first CPU instruction is executed, with the GPIO glitch filter disabled (FILTEREN=0x0) and fast wake enabled (FASTWAKEONLY=1) # 7.9 Clock Specifications # 7.9.1 System Oscillator (SYSOSC) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------|----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|-------|-----|------|------| | | Factory trimmed SYSOSC frequency | SYSOSCCFG.FREQ=00 (BASE) | | 32 | | | | | ractory trimined 31303C frequency | SYSOSCCFG.FREQ=01 | | 4 | | | | | Llear trimmed SVSOSC fraguency | SYSOSCCFG.FREQ=10,<br>SYSOSCTRIMUSER.FREQ=10 | | 24 | | MHz | | | User trimmed SYSOSC frequency | SYSOSCCFG.FREQ=10,<br>SYSOSCTRIMUSER.FREQ=01 | | 16 | | | | | SYSOSC frequency accuracy when | SETUSEFCL=1, T <sub>a</sub> = 25 °C | -0.41 | | 0.58 | | | | frequency correction loop (FCL) is | SETUSEFCL=1, -40 °C ≤ T <sub>a</sub> ≤ 85 °C | -0.80 | | 0.93 | % | | | enabled and an ideal ROSC resistor is assumed (1) (2) | SETUSEFCL=1, -40 °C ≤ T <sub>a</sub> ≤ 105 °C | -0.80 | | 1.09 | 70 | | f <sub>SYSOSC</sub> | assumed (1) (2) | SETUSEFCL=1, -40 °C ≤ T <sub>a</sub> ≤ 125 °C | -0.80 | | 1.30 | | | 1515050 | | SETUSEFCL=1, $T_a$ = 25 °C, ±0.1%<br>±25ppm R <sub>OSC</sub> | -0.5 | | 0.7 | | | | SYSOSC accuracy when frequency correction loop (FCL) is enabled, with | SETUSEFCL=1, -40 °C $\leq$ T <sub>a</sub> $\leq$ 85 °C, $\pm$ 0.1% $\pm$ 25ppm R <sub>OSC</sub> | -1.1 | | 1.2 | % | | | R <sub>OSC</sub> resistor put at R <sub>OSC</sub> pin), for factory trimmed frequencies <sup>((1))</sup> | SETUSEFCL=1, -40 °C $\leq$ T <sub>a</sub> $\leq$ 105 °C, $\pm$ 0.1% $\pm$ 25ppm R <sub>OSC</sub> | -1.1 | | 1.4 | 70 | | | | SETUSEFCL=1, -40 °C $\leq$ T <sub>a</sub> $\leq$ 125 °C, $\pm$ 0.1% $\pm$ 25ppm R <sub>OSC</sub> | -1.1 | | 1.7 | | | | SYSOSC accuracy when frequency correction loop (FCL) is disabled, 32MHz | SETUSEFCL=0, SYSOSCCFG.FREQ=00, -40 °C $\leq$ T <sub>a</sub> $\leq$ 125 °C | -2.6 | | 1.8 | % | | f <sub>sysosc</sub> | SYSOSC accuracy when frequency correction loop (FCL) is disabled, for factory trimmed frequencies, 4MHz | SETUSEFCL=0,<br>SYSOSCCFG.FREQ=01, -40 °C $\leq$ T <sub>a</sub> $\leq$ 125 °C | -2.7 | | 2.3 | % | | R <sub>OSC</sub> | External resistor put between ROSC pin and VSS ((1)) | SETUSEFCL=1 | | 100 | | kΩ | <sup>(2)</sup> The start-up time is measured from the time that VDD crosses VBOR0+ (cold start-up) to the time that the first instruction of the user program is executed. ## 7.9.1 System Oscillator (SYSOSC) (continued) over operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------------|-------------------------------------------------------------------------------------|----------------------------------------------------------|-----|-----|-----|------| | t <sub>settle,</sub><br>sysosc | Settling time to target accuracy (3) | SETUSEFCL=1, ±0.1% 25ppm R <sub>OSC</sub> <sup>(1)</sup> | | | 30 | us | | f <sub>settle,</sub><br>sysosc | f <sub>SYSOSC</sub> additional undershoot accuracy during t <sub>settle</sub> ((3)) | SETUSEFCL=1, ±0.1% 25ppm R <sub>OSC</sub> ((1)) | -11 | | | % | - (1) The SYSOSC frequency correction loop (FCL) enables high SYSOSC accuracy via an external reference resistor (R<sub>OSC</sub>) which must be connected between the device ROSC pin and VSS when using the FCL. Accuracies are shown for a ±0.1% ±25ppm R<sub>OSC</sub>; relaxed tolerance resistors may also be used (with reduced SYSOSC accuracy). See the SYSOSC section of the technical reference manual for details on computing SYSOSC accuracy for various R<sub>OSC</sub> accuracies. R<sub>OSC</sub> does not need to be populated if the FCL is not enabled. - (2) Represents the device accuracy only. The tolerance and temperature drift of the ROSC resistor used must be combined with this spec to determine final accuracy. Performance for a ±0.1% ±25ppm R<sub>OSC</sub> is given as a reference point. - (3) When SYSOSC is waking up (for example, when exiting a low power mode) and FCL is enabled, the SYSOSC will initially undershoot the target frequency f<sub>SYSOSC</sub> by an additional error of up to f<sub>settle,SYSOSC</sub> for the time t<sub>settle,SYSOSC</sub>, after which the target accuracy is achieved. ## 7.9.1.1 SYSOSC Typical Frequency Accuracy Figure 7-2. SYSOSC Accuracy with FCL On (32MHz) Figure 7-3. SYSOSC Accuracy with FCL Off (32MHz) FCL-on accuracy is based on a 0.1% tolerance 25 ppm/°C ROSC resistor. ## 7.9.2 Low Frequency Oscillator (LFOSC) over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------|---------------------|----------------------------------|------------|-------|-----|------| | f <sub>LFOSC</sub> | LFOSC frequency | | | 32768 | | Hz | | | LFOSC accuracy | -40 °C ≤ T <sub>a</sub> ≤ 125 °C | <b>-</b> 5 | | 5 | % | | | | -40 °C ≤ T <sub>a</sub> ≤ 85 °C | -3 | | 3 | % | | t <sub>start,</sub><br>LFOSC | LFOSC start-up time | | | 1.7 | | ms | # 7.10 Digital IO #### 7.10.1 Electrical Characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | MIN | TYP MAX | UNIT | |--------------------|--------------------------|--------------------------------|-----------|---------|---------|------| | V <sub>IH</sub> Hi | | ODIO (1) | VDD≥1.62V | 0.7*VDD | 5.5 | V | | | High level input voltage | ODIO (*) | VDD≥2.7V | 2 | 5.5 | V | | | | All I/O except<br>ODIO & Reset | VDD≥1.62V | 0.7*VDD | VDD+0.3 | V | ## 7.10.1 Electrical Characteristics (continued) over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----|---------|------| | | | ODIO | VDD≥1.62V | -0.3 | | 0.3*VDD | V | | $V_{IL}$ | Low level input voltage | ODIO | VDD≥2.7V | -0.3 | | 0.8 | V | | * IL | 2011 lovel impair voltage | All I/O except<br>ODIO & Reset | VDD≥1.62V | -0.3 | | 0.3*VDD | V | | | | ODIO | | 0.05*VDD | | | V | | $V_{HYS}$ | Hysteresis | All I/O except<br>ODIO | | 0.1*VDD | | | ٧ | | I <sub>lkg</sub> | High-Z leakage current | SDIO <sup>(2)</sup> (3) | | | | ±50 | nA | | R <sub>PU</sub> | Pull up resistance | All I/O except<br>ODIO | | | 40 | | kΩ | | R <sub>PD</sub> | Pull down resistance | | | | 40 | | kΩ | | C <sub>I</sub> | Input capacitance | | | | 5 | | pF | | | | SDIO | VDD≥2.7V, I <sub>IO</sub> <sub>,max</sub> =6mA<br>VDD≥1.71V, I <sub>IO</sub> <sub>,max</sub> =2mA<br>VDD≥1.62V, I <sub>IO</sub> <sub>,max</sub> =1.5mA<br>-40 °C ≤T <sub>j</sub> ≤25 °C | VDD-0.4 | | | | | | | | VDD≥2.7V, I <sub>IO</sub> <sub>,max</sub> =6mA<br>VDD≥1.71V, I <sub>IO</sub> <sub>,max</sub> =2mA<br>VDD≥1.62V, I <sub>IO</sub> <sub>,max</sub> =1.5mA<br>-40 °C ≤T <sub>J</sub> ≤130 °C | VDD-0.45 | | | | | V | Lligh lovel output voltage | | VDD≥2.7V, DRV=1, $ I_{IO} _{,max}$ =6mA<br>VDD≥1.71V, DRV=1, $ I_{IO} _{,max}$ =3mA<br>VDD≥1.62V, DRV=1, $ I_{IO} _{,max}$ =2mA<br>-40 °C ≤ $T_{j}$ ≤25 °C | VDD-0.4 | | | V | | V <sub>OH</sub> | High level output voltage | Helo | VDD≥2.7V, DRV=1, I <sub>IO</sub> <sub>,max</sub> =6mA<br>VDD≥1.71V, DRV=1, I <sub>IO</sub> <sub>,max</sub> =3mA<br>VDD≥1.62V, DRV=1, I <sub>IO</sub> <sub>,max</sub> =2mA<br>-40 °C ≤T <sub>j</sub> ≤130 °C | VDD-0.4 | | | V | | | HSIO | VDD≥2.7V, DRV=0, I <sub>IO</sub> <sub>,max</sub> =4mA<br>VDD≥1.71V, DRV=0, I <sub>IO</sub> <sub>,max</sub> =2mA<br>VDD≥1.62V, DRV=0, I <sub>IO</sub> <sub>,max</sub> =1.5mA<br>-40 °C ≤T <sub>j</sub> ≤25 °C | VDD-0.45 | | | | | | | | | VDD≥2.7V, DRV=0, I <sub>IO</sub> <sub>,max</sub> =4mA<br>VDD≥1.71V, DRV=0, I <sub>IO</sub> <sub>,max</sub> =2mA<br>VDD≥1.62V, I <sub>IO</sub> <sub>,max</sub> =1.5mA<br>-40 °C ≤T <sub>J</sub> ≤130 °C | VDD-0.45 | | | | ## 7.10.1 Electrical Characteristics (continued) over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------|-----------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------| | | | SDIO | VDD≥2.7V, I <sub>IO</sub> <sub>,max</sub> =6mA<br>VDD≥1.71V, I <sub>IO</sub> <sub>,max</sub> =2mA<br>VDD≥1.62V, I <sub>IO</sub> <sub>,max</sub> =1.5mA<br>-40 °C ≤T <sub>J</sub> ≤25 °C | | | 0.4 | | | | | 3510 | VDD≥2.7V, I <sub>IO</sub> <sub>,max</sub> =6mA<br>VDD≥1.71V, I <sub>IO</sub> <sub>,max</sub> =2mA<br>VDD≥1.62V, I <sub>IO</sub> <sub>,max</sub> =1.5mA<br>-40 °C ≤T <sub>J</sub> ≤130 °C | | | 0.45 | | | | | | VDD≥2.7V, DRV=1, I <sub>IO</sub> <sub>,max</sub> =6mA<br>VDD≥1.71V, DRV=1, I <sub>IO</sub> <sub>,max</sub> =3mA<br>VDD≥1.62V, DRV=1, I <sub>IO</sub> <sub>,max</sub> =2mA<br>T <sub>j</sub> ≤85 °C | | 0.4 | | | | V <sub>OL</sub> | OL Low level output voltage | HSIO | VDD≥2.7V, DRV=1, I <sub>IO</sub> <sub>,max</sub> =6mA<br>VDD≥1.71V, DRV=1, I <sub>IO</sub> <sub>,max</sub> =3mA<br>VDD≥1.62V, DRV=1, I <sub>IO</sub> <sub>,max</sub> =2mA<br>-40 °C ≤T <sub>J</sub> ≤130 °C | | | 0.45 | V | | | | noio | $ \begin{array}{l} \text{VDD} \!\! \geq \!\! 2.7 \text{V, DRV=0, } I_{\text{IO}} _{\text{max}} \!\! = \!\! 4\text{mA} \\ \text{VDD} \!\! \geq \!\! 1.71 \text{V, DRV=0, } I_{\text{IO}} _{\text{max}} \!\! = \!\! 2\text{mA} \\ \text{VDD} \!\! \geq \!\! 1.62 \text{V, DRV=0, } I_{\text{IO}} _{\text{max}} \!\! = \!\! 1.5\text{mA} \\ T_{\text{J}} \!\! \leq \!\! 85 ^{\circ}\text{C} \end{array} $ | | | 0.4 | | | | | | VDD≥2.7V, DRV=0, I <sub>IO</sub> <sub>,max</sub> =4mA<br>VDD≥1.71V, DRV=0, I <sub>IO</sub> <sub>,max</sub> =2mA<br>VDD≥1.62V, DRV=0, I <sub>IO</sub> <sub>,max</sub> =1.5mA<br>-40 °C ≤T <sub>J</sub> ≤130 °C | | | 0.45 | | | | | ODIO | VDD≥2.7V, I <sub>OL,max</sub> =8mA<br>VDD≥1.71V, I <sub>OL,max</sub> =4mA<br>-40 °C ≤T <sub>J</sub> ≤25 °C | | | 0.4 | | | | | OBIO | VDD≥2.7V, I <sub>OL,max</sub> =8mA<br>VDD≥1.71V, I <sub>OL,max</sub> =4mA<br>-40 °C ≤T <sub>J</sub> ≤130 °C | | | 0.45 | | - (1) I/O Types: ODIO = 5V Tolerant Open-Drain , SDIO = Standard-Drive , HSIO = High-Speed - (2) The leakage current is measured with VSS or VDD applied to the corresponding pin(s), unless otherwise noted. - (3) The leakage of the digital port pins is measured individually. The port pin is selected for input and the pullup/pulldown resistor is disabled. ## 7.10.2 Switching Characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | | PARAMETER | | TEST CONDITIONS | MIN | TYP MAX | UNIT | |--------------------------------|-----------------------|------------------------------------------------------|-------------------------------------------------|------------|----------------------|--------| | | SD | SDIO (1) | VDD ≥ 1.71V, C <sub>L</sub> = 20pF | | 16 | | | | | 3510 (7 | VDD ≥ 2.7V, CL= 20pF | | 32 | | | ء ا | Port output frequency | | VDD ≥ 1.71V, DRV = 0, CL= 20pF | | 16 | MHz | | f <sub>max</sub> | Fort output frequency | HSIO | VDD ≥ 1.71V, DRV = 1, CL= 20pF | | 24 | IVITIZ | | | | | VDD ≥ 2.7V, DRV = 0, CL= 20pF | | 32 | | | | | ODIO VDD ≥ 1.71V, FM <sup>+</sup> , CL= 20pF - 100pF | VDD ≥ 1.71V, FM <sup>+</sup> , CL= 20pF - 100pF | | 1 | | | t <sub>r</sub> ,t <sub>f</sub> | Output rise/fall time | All output ports except ODIO | VDD ≥ 1.71V | | 0.3*f <sub>max</sub> | S | | t <sub>f</sub> | Output fall time | ODIO | VDD ≥ 1.71V, FM <sup>+</sup> , CL= 20pF-100pF | 20*VDD/5.5 | 120 | ns | (1) I/O Types: ODIO = 5V Tolerant Open-Drain , SDIO = Standard-Drive , HSIO = High-Speed ## 7.11 Analog Mux VBOOST over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------|----------------------|--------------------------|-----|-----|-----|------| | I <sub>VBST</sub> | VBOOST current adder | MCLK/ULPCLK is<br>LFCLK | | 0.8 | | | | | | MCLK/ULPCLK is not LFCLK | | 8.5 | | uA | | t <sub>START,VBST</sub> | VBOOST startup time | | | 12 | | us | ## 7.12 ADC ### 7.12.1 Electrical Characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted), all TYP values are measured at 25°C and all accuracy parameters are measured using 12-bit resolution mode (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------| | Vin <sub>(ADC)</sub> | Analog input voltage range <sup>(1)</sup> | Applies to all ADC analog input pins | 0 | | VDD | V | | | | V <sub>R+</sub> sourced from VDD | | VDD | | V | | $V_{R+}$ | Positive ADC reference voltage | V <sub>R+</sub> sourced from external reference pin (VREF+) | 1.4 | | VDD | V | | | | V <sub>R+</sub> sourced from internal reference (VREF) | | VREF | | V | | V <sub>R-</sub> | Negative ADC reference voltage | | | 0 | | V | | Fs | ADC sampling frequency | RES = 0x0 (12-bit mode), External Reference | | | 1.68 | Msps | | (2) | Operating supply current | F <sub>S</sub> = 1MSPS, Internal reference OFF, V <sub>R+</sub> = VDD | | 454 | 600 | | | I <sub>(ADC)</sub> (2) | into VDD terminal | F <sub>S</sub> = 200ksps, Internal reference ON, V <sub>R+</sub> = VREF = 2.5V | | 300 | 435 | μA | | C <sub>S/H</sub> | ADC sample-and-hold capacitance | | | 3.3 | 7 | pF | | Rin | ADC sampling switch resistance | | | 0.5 | 1 | kΩ | | ENOD | Effective number of bits | Internal reference, V <sub>R+</sub> = VREF = 2.5V, F <sub>in</sub> = 10KHz | 10 | 10.2 | | L:4 | | ENOB | | External reference, F <sub>in</sub> = 10KHz <sup>((4))</sup> | 11 | 11.1 | | bit | | CNID | 6. 1 | External reference (3) | 68 | 71 | | -ID | | SNR | Signal-to-noise ratio | Internal reference, V <sub>R+</sub> = VREF = 2.5V | 63 | 65 | | dB | | | | External reference (3), VDD = VDD <sub>(min)</sub> to VDD <sub>(max)</sub> | 63 | 68 | | | | PSRR <sub>DC</sub> | Power supply rejection ratio, DC | $\begin{aligned} & \text{VDD} = \text{VDD}_{\text{(min)}} \text{ to VDD}_{\text{(max)}} \\ & \text{Internal reference, V}_{\text{R+}} = \text{VREF} = 2.5 \text{V} \end{aligned}$ | 49 | 55 | | dB | | | | External reference <sup>(3)</sup> , ΔVDD = 0.1 V at 1 kHz | | 61 | | | | PSRR <sub>AC</sub> | Power supply rejection ratio, AC | ΔVDD = 0.1 V at 1 kHz<br>Internal reference, V <sub>R+</sub> = VREF = 2.5V | | 49 | | dB | | T <sub>wakeup</sub> | ADC Wakeup Time | Assumes internal reference is active | | 1 | | us | | V <sub>SupplyMon</sub> | Supply Monitor voltage divider (VDD/3) accuracy | ADC input channel: Supply Monitor <sup>(4)</sup> | -1.5 | | +1.5 | % | | I <sub>SupplyMon</sub> | Supply Monitor voltage divider current consumption | ADC input channel: Supply Monitor | | 10 | | uA | - The analog input voltage range must be within the selected ADC reference voltage range $V_{R+}$ to $V_{R-}$ for valid conversion results. - The internal reference (VREF) supply current is not included in current consumption parameter $I_{(ADC)}$ . All external reference specifications are measured with $V_{R+}$ = VREF+ = VDD = 3.3V and $V_{R-}$ = VREF- = VSS = 0V (3) - Analog power supply monitor. Analog input on channel 15 is disconnected and is internally connected to the voltage divider which is VDD/3. ## 7.12.2 Switching Characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | MIN | TYP MA | UNIT | |--------------------------|--------------------------------|---------------------------------------------------|-----|--------|---------------| | f <sub>ADCCLK</sub> | ADC clock frequency | | 4 | 3 | 2 MHz | | t <sub>ADC trigger</sub> | Software trigger minimum width | | 3 | | ADCCLK cycles | | t <sub>Sample</sub> | Sampling time without OPA | 12-bit mode, $R_S = 50\Omega$ , $C_{pext} = 10pF$ | | 62.5 | ns | ## 7.12.2 Switching Characteristics (continued) over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | PARAMETER | | Т | EST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------|-----------------------------------------|-------------|---------------------------|-----|------|-----|------| | t <sub>Sample_PGA</sub> | Sampling time with OPA (1) | 12-bit mode | GBW = 0x1, PGA gain = x1 | | 0.22 | | μs | | | | | GBW = 0x1, PGA gain = x32 | | 1.5 | | μs | | t <sub>Sample_GPAMP</sub> | Sampling time with GPAMP | | | | 1.5 | | μs | | t <sub>Sample_SupplyMon</sub> | Sample time with Supply Monitor (VDD/3) | | | | 2 | | μs | (1) Only applies for devices with OPA ## 7.12.3 Linearity Parameters over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted), all TYP values are measured at 25°C and all linearity parameters are measured using 12-bit resolution mode (unless otherwise noted) (1) | | PARAMETER | TEST CONDITIONS | MIN | TYP MAX | UNIT | |----------------|-------------------------------------------------------------------|---------------------------------------------------|------|---------|------| | Eı | Integral linearity error (INL) | External reference (2) | -2.0 | +2.0 | LSB | | E <sub>D</sub> | Differential linearity error (DNL)<br>Guaranteed no missing codes | External reference (2) | -1.0 | +1.0 | LSB | | E. | E <sub>O</sub> Offset error | External reference (2) | -3 | 3 | mV | | E <sub>0</sub> | | Internal reference, V <sub>R+</sub> = VREF = 2.5V | -3 | 3 | mV | | E <sub>G</sub> | Gain error | External reference (2) | -3 | 3 | LSB | - (1) Total Unadjusted Error (TUE) can be calculated from $E_1$ , $E_0$ , and $E_G$ using the following formula: $TUE = \sqrt{(E_1^2 + |E_0|^2 + E_G^2)}$ Note: You must convert all of the errors into the same unit, usually LSB, for the above equation to be accurate - (2) All external reference specifications are measured with $V_{R+}$ = VREF+ = VDD and $V_{R-}$ = VSS = 0V ## 7.12.4 Typical Connection Diagram Figure 7-4. ADC Input Network - 1. Refer to ADC Electrical Characteristics for the values of R<sub>in</sub> and C<sub>S/H</sub> - Refer to Digital IO Electrical Characteristics for the value of C<sub>I</sub> - 3. C<sub>par</sub> and R<sub>par</sub> represent the parasitic capacitance and resistance of the external ADC input circuitry Use the following equations to solve for the minimum sampling time (T) required for an ADC conversion: - 1. Tau = $(R_{par} + R_{in})^* C_{S/H} + R_{par}^* (C_{par} + C_I)$ - 2. $K = ln(2^n/Settling error) ln((C_{par} + C_I)/C_{S/H})$ - 3. T (Min sampling time) = K\*Tau ### 7.13 Temperature Sensor over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|--------------------------------------|-----------------|-------|-------|-------|-------| | TS <sub>TRIM</sub> | Factory trim temperature (1) | | 27 | 30 | 33 | °C | | TS <sub>c</sub> | Temperature coefficient | | -1.84 | -1.75 | -1.66 | mV/°C | | t <sub>SET, TS</sub> | Temperature sensor settling time (2) | | | 2.5 | 10 | us | (1) Higher absolute accuracy may be achieved through user calibration. (2) This is the maximum time required for the temperature sensor to settle when measured by the ADC. It may be used to specify the minimum ADC sample time when measuring the temperature sensor. ### **7.14 VREF** ## 7.14.1 Voltage Characterisitcs over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------|----------------------------------|-----------------|-------|-----|-------|------| | | | BUFCONFIG = 1 | 1.62 | | | \/ | | VDD <sub>min</sub> | VREF operation | BUFCONFIG = 0 | 2.7 | | | V | | VREF | | BUFCONFIG = 1 | 1.379 | 1.4 | 1.421 | 1/ | | VINEF | Voltage reference output voltage | BUFCONFIG = 0 | 2.462 | 2.5 | 2.538 | ٧ | #### 7.14.2 Electrical Characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|---------------------------------------|-------------------------------------------------|-----|-----|-----|--------| | I <sub>VREF</sub> | VREF operating supply current | BUFCONFIG = {0, 1}, No load | | 74 | 100 | μΑ | | TC <sub>VREF</sub> | Temperature coefficient of VREF ((2)) | BUFCONFIG = {0, 1} | | | 200 | ppm/°C | | TC <sub>drift</sub> | Long term VREF drift | Time = 1000 hours, BUFCONFIG = {0, 1}, T = 25°C | | | 300 | ppm | | PSRR <sub>DC</sub> | VREF Power supply rejection ratio, | VDD = 1.7 V to VDDmax, BUFCONFIG = 1 | 59 | 64 | | dB | | FORKINDC | DC | VDD = 2.7 V to VDDmax, BUFCONFIG = 0 | 49 | 53 | | ub | | V | RMS noise at VREF output (0.1 Hz | BUFFCONFIG = 1 | | 500 | | u\/rma | | V <sub>noise</sub> | to 100 MHz) | BUFFCONFIG = 0 | | 750 | | μVrms | | ADC F <sub>S</sub> | Max supported ADC sampling frequency | Using VREF as ADC reference | | | 200 | ksps | | T <sub>startup</sub> | VREF startup time | BUFCONFIG = {0, 1}, VDD = 2.8 V | | | 15 | us | <sup>(1)</sup> The temperature coefficient of the VREF output is the sum of TC<sub>VRBUF</sub> and the temperature coefficient of the internal bandgap reference. ### **7.15 GPAMP** ## 7.15.1 Electrical Characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | | PARAMETER | TEST CONDI | TIONS | MIN | TYP | MAX | UNIT | |----------------------|----------------------------------------|------------------------------------------|-------------------|------|-------|-------------|-------| | | | RRI = 0x0 | | -0.1 | | VDD-1 | | | V <sub>CM</sub> | Common mode voltage range | RRI = 0x1 | | 1 | | VDD-0.<br>2 | V | | | | RRI = 0x2 | | -0.1 | | VDD-0.<br>2 | | | | Quiescent current, per op-amp | $I_{O}$ = 0 mA, RRI = 0x0 | | | 97 | | | | Iq | Quiescent current, per op-amp | I <sub>O</sub> = 0 mA, RRI = 0x1 or 0x2 | | | 93 | | μA | | GBW | Gain-bandwidth product | C <sub>L</sub> = 200pF | | | 0.32 | | MHz | | V | Input offset voltage | Noninverting, unity gain, T <sub>A</sub> | CHOP = 0x0 | | ±0.2 | ±6.5 | mV | | Vos | input onset voltage | = 25°C, VDD = 3.3V | CHOP = 0x1 or 0x2 | | ±0.08 | ±0.4 | IIIV | | dV <sub>OS</sub> /dT | Input offset voltage temperature drift | Noninverting, unity gain | CHOP = 0x0 | | 7.7 | | μV/°C | | u v OS/U I | input onset voitage temperature unit | Troniniverning, unity gain | CHOP = 0x1 or 0x2 | | 0.34 | | μν/ Ο | ## 7.15.1 Electrical Characteristics (continued) over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | | PARAMETER | TEST CONDI | TIONS | MIN | TYP | MAX | UNIT | |--------------------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------|------------------------|-----|-------|-----|--------------------| | | | 0.1V <v<sub>in<vdd-0.3v,< td=""><td>T<sub>A</sub> = 25°C</td><td></td><td>±40</td><td></td><td></td></vdd-0.3v,<></v<sub> | T <sub>A</sub> = 25°C | | ±40 | | | | | Input high for muyad I/O nin at SaC | VDD=3.3V, CHOP=0x0 | T <sub>A</sub> = 125°C | | ±4000 | | nΛ | | I <sub>bias</sub> | Input bias for muxed I/O pin at SoC | 0.1V <v<sub>in<vdd-0.3v,< td=""><td>T<sub>A</sub> = 25°C</td><td></td><td>±200</td><td></td><td>рA</td></vdd-0.3v,<></v<sub> | T <sub>A</sub> = 25°C | | ±200 | | рA | | | | VDD=3.3V, CHOP=0x1 | T <sub>A</sub> = 125°C | | ±4000 | | | | CMPP | Common mode rejection ratio, DC | Over common mode voltage | CHOP = 0x0 | 48 | 77 | | dB | | CMRR <sub>DC</sub> | Common mode rejection ratio, DC | range | CHOP = 0x1 or 0x2 | 56 | 105 | | uБ | | | Input voltage poice density | Noninverting unity gain | f = 1 kHz | | 43 | | nV/√ <del>Hz</del> | | e <sub>n</sub> | Input voltage noise density | Noninverting, unity gain | f = 10 kHz | | 19 | | IIV/ VIIZ | | R <sub>in</sub> | Input resistance <sup>(1)</sup> | | | | 0.65 | | kΩ | | C | Input capacitance | Common mode | | | 4 | | pF | | C <sub>in</sub> | input capacitance | Differential | | | 2 | | ρı | | A <sub>OL</sub> | Open-loop voltage gain, DC | R <sub>L</sub> = 350 kΩ, 0.3 < Vo < VDD | -0.3 | 82 | 90 | 107 | dB | | PM | phase margin | $C_L = 200 \text{ pF}, R_L = 350 \text{ k}\Omega$ | | 69 | 70 | 72 | degree | | SR | Slew rate | Noninverting, unity gain, C <sub>L</sub> = | 40 pF | | 0.32 | | V/µs | | THDN | Total Harmonic Distortion + Noise | | | | 0.012 | | % | | I <sub>Load</sub> | Output load current | | | | ±10 | | μΑ | | C <sub>Load</sub> | Output load capacitance | | | | | 200 | pF | <sup>(1)</sup> The term 'Rin' refers to the input resistance of the multiplexer (mux) in the GPAMP. ## 7.15.2 Switching Characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | | | TYP | MAX | UNIT | |----------------------|---------------------|-------------------------------------------------------------------------|--------------------------|--|-----|-----|------------------| | t <sub>EN</sub> | GPAMP enable time | ENABLE = 0x0 to 0x1, Bandgap reference ON, 0.1% | Noninverting, unity gain | | 12 | 20 | μs | | t <sub>disable</sub> | GPAMP disable time | | | | 4 | | ULPCLK<br>Cycles | | t <sub>SETTLE</sub> | GPAMP settling time | C <sub>L</sub> = 200 pF, Vstep = 0.3V to VDD - 0.3V, 0.1%, ENABLE = 0x1 | Noninverting, unity gain | | 9 | | μs | ## 7.16 I2C # 7.16.1 I2C Characteristics | | PARAMETERS | | TEST CONDITIONS | Standard | mode | Fast m | ode | Fast mod | e plus | UNIT | |---------------------|-------------------------------|-------|----------------------|----------|------|--------|-----|----------|--------|------| | | PARAMETERS | | TEST CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | UNII | | f <sub>I2C</sub> | I2C input clock frequen | ісу | I2C in Power Domain0 | 2 | 32 | 8 | 32 | 20 | 32 | MHz | | f <sub>SCL</sub> | SCL clock frequency | | | | 0.1 | | 0.4 | | 1 | MHz | | t <sub>HD,STA</sub> | Hold time (repeated) S | TART | | 4 | | 0.6 | | 0.26 | | us | | t <sub>LOW</sub> | Low period of the SCL | clock | | 4.7 | | 1.3 | | 0.5 | | us | | t <sub>HIGH</sub> | High period of the SCL | clock | | 4 | | 0.6 | | 0.26 | | us | | t <sub>SU,STA</sub> | Setup time for a repeat START | ted | | 4.7 | | 0.6 | | 0.26 | | us | | t <sub>HD,DAT</sub> | Data hold time | | | 0 | | 0 | | 0 | | ns | | t <sub>SU,DAT</sub> | Data setup time | | | 250 | | 100 | | 50 | | ns | | t <sub>SU,STO</sub> | Setup time for STOP | | | 4 | | 0.6 | | 0.26 | | us | ## 7.16.1 I2C Characteristics (continued) over operating free-air temperature range (unless otherwise noted) | PARAMETERS TE | | TEST CONDITIONS | Standard mode | | Fast mode | | Fast mode plus | | UNIT | | |---------------------|--------------------------------------------------|-----------------|---------------|------|-----------|-----|----------------|------|------|--| | | FARAINETERS | 1201 CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | ONT | | | t <sub>BUF</sub> | Bus free time between a STOP and START condition | | 4.7 | | 1.3 | | 0.5 | | us | | | t <sub>VD;DAT</sub> | Data valid time | | | 3.45 | | 0.9 | | 0.45 | us | | | t <sub>VD;ACK</sub> | Data valid acknowledge time | | | 3.45 | | 0.9 | | 0.45 | us | | ## 7.16.2 I2C Filter over operating free-air temperature range (unless otherwise noted) | PARAMETERS | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------|------------------|-----------------|-----|-----|-----|------| | | | AGFSELx = 0 | | 6 | | ns | | , Pulse | fsp input filter | AGFSELx = 1 | | 14 | 35 | ns | | ISP | | AGFSELx = 2 | | 22 | 60 | ns | | | | AGFSELx = 3 | | 35 | 90 | ns | # 7.16.3 I<sup>2</sup>C Timing Diagram Figure 7-5. I2C Timing Diagram # 7.17 SPI ### 7.17.1 SPI | | PARAMETERS | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|----------------------------------|-----------------------------------------------------------------|-----------------|----------|-----------------|------| | SPI | | | | | | | | f <sub>SPI</sub> | SPI clock frequency | Clock max speed = 32MHz<br>1.71 < VDD < 3.6V<br>Controller mode | | | 16 | MHz | | f <sub>SPI</sub> | SPI clock frequency | Clock max speed = 32MHz<br>1.71 < VDD < 3.6V<br>Peripheral mode | | | 16 | MHz | | DC <sub>SCK</sub> | SCK Duty Cycle | | 40 | 50 | 60 | % | | Controller | • | | | | | | | t <sub>SCLK_H/L</sub> | SCLK High or Low time | | (tSPI/2) -<br>1 | tSPI / 2 | (tSPI/2) +<br>1 | ns | | 4 | POCI input data setup time ((1)) | 2.7 < VDD < 3.6V, delayed sampling enabled | 1 | | | ns | | t <sub>SU.CI</sub> | FOOI input data setup time **** | 1.71 < VDD < 2.7V, delayed sampling enabled | 1 | | | IIS | ## 7.17.1 SPI (continued) over operating free-air temperature range (unless otherwise noted) | | PARAMETERS | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|-----------------------------------------------------|----------------------------------------|-------|-----|-----|------| | + | POCI input data setup time ((1)) | 2.7 < VDD < 3.6V, no delayed sampling | 27 | | | 20 | | t <sub>SU.CI</sub> | FOCI Input data setup time **** | 1.71 < VDD < 2.7V, no delayed sampling | 35 | | | ns | | t <sub>HD.CI</sub> | POCI input data hold time | | 9 | | | ns | | t <sub>VALID.CO</sub> | PICO output data valid time (2) | | | | 10 | ns | | t <sub>HD.CO</sub> | PICO output data hold time (3) | | 1 | | | ns | | Peripheral | | | • | | ' | | | t <sub>CS.LEAD</sub> | CS lead-time, CS active to clock | | 8 | | | ns | | t <sub>CS.LAG</sub> | CS lag time, Last clock to CS inactive | | 1 | | | ns | | t <sub>CS.ACC</sub> | CS access time, CS active to POCI data out | | | | 23 | ns | | t <sub>CS.DIS</sub> | CS disable time, CS inactive to POCI high inpedance | | | | 19 | ns | | t <sub>SU.PI</sub> | PICO input data setup time | | 7 | | | ns | | t <sub>HD.PI</sub> | PICO input data hold time | | 31.25 | | | ns | | t <sub>VALID.PO</sub> | POCI output data valid time(2) | 2.7 < VDD < 3.6V | | | 24 | ns | | t <sub>VALID.PO</sub> | POCI output data valid time <sup>(2)</sup> | 1.71 < VDD < 2.7V | | | 31 | ns | | t <sub>HD.PO</sub> | POCI output data hold time <sup>(3)</sup> | | 5 | | | ns | - (1) The POCI input data setup time can be fully compensated when delayed sampling feature is enabled. - (2) Specifies the time to drive the next valid data to the output after the output changing SCLK clock edge - (3) Specifies how long data on the output is valid after the output changing SCLK clock edge ## 7.17.2 SPI Timing Diagram Figure 7-6. SPI timing diagram - Controller Mode Figure 7-7. SPI timing diagram - Peripheral Mode ## **7.18 UART** over operating free-air temperature range (unless otherwise noted) | | PARAMETERS | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------|---------------------------------------------------|-----------------|-----|-----|-----|------| | f <sub>UART</sub> | UART input clock frequency | | | | 32 | MHz | | f <sub>BITCLK</sub> | BITCLK clock frequency(equals baud rate in MBaud) | | | | 4 | MHz | | | | AGFSELx = 0 | | 6 | | ns | | | Pulse duration of spikes | AGFSELx = 1 | | 14 | 35 | ns | | t <sub>SP</sub> | suppressed by input filter | AGFSELx = 2 | | 22 | 60 | ns | | | | AGFSELx = 3 | | 35 | 90 | ns | ## 7.19 TIMx over operating free-air temperature range (unless otherwise noted) | | PARAMETERS | TEST CONDITIONS | MIN | TYP MAX | UNIT | |------------------|-----------------------------|------------------------------|---------|---------|----------------------| | t <sub>res</sub> | Timer resolution time | f <sub>TIMxCLK</sub> = 32MHz | 31.25 | | ns | | | | | 1 | | t <sub>TIMxCLK</sub> | | t <sub>res</sub> | Timer resolution time | TIMx with 16bit counter | | 16 | bit | | <b>+</b> | | f <sub>TIMxCLK</sub> = 32MHz | 0.03125 | 2048 | us | | tCOUNTER | 16-bit counter clock period | | 1 | 65536 | t <sub>TIMxCLK</sub> | # 7.20 Emulation and Debug # 7.20.1 SWD Timing | | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----|--------------------------------|-----------|-----------------|-----|-----|-----|------| | fs | f <sub>SWD</sub> SWD frequency | | | | | 10 | MHz | # 8 Detailed Description The following sections describe all of the components that make up the devices in this data sheet. The peripherals integrated into these devices are configured by software through Memory Mapped Registers (MMRs). For more details, see the corresponding chapter of the MSPMO L-Series 32-MHz Microcontrollers Technical Reference Manual. #### 8.1 CPU The CPU subsystem (MCPUSS) implements an Arm Cortex-M0+ CPU, an instruction prefetch and cache, a system timer, and interrupt management features. The Arm Cortex-M0+ is a cost-optimized 32-bit CPU that delivers high performance and low power to embedded applications. Key features of the CPU Sub System include: - Arm Cortex-M0+ CPU supports clock frequencies from 32 kHz to 32 MHz - ARMv6-M Thumb instruction set (little endian) with single-cycle 32×32 multiply instruction - Single-cycle access to GPIO registers through Arm single-cycle IO port - Prefetch logic to improve sequential code execution, and I-cache with 2 64-bit cache lines - System timer (SysTick) with 24-bit down counter and automatic reload - Nested vectored interrupt controller (NVIC) with 4 programmable priority levels and tail chaining - · Interrupt groups for expanding the total interrupt sources, with jump index for low interrupt latency # 8.2 Operating Modes MSPM0L MCUs provide five main operating modes (power modes) to allow for optimization of the device power consumption based on application requirements. In order of decreasing power, the modes are: RUN, SLEEP, STOP, STANDBY, and SHUTDOWN. The CPU is active executing code in RUN mode. Peripheral interrupt events can wake the device from SLEEP, STOP, or STANDBY mode to the RUN mode. SHUTDOWN mode completely disables the internal core regulator to minimize power consumption, and wake is only possible via NRST, SWD, or a logic level match on certain IOs. RUN, SLEEP, STOP, and STANDBY modes also include several configurable policy options (for example, RUN.x) for balancing performance with power consumption. To further balance performance and power consumption, MSPM0L devices implement two power domains: PD1 (for the CPU, memories, and high performance peripherals), and PD0 (for low speed, low power peripherals). PD1 is always powered in RUN and SLEEP modes, but is disabled in all other modes. PD0 is always powered in RUN, SLEEP, STOP, and STANDBY modes. PD1 and PD0 are both disabled in SHUTDOWN mode. ### 8.2.1 Functionality by Operating Mode (MSPM0L110x) Table 8-1 lists the supported functionality in each operating mode. #### Functional key: - EN: The function is enabled in the specified mode. - **DIS**: The function is disabled (either clock or power gated) in the specified mode, but the function's configuration is retained. - **OPT**: The function is optional in the specified mode, and remains enabled if configured to be enabled. - NS: The function is not automatically disabled in the specified mode, but it is not supported. - **OFF**: The function is fully powered off in the specified mode, and no configuration information is retained. Table 8-1. Supported Functionality by Operating Mode | | | | RUN | | | SLEEP | | | STOP | | STAN | NDBY | Z | |-------------|---------|------|------|------|--------|--------|--------|--------------------|-------|-------|----------|----------|---------| | Operati | ng Mode | RUNO | RUN1 | RUN2 | SLEEPO | SLEEP1 | SLEEP2 | STOP0 | STOP1 | STOP2 | STANDBY0 | STANDBY1 | SHUTDOW | | Oscillators | SYSOSC | EN | EN | DIS | EN | EN | DIS | OPT <sup>(1)</sup> | EN | DIS | DIS | DIS | OFF | | Oscillators | LFOSC | | | | | | EN | | | | | | OFF | Table 8-1. Supported Functionality by Operating Mode (continued) | | RUN SLEEP | | | Орога | STOP STANDBY | | | | NDBY | z | | | | |---------------------|---------------------------|------------------------|------|-------|--------------|-------------------------|----------|-------------------|--------------------|----------|------------------------|--------------------|----------| | Operati | ng Mode | RUNO | RUN1 | RUN2 | SLEEPO | SLEEP1 | SLEEP2 | STOP0 | STOP1 | STOP2 | STANDBY0 | STANDBY1 | SHUTDOWN | | | CPUCLK | 32M | 32k | 32k | | | | D | IS | | | | OFF | | | MCLK to PD1 | 32M | 32k | 32k | 32M | 32k | 32k | | | DIS | | | OFF | | | ULPCLK to<br>PD0 | 32M | 32k | 32k | 32M | 32k | 32k | 4M <sup>(1)</sup> | 4M | 3 | 2k | DIS | OFF | | Clocks | ULPCLK to<br>TIMG0, TIMG1 | 32M | 32k | 32k | 32M | 32k | 32k | 4M <sup>(1)</sup> | 4M | | 32k | | OFF | | | MFCLK | OPT | D | IS | OPT | D | IS | OI | PT T | | DIS | | OFF | | | LFCLK | | | | | 32 | 2k | | | | | DIS | OFF | | | LFCLK to<br>TIMG0, TIMG1 | | | | | | 32k | | | | | | OFF | | | MCLK Monitor | | | | | OF | PT | | | | | DIS | OFF | | | POR Monitor | | | | | | | EN | | | | | | | PMU | BOR Monitor | EN | | | | | | | OFF | | | | | | | Core Regulator | FULL DRIVE | | | | REDUCED DRIVE LOW DRIVE | | | | DRIVE | OFF | | | | | CPU | EN DIS | | | | | OFF | | | | | | | | Core Functions | DMA | OPT | | | | | NS (trig | gers su | pported) | | OFF | | | | Core Functions | Flash | EN | | | | DIS | | | | | OFF | | | | | SRAM | EN | | | | DIS | | | | | OFF | | | | PD1 | SPI0 | OPT | | | | | | DIS | | | OFF | | | | Peripherals | CRC | OPT | | | | | DIS | | | | OFF | | | | | TIMG0, TIMG1 | OPT | | | | | | | OFF | | | | | | | TIMG2, TIMG4 | OPT OPT <sup>(2)</sup> | | | | | | | OPT <sup>(2)</sup> | OFF | | | | | PD0 | UART0,<br>UART1 | OPT OPT <sup>(2)</sup> | | | | | | | OPT <sup>(2)</sup> | OFF | | | | | Peripherals | I2C0 | | | | | OI | PT | | | | | OPT <sup>(2)</sup> | OFF | | | GPIOA | | | | | OI | PT | | | | | OPT <sup>(2)</sup> | OFF | | | WWDT0 | | | | | OI | PT | | | | | DIS | OFF | | Analog | ADC0 | | | | OI | PT | | | | NS (trio | ggers su | oported) | OFF | | Allalog | GPAMP | | | | Ol | PT | | | | | NS | | OFF | | IOMUX and IO Wakeup | | EN | | | | | | DIS w/<br>WAKE | | | | | | | Wake Sources | | N/A ANY IRQ | | | | | | PD0 IRC | 2 | | IOMUX,<br>NRST,<br>SWD | | | <sup>(1)</sup> If STOP0 is entered from RUN1 (SYSOSC enabled but MCLK sourced from LFCLK), SYSOSC remains enabled as it was in RUN1 and ULPCLK remains at 32 kHz as it was in RUN1. If STOP0 is entered from RUN2 (SYSOSC was disabled and MCLK was sourced from LFCLK), SYSOSC remains disabled as it was in RUN2 and ULPCLK remains at 32 kHz as it was in RUN2. ## 8.3 Power Management Unit (PMU) The power management unit (PMU) generates the internally regulated core supplies for the device and provides supervision of the external supply (VDD). The PMU also contains the bandgap voltage reference used by the PMU itself as well as analog peripherals. Key features of the PMU include: - Power-on reset (POR) supply monitor - Brown-out reset (BOR) supply monitor with early warning capability using three programmable thresholds <sup>(2)</sup> When using the STANDBY1 policy for STANDBY, only TIMG0 and TIMG1 are clocked. Other PD0 peripherals can generate an asynchronous fast clock request upon external activity but are not actively clocked. www.ti.com - Core regulator with support for RUN, SLEEP, STOP, and STANDBY operating modes to dynamically balance performance with power consumption - Parity-protected trim to immediately generate a power-on reset (POR) in the event that a power management trim is corrupted For more details, see the PMU chapter of the MSPM0 L-Series 32-MHz Microcontrollers Technical Reference Manual. ## 8.4 Clock Module (CKM) The clock module provides the following oscillators: - **LFOSC**: Internal low-frequency oscillator (32 kHz) - SYSOSC: Internal high-frequency oscillator (4 MHz or 32 MHz with factory trim, 16 MHz or 24 MHz with user The following clocks are distributed by the clock module for use by the processor, bus, and peripherals: - MCLK: Main system clock for PD1 peripherals, derived from SYSOSC or LFCLK, active in RUN and SLEEP modes - CPUCLK: Clock for the processor (derived from MCLK), active in RUN mode - ULPCLK: Ultra-low power clock for PD0 peripherals, active in RUN, SLEEP, STOP, and STANDBY modes - MFCLK: 4-MHz fixed mid-frequency clock for peripherals, available in RUN, SLEEP, and STOP modes - LFCLK: 32-kHz fixed low-frequency clock for peripherals or MCLK, active in RUN, SLEEP, STOP, and STANDBY modes - ADCCLK: ADC clock, available in RUN, SLEEP and STOP modes - CLK\_OUT: Used to output a clock externally, available in RUN, SLEEP, STOP, and STANDBY modes For more details, see the CKM chapter of the MSPM0 L-Series 32-MHz Microcontrollers Technical Reference Manual. #### 8.5 DMA The direct memory access (DMA) controller allows movement of data from one memory address to another without CPU intervention. For example, the DMA can be used to move data from ADC conversion memory to SRAM. The DMA reduces system power consumption by allowing the CPU to remain in low power mode, without having to awaken to move data to or from a peripheral. The DMA in these devices support the following key features: - · 3 independent DMA transfer channels - 1 full-feature channel (DMA0), supporting repeated transfer modes - 2 basic channels (DMA1, DMA2), supporting single transfer modes - Configurable DMA channel priorities - Byte (8-bit), short word (16-bit), word (32-bit) and long word (64-bit) or mixed byte and word transfer capability - Transfer counter block size supports up to 64k transfers of any data type - Configurable DMA transfer trigger selection - · Active channel interruption to service other channels - · Early interrupt generation for ping-pong buffer architecture - Cascading channels upon competion of activity on another channel - Stride mode to support data re-organization Table 8-2 lists the available triggers for the DMA which are configured using the DMATCTL.DMATSEL control bits in the DMA memory mapped registers. Table 8-2. DMA Trigger Mapping | TRIGGER 0:6 | SOURCE | TRIGGER 7:13 | SOURCE | |-------------|-------------------------------|--------------|------------------| | 0 | Software | 7 | I2C1 Publisher 2 | | 1 | Generic Subscriber 0 (FSUB_0) | 8 | SPI0 Publisher 1 | | 2 | Generic Subscriber 1 (FSUB_1) | 9 | SPI0 Publisher 2 | **Table 8-2. DMA Trigger Mapping (continued)** | TRIGGER 0:6 | SOURCE | TRIGGER 7:13 | SOURCE | |-------------|------------------|--------------|-------------------| | 3 | ADC0 Publisher 2 | 10 | UART0 Publisher 1 | | 4 | I2C0 Publisher 1 | 11 | UART0 Publisher 2 | | 5 | I2C0 Publisher 2 | 12 | UART1 Publisher 1 | | 6 | I2C1 Publisher 1 | 13 | UART1 Publisher 2 | #### 8.6 Events The event manager transfers digital events from one entity (for example, a peripheral) to another (for example, a second peripheral, the DMA or the CPU). The event manager implements event transfer through a defined set of event publishers (generators) and subscribers (receivers) that are interconnected through an event fabric containing a combination of static and programmable routes. Events that are transferred by the event manager include: - · Peripheral event transferred to the CPU as an interrupt request (IRQ) (Static Event) - Example: GPIO interrupt is sent to the CPU - Peripheral event transferred to the DMA as a DMA trigger (DMA Event) - Example: UART data receive trigger to DMA to request a DMA transfer - Peripheral event transferred to another peripheral to directly trigger an action in hardware (Generic Event) - Example: TIMx timer peripheral publishes a periodic event to the ADC subscriber port, and the ADC uses the event to trigger start-of-sampling For more details, see the Event chapter of the MSPM0 L-Series 32-MHz Microcontrollers Technical Reference Manual. #### **Table 8-3. Generic Event Channels** A generic route is either a point-to-point (1:1) route or a point-to-two (1:2) splitter route in which the peripheral publishing the event is configured to use one of several available generic route channels to publish the event to another entity (or entities, in the case of a splitter route). An entity can be another peripheral, a generic DMA trigger event, or a generic CPU event. | CHANID | Generic Route Channel Selection | Channel Type | |--------|-----------------------------------|------------------| | 0 | No generic event channel selected | N/A | | 1 | Generic event channel 1 selected | 1:1 | | 2 | Generic event channel 2 selected | 1 : 1 | | 3 | Generic event channel 3 selected | 1 : 2 (splitter) | ## 8.7 Memory ### 8.7.1 Memory Organization Table 8-4 summarizes the memory map of the devices. For more information about the memory region detail, see the *Platform Memory Map* section in the *MSPM0 L-Series 32-MHz Microcontrollers Technical Reference Manual*. **Table 8-4. Memory Organization** | Memory Region | Subregion | MSPM0L1105 | MSPM0L1106 | | |---------------|-----------------------------|--------------------------------------------------------|--------------------------------------------------------|--| | Code (Flash) | MAIN (3) | 32KB - 8B <sup>(1)</sup><br>0x0000.0000 to 0x0000.7FF8 | 64KB - 8B <sup>(1)</sup><br>0x0000.0000 to 0x0000.FFF8 | | | | Aliased MAIN (2) (3) | 0x0040.0000 to 0x0040.7FF8 | 0x0040.0000 to 0x0040.FFF8 | | | SRAM (SRAM) | SRAM | 4KB<br>0x2000.0000 to 0x2000.1000 | 4KB<br>0x2000.0000 to 0x2000.1000 | | | | Aliased SRAM <sup>(2)</sup> | 0x2000.0000 to 0x2000.1000 | 0x2000.0000 to 0x2000.1000 | | **Table 8-4. Memory Organization (continued)** | Memory Region | Subregion | MSPM0L1105 | MSPM0L1106 | | |---------------|---------------------------------|-----------------------------------------|-----------------------------------------|--| | | Peripherals | 0x4000.0000 to 0x40FF.FFFF | 0x4000.0000 to 0x40FF.FFFF | | | | MAIN (3) | 0x0000.0000 to 0x0000.7FF8 | 0x0000.0000 to 0x0000.FFF8 | | | | Aliased MAIN <sup>(2) (3)</sup> | 0x0040.0000 to 0x0040.7FF8 | 0x0040.0000 to 0x0040.FFF8 | | | Peripheral | NONMAIN | 512 bytes<br>0x41C0.0000 to 0x41C0.0200 | 512 bytes<br>0x41C0.0000 to 0x41C0.0200 | | | | Aliased NONMAIN (2) | 0x41C1.0000 to 0x41C1.0200 | 0x41C1.0000 to 0x41C1.0200 | | | | FACTORY | 0x41C4.0000 to 0x41C4.0080 | 0x41C4.0000 to 0x41C4.0080 | | | | Aliased FACTORY (2) | 0x41C5.0000 to 0x41C5.0080 | 0x41C5.0000 to 0x41C5.0080 | | | | Subsystem | 0x6000.0000 to 0x7FFF.FFFF | 0x6000.0000 to 0x7FFF.FFFF | | | System PPB | | 0xE000.0000 to 0xE00F.FFFF | 0xE000.0000 to 0xE00F.FFFF | | - (1) First 32KB flash memory (address 0x0000.0000 to 0x0000.8000) has up to 100000 program and erase cycles. - (2) Aliased memory reads the same as the corresponding memory region. Aliased memory is included to keep the compatibility with devices that have ECC. - (3) CPU access to one of the last 8 bytes of a flash region will cause a hard fault. This occurs because the prefetch logic tries to read one flash word (64 bits) ahead, resulting in a read attempt to an invalid memory location. ## 8.7.2 Peripheral File Map Table 8-5 lists the available peripherals and the register base address for each. **Table 8-5. Peripherals Summary** | Peripheral Name | Base Address | Size | |-----------------|--------------|--------| | ADC0 | 0x40004000 | 0x2000 | | WWDT0 | 0x40080000 | 0x2000 | | VREF | 0x40030000 | 0x2000 | | TIMG0 | 0x40084000 | 0x2000 | | TIMG1 | 0x40086000 | 0x2000 | | TIMG2 | 0x40088000 | 0x2000 | | TIMG4 | 0x4008C000 | 0x2000 | | GPIO0 | 0x400A0000 | 0x2000 | | SYSCTL | 0x400AF000 | 0x3000 | | DEBUGSS | 0x400C7000 | 0x2000 | | EVENT | 0x400C9000 | 0x3000 | | NVMNW | 0x400CD000 | 0x2000 | | I2C0 | 0x400F0000 | 0x2000 | | I2C1 | 0x400F2000 | 0x2000 | | UART1 | 0x40100000 | 0x2000 | | UART0 | 0x40108000 | 0x2000 | | MCPUSS | 0x40400000 | 0x2000 | | WUC | 0x40424000 | 0x1000 | | IOMUX | 0x40428000 | 0x2000 | | DMA | 0x4042A000 | 0x2000 | | CRC | 0x40440000 | 0x2000 | | SPI0 | 0x40468000 | 0x2000 | | ADC0 (1) | 0x4055A000 | 0x1000 | <sup>&</sup>lt;sup>(1)</sup> Aliased region of ADC0 memory-mapped registers. ### 8.7.3 Peripheral Interrupt Vector Table 8-6 shows the IRQ number and the interrupt group number for each peripherals in this device. Table 8-6. Interrupt Vector Number | PERIPHERAL NAME | NVIC IRQ | GROUP IIDX | |-----------------|----------|------------| | WWDT0 | 0 | 0 | | DEBUGSS | 0 | 2 | | NVMNW | 0 | 3 | | SYSCTL | 0 | 6 | | GPIO0 | 1 | 0 | | TIMG1 | 2 | - | | ADC | 4 | - | | SPI0 | 9 | - | | UART1 | 13 | - | | UART0 | 15 | - | | TIMG0 | 16 | - | | TIMG2 | 18 | - | | TIMG4 | 20 | - | | I2C0 | 24 | - | | I2C1 | 25 | - | | DMA | 31 | - | ## 8.8 Flash Memory A single bank of nonvolatile flash memory is provided for storing executable program code and application data. Key features of the flash include: - In-circuit program and erase operations supported across the entire recommended supply range - Small 1KB sector sizes (minimum erase resolution of 1KB) - Up to 100000 program and erase cycles on the lower 32KB of the flash memory, with up to 10000 program and erase cycles on the remaining flash memory (devices with 32KB or less support 100000 cycles on the entire flash memory) For a complete description of the flash memory, see the NVM chapter of the MSPM0 L-Series 32-MHz Microcontrollers Technical Reference Manual. #### **8.9 SRAM** MSPM0Lxx MCUs include a low-power high-performance SRAM memory with zero wait state access across the supported CPU frequency range of the device. SRAM memory can be used for storing volatile information such as the call stack, heap, global data, and code. The SRAM memory content is fully retained in run, sleep, stop, and standby operating modes and is lost in shutdown mode. A write protection mechanism is provided to allow the application to prevent unintended modifications to a portion of the SRAM memory. SRAM write protection is useful when placing executable code into SRAM to provide a level of protection against unintentional overwrites of code by either the CPU or DMA. Placing code in SRAM can improve performance of critical loops by enabling zero wait state operation and lower power consumption. #### 8.10 **GPIO** The general purpose input/output (GPIO) peripheral lets the application write data out and read data in through the device pins. Through the use of the Port A GPIO peripheral, these devices support up to 28 GPIO pins. The key features of the GPIO module include: - 0 wait state MMR access from CPU - Set, clear, or toggle multiple bits without the need of a read-modify-write construct in software - Instruments - "FastWake" feature enables low-power wakeup from STOP and STANDBY modes for any GPIO port - User controlled input filtering #### **8.11 IOMUX** The IOMUX peripheral enables IO pad configuration and controls digital data flow to and from the device pins. The key features of the IOMUX include: - IO pad configuration registers allow for programmable drive strength, speed, pullup or pulldown, and more - Digital pin muxing allows for multiple peripheral signals to be routed to the same IO pad - Pin functions and capabilities are user-configured using the PINCM register For more details, see the IOMUX chapter of the MSPM0 L-Series 32-MHz Microcontrollers Technical Reference Manual. #### 8.12 ADC The 12-bit analog-to-digital converter (ADC) module in these devices support fast 12-bit conversions with singleended inputs. ADC features include: - 12-bit output resolution at up to 1.68 Msps with greater than 11 ENOB - Up to 10 external input channels - Internal channels for temperature sensing, supply monitoring, and analog signal chain (for example, interconnection with OPA or GPAMP) - Software selectable reference: - Configurable internal dedicated ADC reference voltage of 1.4 V and 2.5 V (VREF) - MCU supply voltage (VDD) - External reference supplied to the ADC through the VREF+ and VREF- pins - Operates in RUN, SLEEP, and STOP modes and supports triggers from STANDBY mode | Table 6 717/2-00 Glidinio mapping | | | | | | | | |-----------------------------------|-------------|---------------|------------------------|--|--|--|--| | CHANNEL[0:7] | SIGNAL NAME | CHANNEL[8:15] | SIGNAL NAME 1 | | | | | | 0 | A0 | 8 | A8 | | | | | | 1 | A1 | 9 | A9 | | | | | | 2 | A2 | 10 | - | | | | | | 3 | A3 | 11 | Temperature Sensor | | | | | | 4 | A4 | 12 | | | | | | | 5 | A5 | 13 | | | | | | | 6 | A6 | 14 | GPAMP output | | | | | | 7 | A7 | 15 | Supply/Battery Monitor | | | | | Table 8-7, ADC0 Channel Mapping - 1. Italicized signal names are internal to the SoC. These signals are used for internal peripheral interconnections. - 2. For more information about device analog connections, see Section 8.22. For more details, see the ADC chapter of the MSPM0 L-Series 32-MHz Microcontrollers Technical Reference Manual. ### 8.13 Temperature Sensor The temperature sensor provides a voltage output that changes linearly with device temperature. The temperature sensor output is internally connected to one of ADC input channels to enable a temperature-todigital conversion. A unit-specific single-point calibration value for the temperature sensor is provided in the factory constants memory region. This calibration value represents the ADC conversion result (in ADC code format) corresponding to the temperature sensor being measured in 12-bit mode with the 1.4-V internal VREF at the factory trim temperature (TS<sub>TRIM</sub>). This calibration value can be used with the temperature sensor temperature coefficient (TS<sub>c</sub>) to estimate the device temperature. See the temperature sensor section of the *MSPM0 L-Series 32-MHz Microcontrollers Technical Reference Manual* for guidance on estimating the device temperature with the factory trim value. #### 8.14 VREF The voltage reference module (VREF) in these devices contains a configurable voltage reference buffer dedicated for the on-board ADC. The devices also support connection of an external reference for applications in which higher accuracy is required. VREF features include: - 1.4-V and 2.5-V user-selectable internal reference for ADC - Internal reference supports ADC operation up to 200 ksps - Support for bringing in an external reference for the ADC as well as for other analog peripherals on the VREF+ and VREF- device pins (24, 28, and 32-pin packages only) For more details, see the VREF chapter of the MSPM0 L-Series 32-MHz Microcontrollers Technical Reference Manual. #### **8.15 GPAMP** The general-purpose amplifier (GPAMP) peripheral is a chopper-stabilized general-purpose operational amplifier with rail-to-rail input and output. The GPAMP supports the following features: - · Software selectable chopper stabilization - Rail-to-rail input and output - Programmable internal unity gain feedback loop For more details, see the ADC chapter of the MSPM0 L-Series 32-MHz Microcontrollers Technical Reference Manual. #### 8.16 CRC The cyclical redundancy check (CRC) module provides a signature for an input data sequence. Key features of the CRC module include: - Support for 16-bit CRC based on CRC16-CCITT - Support for 32-bit CRC based on CRC32-ISO3309 - · Support for bit reversal For more details, see the CRC chapter of the MSPM0 L-Series 32-MHz Microcontrollers Technical Reference Manual. ### 8.17 **UART** The UART peripherals provide the following key features: - Standard asynchronous communication bits for start, stop, and parity - · Fully programmable serial interface - 5. 6. 7 or 8 data bits - Even, odd, stick, or no-parity bit generation and detection - 1 or 2 stop bit generation - Line-break detection - Glitch filter on the input signals - Programmable baud rate generation with oversampling by 16, 8 or 3 - Local Interconnect Network (LIN) mode support - · Separated transmit and receive FIFOs support DAM data transfer - Support transmit and receive loopback mode operation - See Table 8-8 for detail information on supported protocols #### Table 8-8. UART Features | UART Features | UART0 (Extend) | UART1 (Main) | |-------------------------------------|----------------|--------------| | Active in Stop and Standby Mode | Yes | Yes | | Separate transmit and receive FIFOs | Yes | Yes | | Support hardware flow control | Yes | Yes | | Support 9-bit configuration | Yes | Yes | | Support LIN mode | Yes | - | | Support DALI | Yes | - | | Support IrDA | Yes | - | | Support ISO7816 Smart Card | Yes | - | | Support Manchester coding | Yes | - | | FIFO Depth | 4 entries | 4 entries | For more details, see the UART chapter of the MSPM0 L-Series 32-MHz Microcontrollers Technical Reference Manual. #### 8.18 SPI The serial peripheral interface (SPI) peripherals in these devices support the following key features: - Support ULPCLK/2 bit rate and up to 16Mbits/s in both controller and peripheral mode - · Configurable as a controller or a peripheral - Configurable chip select for both controller and peripheral - · Programmable clock prescaler and bit rate - Programmable data frame size from 4 bits to 16 bits (controller mode)<sup>2</sup> - Programmable data frame size from 7 bits to 16 bits (peripheral mode)<sup>2</sup> - Transmit and receive FIFOs (4 entries each with 16 bits per entry) supporting DMA data transfer - Supports TI mode, Motorola mode and National Microwire format For more details, see the SPI chapter of the MSPM0 L-Series 32-MHz Microcontrollers Technical Reference Manual. #### 8.19 I2C The inter-integrated circuit interface ( $I^2C$ ) peripherals in these devices provide bidirectional data transfer with other I2C devices on the bus and support the following key features: - 7-bit and 10-bit addressing mode with multiple 7-bit target addresses - · Multiple-controller transmitter or receiver mode - Target receiver or transmitter mode with configurable clock stretching - Support Standard-mode (Sm), with a bit rate up to 100 kbit/s - · Support Fast-mode (Fm), with a bit rate up to 400 kbit/s - Support Fast-mode Plus (Fm+), with a bit rate up to 1 Mbit/s - Separated transmit and receive FIFOs support DMA data transfer - Support SMBus 3.0 with PEC, ARP, timeout detection and host support - Wakeup from low power mode on address match - Support analog and digital glitch filter for input signal glitch suppression - · 8-entry transmit and receive FIFOs For more details, see the I2C chapter of the MSPM0 L-Series 32-MHz Microcontrollers Technical Reference Manual. <sup>&</sup>lt;sup>2</sup> MSPM0L does not support PACKEN feature that allows the packing of 2 16-bit FIFO entries into a 32-bit value. #### 8.20 WWDT The windowed watchdog timer (WWDT) can be used to supervise the operation of the device, specifically code execution. The WWDT can be used to generate a reset or an interrupt if the application software does not successfully reset the watchdog within a specified window of time. Key features of the WWDT include: - 25-bit counter - · Programmable clock divider - · Eight software selectable watchdog timer periods - Eight software selectable window sizes - Support for stopping the WWDT automatically when entering a sleep mode - Interval timer mode for applications which do not require watchdog functionality For more details, see the WWDT chapter of the MSPM0 L-Series 32-MHz Microcontrollers Technical Reference Manual. #### 8.21 Timers (TIMx) The timer peripherals in these devices support the following key features. For specific configuration, see Table 8-9. Specific features for the general-purpose timer (TIMGx) include: - 16-bit down, up/down, or up counter with repeat-reload mode - 32-bit down, up/down, or up counter with repeat-reload mode - · Selectable and configurable clock source - 8-bit programmable prescaler to divide the counter clock frequency - · Two independent channels for - Output compare - Input capture - PWM output - One-shot mode - Support quadrature encoder interface (QEI) for positioning and movement sensing - Support synchronization and cross trigger among different TIMx instances in the same power domain - · Support interrupt/DMA trigger generation and cross peripherals (such as ADC) trigger capability - · Cross-trigger event logic for Hall sensor inputs **Table 8-9. Different TIMG Configurations** | TIM Name | Power<br>Domain | Resolution | Prescaler | Capture/<br>Compare<br>Channels | External<br>PWM<br>Channels | Phase Load | Shadow<br>Load | Shadow CC | |----------|-----------------|------------|-----------|---------------------------------|-----------------------------|------------|----------------|-----------| | TIMG0 | PD0 | 16-bit | 8-bit | 2 | 2 | - | - | - | | TIMG1 | PD0 | 16-bit | 8-bit | 2 | 2 | - | - | - | | TIMG2 | PD0 | 16-bit | 8-bit | 2 | 2 | - | - | - | | TIMG4 | PD0 | 16-bit | 8-bit | 2 | 2 | - | Yes | Yes | For more details, see the timer chapters of the MSPM0 L-Series 32-MHz Microcontrollers Technical Reference Manual. #### 8.22 Device Analog Connections Figure 8-1 shows the internal analog connection of the device. **ADC** **GPAMP** Figure 8-1. Analog Connections #### 8.23 Input/Output Diagrams The IOMUX manages the selection of which peripheral function is to be used on a digital IO and provides the controls for the output driver, input path, and the wake-up logic for wakeup from SHUTDOWN mode. For more information, see the IOMUX section of the MSPM0 L-Series 32-MHz Microcontrollers Technical Reference Manual. The mixed-signal IO pin slice diagram for a full featured IO pin is shown in Figure 8-2. Not all pins have analog functions, wake-up logic, drive strength control, and pullup or pulldown resistors available. See the device-specific data sheet for detailed information on what features are supported for a specific pin. Figure 8-2. Superset Input/Output Diagram #### 8.24 Bootstrap Loader (BSL) The bootstrap loader (BSL) enables configuration of the device as well as programming of the device memory through a UART or I2C serial interface. Access to the device memory and configuration through the BSL is protected by a 256-bit user-defined password, and it is possible to completely disable the BSL in the device configuration, if desired. The BSL is enabled by default from TI to support use of the BSL for production programming. A minimum of two pins are required to use the BSL: the BSLRX and BSLTX signals (for UART), or the BSLSCL and BSLSDA signals (for I<sup>2</sup>C). Additionally, one or two additional pins (BSL\_invoke and NRST) may be used for controlled invocation of the bootloader by an external host. If enabled, the BSL may be invoked (started) in the following ways: The BSL is invoked during the boot process if the BSL\_invoke pin state matches the defined BSL\_invoke logic level. If the device fast boot mode is enabled, this invocation check is skipped. An external host can force the device into the BSL by asserting the invoke condition and applying a reset pulse to the NRST pin to trigger a BOOTRST, after which the device will verify the invoke condition during the reboot process and start the BSL if the invoke condition matches the expected logic level. - The BSL is automatically invoked during the boot process if the reset vector and stack pointer are left unprogrammed. As a result, a blank device from TI will invoke the BSL during the boot process without any need to provide a hardware invoke condition on the BSL\_invoke pin. This enables production programming using just the serial interface signals. - The BSL may be invoked at runtime from application software by issuing a SYSRST with BSL entry command. | Table 8-10. BSL Pin Requirements and Functions | | | | | | | | | | |------------------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | DEVICE SIGNAL | CONNECTION | BSL FUNCTION | | | | | | | | | BSLRX | Required for UART | UART receive signal (RXD), an input | | | | | | | | | BSLTX | Required for UART | UART transmit signal (TXD) an output | | | | | | | | | BSLSCL | Required for I2C | I <sup>2</sup> C BSL clock signal (SCL) | | | | | | | | | BSLSDA | Required for I2C | I <sup>2</sup> C BSL data signal (SDA) | | | | | | | | | BSL_invoke | Optional | Active-high digital input used to start the BSL during boot | | | | | | | | | NRST | Optional | Active-low reset pin used to trigger a reset and subsequent check of the invoke signal (BSL_invoke) | | | | | | | | Table 8-10. BSL Pin Requirements and Functions #### 8.25 Serial Wire Debug Interface A serial wire debug (SWD) two-wire interface is provided via an Arm compatible serial wire debug port (SW-DP) to enable access to multiple debug functions within the device. For a complete description of the debug functionality offered on MSPM0 devices, see the debug chapter of the technical reference manual. Table 8-11. Serial Wire Debug Pin Requirements and Functions | DEVICE SIGNAL | DIRECTION | SWD FUNCTION | |---------------|--------------|------------------------------------------| | SWCLK | Input | Serial wire clock from debug probe | | SWDIO | Input/Output | Bi-directional (shared) serial wire data | #### 8.26 Device Factory Constants All devices include a memory-mapped FACTORY region which provides read-only data describing the capabilities of a device as well as any factory-provided trim information for use by application software. See the Factory Constants section of the MSPM0 L-Series 32-MHz Microcontrollers Technical Reference Manual. #### Table 8-12. DEVICEID DEVICEID address is 0x41C4.0004, VERSION is bit 28 to 31, PARTNUM is bit 12 to 27, MANUFACTURER is bit 1 to 11. | Device | DEVICEID.VERSIO<br>N | DEVICEID.PARTNUM | DEVICEID.MANUFACTURER | |------------|-----------------------------------------------|------------------|-----------------------| | MSPM0L1105 | Monotonic | 0xBB82 | 0x17 | | MSPM0L1106 | increasing value indicating hardware revision | 0xBB82 | 0x17 | #### Table 8-13. USERID USERID address is 0x41C4 0008, PART is bit 0 to 15, VARIANT is bit 16 to 23 | 50E NB ddd 600 10 6X110 110000; 17 11 11 10 11 10 10 10; 17 11 11 10 11 10 10 10 | | | | | | | | | | | | |----------------------------------------------------------------------------------|-------------|------|-------------------|--------|---------|--|--|--|--|--|--| | Device | Device PART | | VARIANT Device | | VARIANT | | | | | | | | MSPM0L1106TRHBR | 0x5552 | 0x53 | MSPM0L1105TRHBR | 0x51DB | 0x68 | | | | | | | | MSPM0L1106TDGS28R | 0x5552 | 0x98 | MSPM0L1105TDGS28R | 0x51DB | 0x83 | | | | | | | | MSPM0L1106TRGER | 0x5552 | 0x90 | MSPM0L1105TRGER | 0x51DB | 0x86 | | | | | | | | MSPM0L1106TDGS20R | 0x5552 | 0x4B | MSPM0L1105TDGS20R | 0x51DB | 0x16 | | | | | | | #### Table 8-13. USERID (continued) USERID address is 0x41C4.0008, PART is bit 0 to 15, VARIANT is bit 16 to 23 | Device | evice PART | | Device | PART | VARIANT | | |-----------------|------------|------|-----------------|--------|---------|--| | MSPM0L1106TDYYR | 0x5552 | 0x9D | MSPM0L1105TDYYR | 0x51DB | 0x54 | | #### 8.27 Identification #### **Revision and Device Identification** The hardware revision and device identification values are stored in the memory-mapped FACTORY region (see the Device Factory Constants section) which provides read-only data describing the capabilities of a device as well as any factory-provided trim information for use by application software. For more information, see the Factory Constants chapter of the MSPM0 L-Series 32-MHz Microcontrollers Technical Reference Manual. The device revision and identification information are also included as part of the top-side marking on the device package. The device-specific errata describes these markings. ### 9 Applications, Implementation, and Layout #### 9.1 Typical Application #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. #### 9.1.1 Schematic TI recommends connecting a combination of a 10-µF and a 0.1-µF low-ESR ceramic decoupling capacitor across the VDD and VSS pins, as well as placing these capacitors as close as possible to the supply pins that they decouple (within a few millimeters) to achieve a minimal loop area. The 10-µF bulk decoupling capacitor is a recommended value for most applications, but this capacitance may be adjusted if needed based upon the PCB design and application requirements. For example, larger bulk capacitors can be used, but this can affect the supply rail ramp-up time. The NRST reset pin must be pulled up to VDD (supply level) for the device to release from RESET state and start the boot process. TI recommends connecting an external $47-k\Omega$ pullup resistor with a 10-nF pulldown capacitor for most applications, enabling the NRST pin to be controlled by another device or a debug probe. The SYSOSC frequency correction loop (FCL) circuit utilizes an external $100-k\Omega$ with 0.1% tolerance resistor with a temperature coefficient (TCR) of 25ppm/C or better populated between the ROSC pin and VSS. This resistor establishes a reference current to stabilize the SYSOSC frequency through a correction loop. This resistor is required if the FCL feature is used for higher accuracy, and it is not required if the SYSOSC FCL is not enabled. When the FCL mode is not used, the PA2 pin may be used as a digital input/output pin. A 0.47-µF tank capacitor is required for the VCORE pin and must be placed close to the device with minimum distance to the device ground. Do not connect other circuits to the VCORE pin. For the 5-V-tolerant open drain (ODIO), a pullup resistor is required to output high for I2C and UART functions, as the open drain IO only implement a low-side NMOS driver and no high-side PMOS driver. The 5V-tolerant open drain IO are fail-safe and may have a voltage present even if VDD is not supplied. Figure 9-1. Basic Application Schematic ### 10 Device and Documentation Support TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below. #### 10.1 Device Nomenclature To designate the stages in the product development cycle, TI assigns prefixes to the part numbers of all MSP MCU devices and support tools. Each MSP MCU commercial family member has one of two prefixes: MSP or X. These prefixes represent evolutionary stages of product development from engineering prototypes (X) through fully qualified production devices (MSP). **X or XMS** – Experimental device that is not necessarily representative of the final device's electrical specifications MSP - Fully qualified production device X and XMS devices are shipped against the following disclaimer: "Developmental product is intended for internal evaluation purposes." MSP devices have been characterized fully, and the quality and reliability of the device have been demonstrated fully. Tl's standard warranty applies. Predictions show that prototype devices (X) have a greater failure rate than the standard production devices. Tl recommends that these devices not be used in any production system because their expected end-use failure rate still is undefined. Only qualified production devices are to be used. TI device nomenclature also includes a suffix with the device family name. This suffix indicates the temperature range, package type, and distribution format. Figure 10-1 provides a legend for reading the complete device name. Figure 10-1. Device Nomenclature **Table 10-1. Device Nomenclature** | Processor Family | MSP = Mixed-signal processor X, XMS = Experimental silicon | |---------------------|------------------------------------------------------------| | MCU Platform | M0 = Arm-based 32-bit M0+ | | Product Family | L = 32-MHz frequency | | Device Subfamily | 110 = ADC | | Internal Memory | 5 = 32KB flash, 4KB SRAM<br>6 = 64KB flash, 4KB SRAM | | Temperature Range | T = -40°C to 105°C | | Package Type | See Table 5-1 and www.ti.com/packaging | | Distribution Format | T = Small reel R = Large reel No marking = Tube or tray | For orderable part numbers of MSP devices in different package types, see the Package Option Addendum of this document, ti.com, or contact your TI sales representative. #### 10.2 Tools and Software #### **Design Kits and Evaluation Modules** MSPM0 LaunchPad (LP) Boards: LP-MSPM0L1306 Empowers you to immediately start developing on the industry's best integrated analog and most cost-optimized general purpose MSPM0 MCU family. Exposes all device pins and functionality; includes some built-in circuitry, out-of-box software demos, and on-board XDS110 debug probe for programming, debugging, and EnergyTrace<sup>™</sup> technology. The LP ecosystem includes dozens of BoosterPack<sup>™</sup> stackable plug-in modules to extend functionality. #### **Embedded Software** MSPM0 Software Development Kit (SDK) Contains software drivers, middleware libraries, documentation, tools, and code examples that create a familiar and easy user experience for all MSPM0 devices. #### **Software Development Tools** TI Cloud Tools Start your evaluation and development on a web browser without any installation. Cloud tools also have a downloadable, offline version. TI Resource Explorer Online portal to TI SDKs. Accessible in CCS IDE or in TI Cloud Tools. SysConfig Intuitive GUI to configure device and peripherals, resolve system conflicts, generate configuration code, and automate pin mux settings. Accessible in CCS IDE or in TI Cloud Tools. (offline version) MSP Academy Great starting point for all developers to learn about the MSPM0 MCU Platform with training modules that span a wide range of topics. Part of TIRex. GUI Composer GUIs that simplify evaluation of certain MSPM0 features, such as configuring and monitoring a fully integrated analog signal chain without any code needed. #### IDE & compiler tool chains Code Composer Studio™ (CCS) Includes TI Arm-Clang compiler. Supports all TI Arm Cortex MCUs and boasts competitive code size performance advantages, fast compile time, code coverage support, safety certification support, and completely free to use. IAR Embedded Workbench® IDE Keil® MDK IDE GNU Arm Embedded Tool Chain #### 10.3 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 10.4 Trademarks LaunchPad<sup>™</sup>, Code Composer Studio<sup>™</sup>, TI E2E<sup>™</sup>, EnergyTrace<sup>™</sup>, and BoosterPack<sup>™</sup> are trademarks of Texas Instruments. Arm® and Cortex® are registered trademarks of Arm Limited. All trademarks are the property of their respective owners. ### 10.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 10.6 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. ### 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. **DGS0020A** #### PACKAGE OUTLINE ### VSSOP - 1.1 mm max height SMALL OUTLINE PACKAGE #### NOTES: PowerPAD is a trademark of Texas Instruments. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side. - 4. No JEDEC registration as of September 2020. - 5. Features may differ or may not be present. ### **EXAMPLE BOARD LAYOUT** ### **DGS0020A** ### **VSSOP - 1.1 mm max height** SMALL OUTLINE PACKAGE - 6. Publication IPC-7351 may have alternate designs. - Solder mask tolerances between and around signal pads can vary based on board fabrication site. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004). - 9. Size of metal pad may vary due to creepage requirement. - 10. Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged or tented. ### **EXAMPLE STENCIL DESIGN** ### **DGS0020A** ### VSSOP - 1.1 mm max height SMALL OUTLINE PACKAGE <sup>11.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. <sup>12.</sup> Board assembly site may have different recommendations for stencil design. **DGS0028A** ### **PACKAGE OUTLINE** ### VSSOP - 1.1 mm max height SMALL OUTLINE PACKAGE #### NOTES: PowerPAD is a trademark of Texas Instruments. - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side. - 4. No JEDEC registration as of September 2020. - 5. Features may differ or may not be present. #### **EXAMPLE BOARD LAYOUT** ### **DGS0028A** ### VSSOP - 1.1 mm max height SMALL OUTLINE PACKAGE - 6. Publication IPC-7351 may have alternate designs. - Solder mask tolerances between and around signal pads can vary based on board fabrication site. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004). - 9. Size of metal pad may vary due to creepage requirement. 10. Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged or tented. ### **EXAMPLE STENCIL DESIGN** ### **DGS0028A** VSSOP - 1.1 mm max height SMALL OUTLINE PACKAGE <sup>11.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. <sup>12.</sup> Board assembly site may have different recommendations for stencil design. ### PACKAGE OUTLINE ### **DYY0016A** ### SOT-23-THIN - 1.1 mm max height #### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.50 per side. - 5. Reference JEDEC Registration MO-345, Variation AA ## **DYY0016A** ## **EXAMPLE BOARD LAYOUT** SOT-23-THIN - 1.1 mm max height PLASTIC SMALL OUTLINE - 6. Publication IPC-7351 may have alternate designs. - 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. ## **DYY0016A** ## **EXAMPLE STENCIL DESIGN** SOT-23-THIN - 1.1 mm max height PLASTIC SMALL OUTLINE - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ### **GENERIC PACKAGE VIEW** **RGE 24** ## VQFN - 1 mm max height PLASTIC QUAD FLATPACK - NO LEAD Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4204104/H # **RGE0024B** #### **PACKAGE OUTLINE** ### VQFN - 1 mm max height PLASTIC QUAD FLATPACK - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. #### **EXAMPLE BOARD LAYOUT** ### **RGE0024B** ### VQFN - 1 mm max height PLASTIC QUAD FLATPACK - NO LEAD - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. ### **EXAMPLE STENCIL DESIGN** ### **RGE0024B** VQFN - 1 mm max height PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ### **GENERIC PACKAGE VIEW** **RHB 32** VQFN - 1 mm max height 5 x 5, 0.5 mm pitch PLASTIC QUAD FLATPACK - NO LEAD Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4224745/A ### **RHB0032E** ### **PACKAGE OUTLINE** ### VQFN - 1 mm max height PLASTIC QUAD FLATPACK - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. ### **EXAMPLE BOARD LAYOUT** ### **RHB0032E** ### VQFN - 1 mm max height PLASTIC QUAD FLATPACK - NO LEAD - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. ### **EXAMPLE STENCIL DESIGN** ### **RHB0032E** VQFN - 1 mm max height NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ### **RTR0016A** ### **PACKAGE OUTLINE** ### WQFN - 0.8 mm max height PLASTIC QUAD FLATPACK - NO LEAD #### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. This drawing is subject to change without notice. ### **EXAMPLE STENCIL DESIGN** ### **RTR0016A** ### WQFN - 0.8 mm max height PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ### **EXAMPLE STENCIL DESIGN** ### **RTR0016A** WQFN - 0.8 mm max height PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ### **12 Revision History** NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | CI | hanges from March 4, 2023 to April 27, 2023 | Page | |----|-------------------------------------------------------------------------|------| | • | Changed document status to Production Data | 1 | | | Changed specifications throughout document for release characterization | | www.ti.com 25-Oct-2023 #### **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |-------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | MSPM0L1105TDGS20R | ACTIVE | VSSOP | DGS | 20 | 5000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 105 | M0L1105T | Samples | | MSPM0L1105TDGS28R | ACTIVE | VSSOP | DGS | 28 | 5000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 105 | L1105T | Samples | | MSPM0L1105TDYYR | ACTIVE | SOT-23-THIN | DYY | 16 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 105 | M0L1105T | Samples | | MSPM0L1105TRGER | ACTIVE | VQFN | RGE | 24 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 105 | MSPM0<br>L1105T | Samples | | MSPM0L1105TRHBR | ACTIVE | VQFN | RHB | 32 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 105 | MSPM0<br>L1105T | Samples | | MSPM0L1106TDGS20R | ACTIVE | VSSOP | DGS | 20 | 5000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 105 | M0L1106T | Samples | | MSPM0L1106TDGS28R | ACTIVE | VSSOP | DGS | 28 | 5000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 105 | L1106T | Samples | | MSPM0L1106TDYYR | ACTIVE | SOT-23-THIN | DYY | 16 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 105 | M0L1106T | Samples | | MSPM0L1106TRGER | ACTIVE | VQFN | RGE | 24 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 105 | MSPM0<br>L1106T | Samples | | MSPM0L1106TRHBR | ACTIVE | VQFN | RHB | 32 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 105 | MSPM0<br>L1106T | Samples | <sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. <sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". <sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. ### **PACKAGE OPTION ADDENDUM** www.ti.com 25-Oct-2023 - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. www.ti.com 27-Jul-2023 #### TAPE AND REEL INFORMATION | A | 10 | Dimension designed to accommodate the component width | |---|-----|-----------------------------------------------------------| | E | 30 | Dimension designed to accommodate the component length | | K | (0) | Dimension designed to accommodate the component thickness | | | W | Overall width of the carrier tape | | F | 21 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | MSPM0L1105TDGS20R | VSSOP | DGS | 20 | 5000 | 330.0 | 16.4 | 5.4 | 5.4 | 1.45 | 8.0 | 16.0 | Q1 | | MSPM0L1105TDGS28R | VSSOP | DGS | 28 | 5000 | 330.0 | 16.4 | 5.5 | 7.4 | 1.45 | 8.0 | 16.0 | Q1 | | MSPM0L1105TDYYR | SOT-23-<br>THIN | DYY | 16 | 3000 | 330.0 | 12.4 | 4.8 | 3.6 | 1.6 | 8.0 | 12.0 | Q3 | | MSPM0L1105TRGER | VQFN | RGE | 24 | 3000 | 330.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 | | MSPM0L1105TRHBR | VQFN | RHB | 32 | 3000 | 330.0 | 12.4 | 5.3 | 5.3 | 1.1 | 8.0 | 12.0 | Q2 | | MSPM0L1106TDGS20R | VSSOP | DGS | 20 | 5000 | 330.0 | 16.4 | 5.4 | 5.4 | 1.45 | 8.0 | 16.0 | Q1 | | MSPM0L1106TDGS28R | VSSOP | DGS | 28 | 5000 | 330.0 | 16.4 | 5.5 | 7.4 | 1.45 | 8.0 | 16.0 | Q1 | | MSPM0L1106TDYYR | SOT-23-<br>THIN | DYY | 16 | 3000 | 330.0 | 12.4 | 4.8 | 3.6 | 1.6 | 8.0 | 12.0 | Q3 | | MSPM0L1106TRGER | VQFN | RGE | 24 | 3000 | 330.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 | | MSPM0L1106TRHBR | VQFN | RHB | 32 | 3000 | 330.0 | 12.4 | 5.3 | 5.3 | 1.1 | 8.0 | 12.0 | Q2 | www.ti.com 27-Jul-2023 \*All dimensions are nominal | All difficultions are norminal | | | | | | | | |--------------------------------|--------------|-----------------|------|------|-------------|------------|-------------| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | MSPM0L1105TDGS20R | VSSOP | DGS | 20 | 5000 | 356.0 | 356.0 | 35.0 | | MSPM0L1105TDGS28R | VSSOP | DGS | 28 | 5000 | 356.0 | 356.0 | 35.0 | | MSPM0L1105TDYYR | SOT-23-THIN | DYY | 16 | 3000 | 336.6 | 336.6 | 31.8 | | MSPM0L1105TRGER | VQFN | RGE | 24 | 3000 | 367.0 | 367.0 | 35.0 | | MSPM0L1105TRHBR | VQFN | RHB | 32 | 3000 | 367.0 | 367.0 | 35.0 | | MSPM0L1106TDGS20R | VSSOP | DGS | 20 | 5000 | 356.0 | 356.0 | 35.0 | | MSPM0L1106TDGS28R | VSSOP | DGS | 28 | 5000 | 356.0 | 356.0 | 35.0 | | MSPM0L1106TDYYR | SOT-23-THIN | DYY | 16 | 3000 | 336.6 | 336.6 | 31.8 | | MSPM0L1106TRGER | VQFN | RGE | 24 | 3000 | 367.0 | 367.0 | 35.0 | | MSPM0L1106TRHBR | VQFN | RHB | 32 | 3000 | 367.0 | 367.0 | 35.0 | #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated ## **X-ON Electronics** Largest Supplier of Electrical and Electronic Components Click to view similar products for ARM Microcontrollers - MCU category: Click to view products by Texas Instruments manufacturer: Other Similar products are found below: R7FS3A77C2A01CLK#AC1 R7FS7G27G2A01CLK#AC0 R7FS7G27H2A01CLK#AC0 MB96F119RBPMC-GSE1 MB9BF122LPMC-GJNE2 MB9BF128SAPMC-GE2 MB9BF529TBGL-GE1 XMC4500-E144F1024 AC EFM32PG1B200F128GM48-C0 CG8349AT STM32F215ZET6TR 26-21/R6C-AT1V2B/CT 5962-8506403MQA STM32F769AIY6TR STM32L4R5ZIY6TR VA10800-D000003PCA EFM32PG1B100F256GM32-C0 EFM32PG1B200F256GM32-C0 EFM32PG1B100F128GM32-C0 STM32F779AIY6TR MB9BF104NAPMC-G-JNE1 CY8C4125FNI-S433T CY8C4247FNQ-BL483T CY8C4725LQI-S401 K32L2A31VLH1A STM32G474PEI6 STM32G474PEI6TR MK26FN2M0CAC18R TM4C1231H6PMI7R S6J336CHTBSC20000 STM32C011F4U6TR STM32C011F6P6 STM32C011F6U6TR STM32C031C6T6 STM32C031F6P6 STM32C031G6U6 STM32F100CBT6 STM32F401CCY6TR STM32F413VGT6TR STM32H725AGI3 STM32H725IGT3 STM32L471RET3 STM32MP133FAE7 STM32U575VGT6 STM32U575ZGT6 STM32WB10CCU5 STM32WB15CCU6 STM32WB35CEU6A STM32WB35CEU6ATR STR710RZH6