

Technical documentation



器件型号

**INA118** 





ZHCSJN1C - SEPTEMBER 2000 - REVISED SEPTEMBER 2022

# INA118 低功耗精密仪表放大器

# 1 特性

Texas

INSTRUMENTS

- 此器件的新版本现已上市: INA818
- 低失调电压:50µV,最大值
- 低漂移: 0.5µV/°C, 最大值
- 低输入偏置电流:5nA(最大值)
- 高 CMR: 110dB(最小值)
- 输入保护电压可达 ±40V
- 宽电源电压范围: ±2.25 至 ±18V
- 低静态电流:350µA
- 封装:8引脚塑料 DIP, SO-8

### 2 应用

- 压力变送器
- 温度变送器
- 称重计
- 心电图 (ECG)
- 模拟输入模块
- 数据采集 (DAQ)

### 3 说明

INA118 是一款低功耗通用仪表放大器,可提供出色的 准确性。此器件采用多功能三级运算放大器设计,尺寸 小巧,适用于多种应用。即使在高增益(G=100时为 70kHz)情况下,电流反馈输入电路也可提供宽带宽。 可通过单个外部电阻器在 1 到 10000 范围内设置增益。内部输入保护可经受高达 ±40V 的电压且无损坏。

**INA118** 经过激光修整,具有低失调电压 (50 μ V)、低 温漂 (0.5 μ V/°C) 和高共模抑制 (G = 1000 时为 110dB)。INA118 采用低至 ±2.25 V 的电源电压,静 态电流仅 350μA,因此非常适合电池供电系统。

**INA118** 采用 8 引脚塑料 DIP 和 SO-8 表面贴装式封装,其额定温度范围为 -40°C 至 +85°C。

升级后的 INA818 在相同的静态电流下可提供更低的输入级失调电压(最大值 35μV)、更低的输入偏置电流 (最大值 0.5nA)和更低的噪声 (8nV/√Hz)。请参阅 器件比较表,了解如何选择德州仪器 (TI) 提供的精密 仪表放大器。

> > 3.91mm × 4.90mm

6.35mm × 9.81mm

(1) 要了解所有可用封装,请参见数据表末尾的封装选项附录。

SOIC (8)

PDIP (8)





# **Table of Contents**

| 1 | 特性                                   | 1 |
|---|--------------------------------------|---|
|   | 应用                                   |   |
|   | 说明                                   |   |
|   | Revision History                     |   |
| 5 | Device Comparison Table              | 4 |
| 6 | Pin Configuration and Functions      | 4 |
| 7 | Specifications                       | 5 |
|   | 7.1 绝对最大额定值                          | 5 |
|   | 7.2 ESD Ratings                      |   |
|   | 7.3 Recommended Operating Conditions | 5 |
|   | 7.4 Thermal Information              | 5 |
|   | 7.5 Electrical Characteristics       |   |
|   | 7.6 Typical Characteristics          | 8 |
| 8 | Detailed Description1                | 2 |
|   | 8.1 Overview                         |   |
|   | 8.2 Functional Block Diagram1        |   |
|   |                                      |   |

| 8.3 Feature Description                 | 13              |
|-----------------------------------------|-----------------|
| 8.4 Device Functional Modes             |                 |
| 9 应用和实现                                 | 14              |
| 9.1 应用信息                                | 14              |
| 9.2 Typical Application                 |                 |
| 9.3 Power Supply Recommendations        | 17              |
| 9.4 Layout                              | 19              |
| 10 Device and Documentation Support     | <mark>21</mark> |
| 10.1 Device Support                     | <mark>21</mark> |
| 10.2 接收文档更新通知                           | 21              |
| 10.3 支持资源                               |                 |
| 10.4 Trademarks                         |                 |
| 10.5 Electrostatic Discharge Caution    | 21              |
| 10.6 术语表                                |                 |
| 11 Mechanical, Packaging, and Orderable |                 |
| Information                             | 21              |
|                                         |                 |

**4 Revision History** 注:以前版本的页码可能与当前版本的页码不同

| CI | hanges from Revision B (April 2019) to Revision C (September 2022)                                                                                                                           | Page               |
|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| •  | 通篇将最低电源电压从 ±1.35V 更改为 ±2.25V,并从 2.7V 更改为 4.5V                                                                                                                                                | 1                  |
| •  | 更改了应用以链接到 ti.com 上全新的终端设备                                                                                                                                                                    |                    |
| •  | 将"简化版原理图"中的电阻器从 60k Ω 更改为 40k Ω                                                                                                                                                              | 1                  |
| •  | Changed minimum and maximum input common-mode voltage from V <sup>-</sup> + 1.1 V and V <sup>+</sup> - 1 V to V <sup>-</sup> + 2                                                             |                    |
|    | and V <sup>+</sup> - 2 V respectively in Recommended Operating Conditions                                                                                                                    |                    |
| •  | Changed minimum and maximum ambient temperature from - 55°C and +150°C to - 40°C and +125°C respectively in <i>Recommended Operating Conditions</i>                                          | )                  |
| •  | Added V <sub>CM</sub> = 0 V to test conditions below title in <i>Electrical Characteristics</i>                                                                                              |                    |
| •  | Changed input offset voltage vs temperature test condition from $T_A = T_{MIN}$ to $T_{MAX}$ to $T_A = -40^{\circ}$ C to +88<br>Electrical Characteristics                                   | 5°C in             |
| •  | Changed input offset voltage vs power supply test condition from $V_S = \pm 1.35$ V to $\pm 18$ V to $V_S = \pm 2.25$ V $\pm 18$ V in <i>Electrical Characteristics</i>                      | to<br>6            |
| •  | Changed high-side linear input voltage range from $(V^+) - 1 V$ minimum and $(V^+) - 0.65 V$ typical to $(V^+) 2 V$ minimum and $(V^+) - 1.4 V$ typical in <i>Electrical Characteristics</i> |                    |
| •  | Changed low-side linear input voltage range from $(V^-) + 1.1 V$ minimum and $(V^-) + 0.95 V$ typical to $(V^-) V$ minimum and $(V^-) + 1.2 V$ typical in <i>Electrical Characteristics</i>  | ′ <sup>-</sup> ) + |
| •  | Added test condition of $T_A = -40^{\circ}$ C to +85°C to bias current vs temperature and offset current vs temperature in <i>Electrical Characteristics</i>                                 | 6                  |
| •  | Added test condition of $T_A = -40^{\circ}$ C to +85°C to gain vs temperature and 50-k $\Omega$ resistance vs temperat<br>Electrical Characteristics                                         | _                  |
| •  | Changed single supply output voltage test condition from $V_S = 2.7 \text{ V/0 V}$ to $V^+ = 4.5 \text{ V}$ , $V^- = 0 \text{ V}$ in <i>Elect Characteristics</i>                            |                    |
| •  | Deleted power supply voltage range specification from <i>Electrical Characteristics</i>                                                                                                      |                    |
| •  | Deleted temperature range specifications from <i>Electrical Characteristics</i>                                                                                                              |                    |
| •  | Changed Figures 7-3, 7-4, 7-5, 7-6, 7-7, 7-8, 7-11, 7-12, 7-18, 7-19, and 7-20 in Typical Characteristics .                                                                                  |                    |
| •  | Changed FET transistor input current limit from approximately 1.5-5 mA to 6 mA in Overview                                                                                                   |                    |
| •  | Deleted internal node equations in Overview and Functional Block Diagram                                                                                                                     |                    |
| •  | Changed schematic in <i>Functional Block Diagram</i>                                                                                                                                         |                    |
| •  | Changed linear input voltage range in Input Common-Mode Range and Single-Supply Operation                                                                                                    |                    |



Page

Page

# Changes from Revision A (January 2016) to Revision B (April 2019)

- 添加了有关升级后的新版本 INA818 的信息.....1

#### Changes from Revision \* (September 2000) to Revision A (January 2016)

添加了 ESD 等级表、特性说明部分、器件功能模式部分、应用和实现部分、电源相关建议部分、布局部分、器件和文档支持部分以及机械、封装和可订购信息部分。.....1



### **5 Device Comparison Table**

| DEVICE                                                                                                                      | DESCRIPTION                                                                                                            | GAIN EQUATION                            | RG PINS AT PIN |
|-----------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|------------------------------------------|----------------|
| INA818                                                                                                                      | 35-µV Offset, 0.4-µV/°C V <sub>OS</sub> Drift, 8-nV/ $\sqrt{Hz}$ Noise, Low-Power, Precision Instrumentation Amplifier | G = 1 + 50 k Ω / RG                      | 1, 8           |
| INA819                                                                                                                      | 35-µV Offset, 0.4-µV/°C V <sub>OS</sub> Drift, 8-nV/ $\sqrt{Hz}$ Noise, Low-Power, Precision Instrumentation Amplifier | $G = 1 + 50 \text{ k}\Omega / \text{RG}$ | 2, 3           |
| INA821 35-µV Offset, 0.4-µV/°C V <sub>OS</sub> Drift, 7-nV/ √ Hz Noise, High-Bandwidth, Precision Instrumentation Amplifier |                                                                                                                        | G = 1 + 49.4 k Ω / RG                    | 2, 3           |
| INA828                                                                                                                      | 50-µV Offset, 0.5-µV/°C V <sub>OS</sub> Drift, 7-nV/ $\sqrt{Hz}$ Noise, Low-Power, Precision Instrumentation Amplifier | G = 1 + 50 k Ω / RG                      | 1, 8           |
| INA333                                                                                                                      | 25-µV $V_{OS},$ 0.1-µV/°C $V_{OS}$ Drift, 1.8-V to 5-V, RRO, 50-µA $I_Q,$ chopper-stabilized INA                       | G = 1 + 100 k Ω / RG                     | 1, 8           |
| PGA280                                                                                                                      | 20-mV to $\pm$ 10-V Programmable Gain IA With 3-V or 5-V Differential Output; Analog Supply up to $\pm$ 18 V           | Digital programmable                     | N/A            |
| INA159                                                                                                                      | G = 0.2 V Differential Amplifier for ±10-V to 3-V and 5-V Conversion                                                   | G = 0.2 V/V                              | N/A            |
| PGA112                                                                                                                      | Precision Programmable Gain Op Amp With SPI                                                                            | Digital programmable                     | N/A            |

# **6** Pin Configuration and Functions



# 图 6-1. P (8-Pin PDIP) and D (8-Pin SOIC) Packages, Top View

#### 表 6-1. Pin Functions

|     | PIN                          |        | DESCRIPTION                                                                                |
|-----|------------------------------|--------|--------------------------------------------------------------------------------------------|
| NO. | NAME                         | 1175   | DESCRIPTION                                                                                |
| 1   | R <sub>G</sub>               | —      | Gain setting pin. For gains greater than 1, place a gain resistor between pin 1 and pin 8. |
| 2   | V <sup>-</sup> IN            | Input  | Negative input                                                                             |
| 3   | V <sup>+</sup> <sub>IN</sub> | Input  | Positive input                                                                             |
| 4   | V -                          | Power  | Negative supply                                                                            |
| 5   | Ref                          | Input  | Reference input. This pin must be driven by low impedance or connected to ground.          |
| 6   | Vo                           | Output | Output                                                                                     |
| 7   | V <sup>+</sup>               | Power  | Positive supply                                                                            |
| 8   | R <sub>G</sub>               |        | Gain setting pin. For gains greater than 1, place a gain resistor between pin 1 and pin 8. |



# 7 Specifications

### 7.1 绝对最大额定值

在自然通风条件下的工作温度范围内测得(除非另有说明)(1)

|                  |              | 最小值 | 最大值 | 单位 |
|------------------|--------------|-----|-----|----|
|                  | 电源电压         |     | ±18 | V  |
|                  | 模拟输入电压       |     | ±40 | V  |
|                  | 输出短路(至接地)    | 持续  |     |    |
|                  | 工作温度         | -40 | 125 | °C |
|                  | 结温           |     | 150 | °C |
|                  | 引线温度(焊接,10s) |     | 300 | °C |
| T <sub>stg</sub> | 存储温度         | -40 | 125 | °C |

(1) 应力超出绝对最大额定值下所列的值可能会对器件造成永久损坏。这些仅仅是应力额定值,并不意味着器件在这些条件或超出 #7.3下的任何其它条件下能够正常工作。长时间处于绝对最大额定条件下可能会影响器件的可靠性。

#### 7.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
| V                  | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±1000 | V    |
| V <sub>(ESD)</sub> | Liechostatic discharge  | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500  | v    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                |                                              | MIN                | NOM | MAX                | UNIT |
|----------------|----------------------------------------------|--------------------|-----|--------------------|------|
| Vs             | Power supply                                 | ±2.25              | ±15 | ±18                | V    |
|                | Input common-mode voltage (for $V_0 = 0 V$ ) | V <sup>-</sup> + 2 |     | V <sup>+</sup> - 2 | V    |
| T <sub>A</sub> | Ambient temperature                          | - 40               |     | 125                | °C   |

#### 7.4 Thermal Information

|                        |                                              | INA      | INA118   |      |
|------------------------|----------------------------------------------|----------|----------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                | D (SOIC) | P (PDIP) | UNIT |
|                        |                                              | 8 PINS   | 8 PINS   |      |
| R <sub>0 JA</sub>      | Junction-to-ambient thermal resistance       | 115      | 48       | °C/W |
| R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance    | 62       | 37       | °C/W |
| R <sub>0 JB</sub>      | Junction-to-board thermal resistance         | 59       | 25       | °C/W |
| ΨJT                    | Junction-to-top characterization parameter   | 14       | 14       | °C/W |
| ψ <sub>JB</sub>        | Junction-to-board characterization parameter | 58       | 25       | °C/W |
| R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | N/A      | N/A      | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



### 7.5 Electrical Characteristics

at T\_A = 25°C, V\_S = ±15 V, V\_{CM} = 0 V, and R<sub>L</sub> = 10 k  $\Omega$  (unless otherwise noted)

|                      |                                        | TEST CON                                                       | DITIONS                          | MIN                   | TYP                            | MAX            | UNIT       |  |
|----------------------|----------------------------------------|----------------------------------------------------------------|----------------------------------|-----------------------|--------------------------------|----------------|------------|--|
| INPUT                |                                        | 1                                                              |                                  |                       |                                | 1              |            |  |
|                      | Initial                                | T - 25°C                                                       | INA118PB, UB                     |                       | ±10 ± 50 / G                   | ±50 ± 500 / G  |            |  |
|                      | Initial                                | T <sub>A</sub> = 25°C                                          | INA118P, U                       |                       | ±25 ±100 / G                   | ±125 ±1000 / G | μV         |  |
|                      | - ·                                    | T 40%0 L 105%0                                                 | INA118PB, UB                     |                       | ±0.2 ± 2 / G                   | ±0.5 ± 20 / G  |            |  |
| Offset voltage, RTI  | vs Temperature                         | $T_{A} = -40^{\circ}C \text{ to } +85^{\circ}C$                | INA118P, U                       |                       | ±0.2 ± 5 / G                   | ±1 ± 20 / G    | µV/°C      |  |
|                      |                                        |                                                                | INA118PB, UB                     |                       | ±1 ±10 / G                     | ±5 ± 100 / G   |            |  |
|                      | vs Power supply                        | $V_{S} = \pm 2.25 \text{ V to } \pm 18 \text{ V}$              | INA118P, U                       |                       | ±1 ±10 / G                     | ±10 ±100 / G   | μV/V       |  |
|                      | Long-term stability                    |                                                                |                                  |                       | ±0.4 ±5 / G                    |                | µV/mo      |  |
|                      | Differential                           |                                                                |                                  |                       | 10 <sup>10</sup>    1          |                |            |  |
| Impedance            | Common-mode                            | _                                                              | -                                |                       | 10 <sup>10</sup>    4          |                | Ω    pF    |  |
|                      |                                        |                                                                |                                  | (V <sup>+</sup> ) - 2 | (V <sup>+</sup> ) - 1.4        |                |            |  |
| Linear input voltage |                                        |                                                                | -                                | (V <sup>-</sup> )+2   | (V <sup>-</sup> ) + 1.2        |                | V          |  |
| Safe input voltage   |                                        |                                                                |                                  | (. , _                | (1)                            | ±40            | V          |  |
| g-                   |                                        |                                                                | INA118PB, UB                     | 80                    | 90                             |                |            |  |
|                      |                                        | V <sub>CM</sub> = ±10 V, △ R <sub>S</sub> = 1<br>kΩ, G = 1     | INA118P, U                       | 73                    | 90                             |                |            |  |
|                      |                                        | , -                                                            | INA118PB, UB                     | 97                    | 110                            |                |            |  |
|                      |                                        | V <sub>CM</sub> = ±10 V, △ R <sub>S</sub> = 1<br>k Ω, G = 10   | INA118P, U                       | 89                    | 110                            |                |            |  |
| Common-mode reje     | ction                                  |                                                                | INA118PB, UB                     | 107                   | 110                            |                | dB         |  |
|                      |                                        | V <sub>CM</sub> = ±10 V, △ R <sub>S</sub> = 1<br>k Ω, G = 100  | INA118P, U                       |                       |                                |                |            |  |
|                      |                                        |                                                                | ,                                | 98                    | 120                            |                |            |  |
|                      |                                        | V <sub>CM</sub> = ±10 V, △ R <sub>S</sub> = 1<br>k Ω, G = 1000 | INA118PB, UB                     | 110                   | 125                            |                |            |  |
|                      |                                        | K 52 , G = 1000                                                | INA118P, U                       | 100                   | 125                            |                |            |  |
| Bias current         |                                        |                                                                | INA118PB, UB                     |                       | ±1                             | ±5             | nA         |  |
|                      |                                        |                                                                | INA118P, U                       |                       | ±1                             | ±10            |            |  |
| Bias current drift   |                                        | $T_A = -40^{\circ}$ C to +85°C                                 |                                  |                       | ±40                            |                | pA/°C      |  |
| Offset current       |                                        |                                                                | INA118PB, UB                     |                       | ±1                             | ±5             | nA         |  |
|                      |                                        |                                                                | INA118P, U                       |                       | ±1                             | ±10            |            |  |
| Offset current drift |                                        | $T_{A} = -40^{\circ}C \text{ to } +85^{\circ}C$                |                                  |                       | ±40                            |                | pA/°C      |  |
|                      |                                        |                                                                | f = 10 Hz                        |                       | 11                             |                | nV/√Hz     |  |
| Noise voltage, RTI   |                                        | G = 1000, R <sub>S</sub> = 0 Ω                                 | f = 100 Hz                       |                       | 10                             |                | nV/ √ Hz   |  |
| Noise voltage, IVII  |                                        | G = 1000, Ng = 0 32                                            | f = 1 kHz                        |                       | 10                             |                | nV/ √ Hz   |  |
|                      |                                        |                                                                | f <sub>B</sub> = 0.1 Hz to 10 Hz |                       | 0.28                           |                | µVp-p      |  |
|                      |                                        |                                                                | f = 10 Hz                        |                       | 2                              |                |            |  |
| Noise current        |                                        |                                                                | f = 1 kHz                        |                       | 0.3                            |                | pA/ √ Hz   |  |
|                      |                                        |                                                                | f <sub>B</sub> = 0.1 Hz to 10 Hz |                       | 80                             |                | pAp-p      |  |
| GAIN                 |                                        |                                                                |                                  |                       |                                |                |            |  |
| Gain equation        |                                        |                                                                |                                  |                       | 1 + (50 k Ω / R <sub>G</sub> ) |                | V/V        |  |
| Gain                 |                                        |                                                                |                                  | 1                     |                                | 10000          | V/V        |  |
|                      |                                        | G = 1                                                          |                                  |                       | ±0.01%                         | ±0.024%        |            |  |
|                      |                                        | G = 10                                                         |                                  |                       | ±0.02%                         | ±0.4%          |            |  |
| Gain error           |                                        | G = 100                                                        |                                  |                       | ±0.05%                         | ±0.5%          |            |  |
|                      |                                        | G = 1000                                                       |                                  |                       | ±0.5%                          | ±1%            |            |  |
| Gain drift           |                                        | $G = 1, T_A = -40^{\circ}C \text{ to } +8$                     | 5°C                              |                       | ±1                             | ±10            | ppm/°C     |  |
| 50-kΩ resistance di  | rift(1)                                |                                                                |                                  |                       | ±25                            | ±100           | ppm/°C     |  |
|                      | ······ · · · · · · · · · · · · · · · · | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$                  |                                  |                       |                                |                | Phin C     |  |
|                      |                                        | G = 1                                                          |                                  |                       | ±0.0003                        | ±0.001         |            |  |
| Nonlinearity         |                                        | G = 10<br>G = 100                                              |                                  |                       | ±0.0005                        | ±0.002         | - % of FSF |  |
|                      |                                        |                                                                |                                  |                       | ±0.0005                        | ±0.002         |            |  |
|                      |                                        | G = 1000                                                       |                                  |                       | ±0.002                         | ±0.01          |            |  |



### 7.5 Electrical Characteristics (continued)

at T<sub>A</sub> = 25°C, V<sub>S</sub> = ±15 V, V<sub>CM</sub> = 0 V, and R<sub>L</sub> = 10 k $\Omega$  (unless otherwise noted)

| PARAMETER         |                    | TEST CONDITIONS                                   | MIN                      | TYP                     | MAX  | UNIT  |  |
|-------------------|--------------------|---------------------------------------------------|--------------------------|-------------------------|------|-------|--|
| OUTPUT            |                    |                                                   |                          |                         |      |       |  |
|                   | Positive           | R <sub>L</sub> = 10 k Ω                           | (V+) - 1                 | (V <sup>+</sup> ) - 0.8 |      | V     |  |
| Valtara           | Negative           | R <sub>L</sub> = 10 k Ω                           | (V <sup>-</sup> ) + 0.35 | (V <sup>-</sup> ) + 0.2 |      |       |  |
| Voltage:          | Single supply high | $V^+ = 4.5 V, V^- = 0 V^{(2)}, R_L = 10 k \Omega$ | 1.8                      | 2                       |      |       |  |
|                   | Single supply low  | $V^+ = 4.5 V, V^- = 0 V^{(2)}, R_L = 10 k \Omega$ | 60                       | 35                      |      | mV    |  |
| Load capacitar    | nce stability      |                                                   |                          | 1000                    |      | pF    |  |
| Short circuit cu  | irrent             |                                                   |                          | +5/ - 12                |      | mA    |  |
| FREQUENCY         | RESPONSE           | -                                                 |                          |                         | I    |       |  |
|                   |                    | G = 1                                             |                          | 800                     |      |       |  |
| Bandwidth, - 3    |                    | G = 10                                            |                          | 500                     |      | - kHz |  |
| bandwidth, - 3    |                    | G = 100                                           |                          | 70                      |      |       |  |
|                   |                    | G = 1000                                          |                          | 7                       |      |       |  |
| Slew rate         |                    | V <sub>O</sub> = ±10 V, G = 10                    |                          | 0.9                     |      | V/µs  |  |
|                   |                    | G = 1                                             |                          | 15                      |      |       |  |
| Settling time, 0  | 0.19/              | G = 10                                            | 15                       |                         |      | 1     |  |
| Setuling unle, 0  | 1.0176             | G = 100                                           |                          | 21                      | μs   |       |  |
|                   |                    | G = 1000                                          |                          | 210                     |      | 1     |  |
| Overload recovery |                    | 50% overdrive                                     |                          | 20                      |      | μs    |  |
| POWER SUPP        | PLY                |                                                   | ·                        |                         | ·    |       |  |
| Current           |                    | V <sub>IN</sub> = 0 V                             |                          | ±350                    | ±385 | μA    |  |

(1) Temperature coefficient of the 50-k  $\Omega$  term in the gain equation.

(2) Common-mode input voltage range is limited. See text for discussion of low power supply and single power supply operation.

### 7.6 Typical Characteristics

at  $T_A = 25^{\circ}C$ ,  $V_S = \pm 15 V$  (unless otherwise noted)





# 7.6 Typical Characteristics (continued)

at  $T_A = 25^{\circ}C$ ,  $V_S = \pm 15 V$  (unless otherwise noted)





# 7.6 Typical Characteristics (continued)

at  $T_A = 25^{\circ}C$ ,  $V_S = \pm 15 V$  (unless otherwise noted)





# 7.6 Typical Characteristics (continued)







# 8 Detailed Description

### 8.1 Overview

<sup> $\ddagger$ </sup> 8.2 shows a simplified representation of the INA118 and provides insight into device operation. Each input is protected by two FET transistors that provide a low series resistance under normal signal conditions, thus preserving excellent noise performance. When excessive voltage is applied, these transistors limit input current to approximately 6 mA.

The differential input voltage is buffered by  $Q_1$  and  $Q_2$  and impressed across  $R_G$ , causing a signal current to flow through  $R_G$ ,  $R_1$ , and  $R_2$ . The output difference amp,  $A_3$ , removes the common-mode component of the input signal and refers the output signal to the Ref pin.

#### 8.2 Functional Block Diagram





#### 8.3 Feature Description

The INA118 input sections use junction field effect transistors (JFET) connected to provide protection up to  $\pm 40$  V. The current-feedback architecture provides maximum bandwidth over the full range of gain settings.

#### 8.4 Device Functional Modes

#### 8.4.1 Noise Performance

The INA118 provides low noise in most applications. For differential source impedances less than 1 k $\Omega$ , the INA103 may provide lower noise. For source impedances greater than 50 k $\Omega$ , the INA111 FET-input instrumentation amplifier may provide lower noise.

The low-frequency noise of the INA118 is approximately 0.28  $\mu$ V<sub>PP</sub>, measured from 0.1 Hz to 10 Hz (G  $\geq$  100). The INA118 provides dramatically improved noise performance when compared to state-of-the-art, chopper-stabilized amplifiers.

#### 8.4.2 Input Common-Mode Range

The linear input voltage range of the input circuitry of the INA118 is from approximately 1.4-V less than the positive supply voltage to 1.2-V greater than the negative supply. As a differential input voltage causes the output voltage to increase, however, the linear input range is limited by the output voltage swing of amplifiers  $A_1$  and  $A_2$ . Thus, the linear common-mode input range is related to the output voltage of the complete amplifier. This behavior also depends on supply voltage; see also  $\mathbb{E}$  7-6.

Input-overload can produce an output voltage that appears normal. For example, if an input overload condition drives both input amplifiers to their positive output swing limit, the difference voltage measured by the output amplifier is near zero. In this case, the output of the INA118 is near 0 V even though both inputs are overloaded.

#### 8.4.3 Input Protection

The inputs of the INA118 are individually protected for voltages up to  $\pm 40$  V. For example, a condition of -40 V on one input and  $\pm 40$  V on the other input does not cause damage. Internal circuitry on each input provides low series impedance under normal signal conditions. To provide equivalent protection, series input resistors contribute excessive noise. If the input is overloaded, the protection circuitry limits the input current to a safe value of approximately 6 mA. 🕅 7-12 shows this input current limit behavior. The inputs are protected even if the power supplies are disconnected or turned off.



# 9 应用和实现

#### 备注

以下应用部分中的信息不属于 TI 器件规格的范围, TI 不担保其准确性和完整性。TI 的客 户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。

### 9.1 应用信息

INA118 使用同相和反相输入之间产生的高共模电压测量小差分电压。高共模抑制使得 INA118 成为各种应用的理想选择。能够设置基准引脚来调节输出信号的功能,可提供额外的灵活性,这对于多种配置是实用的。

#### 9.2 Typical Application

Solution 9-1 shows the basic connections required for operation of the INA118. Applications with noisy or high impedance power supplies can require decoupling capacitors close to the device pins, as shown. The output is referred to the output reference (Ref) pin, which is normally grounded. This connection must be low-impedance to maintain good common-mode rejection. A resistance of 12  $\Omega$  in series with the Ref pin causes a typical device to degrade to approximately 80-dB CMR (G = 1).

[X] 9-1 depicts an input signal with a 5-mV, 1-kHz signal with a 1-V<sub>PP</sub> common-mode signal, a condition often observed in process-control systems. [X] 9-2 depicts the output of the INA118 (G = 250) depicting the clean recovered 1-kHz waveform.

| DESIRED<br>GAIN | <b>R</b> <sub>G</sub><br>(Ω) | NEAREST 1% R <sub>G</sub><br>(Ω) |
|-----------------|------------------------------|----------------------------------|
| 1               | NC                           | NC                               |
| 2               | 50.00k                       | 49.9k                            |
| 5               | 12.50k                       | 12.4k                            |
| 10              | 5.556k                       | 5.62k                            |
| 20              | 2.632k                       | 2.61k                            |
| 50              | 1.02k                        | 1.02k                            |
| 100             | 505.1                        | 511                              |
| 200             | 251.3                        | 249                              |
| 500             | 100.2                        | 100                              |
| 1000            | 50.05                        | 49.9                             |
| 2000            | 25.01                        | 24.9                             |
| 5000            | 10.00                        | 10                               |
| 10000           | 5.001                        | 4.99                             |









图 9-1. Basic Connections



#### 9.2.1 Design Requirements

Solution of the INA118 in a shop floor-vibration sensing application. Industrial process control systems often involve the interconnecting of multiple subsystems; therefore, ground loops are frequently encountered, and often are not easily solved. The inherent common-mode rejection of instrumentation amplifiers enables accurate measurements even in the presence of ground-loop potentials.

The typical application was tested in a system with these requirements:

- Transducer signal  $\approx$  5 mV<sub>PP</sub>
- Transducer center frequency = 1 kHz
- Common-mode signal (required to be rejected): 1 V<sub>PP</sub> at 60 Hz

#### 9.2.2 Detailed Design Procedure

#### 9.2.2.1 Setting the Gain

As shown in 5程式 1, the gain of the INA118 is set by connecting a single external resistor, R<sub>G</sub>, connected between pins 1 and 8.

$$G = 1 + \frac{50 \, k\Omega}{R_G} \tag{1}$$

Commonly used gains and resistor values are shown in 89-1.

The 50-k  $\Omega$  term in  $\overline{\beta}$  程式 1 comes from the sum of the two internal feedback resistors of A<sub>1</sub> and A<sub>2</sub>. These onchip metal film resistors are laser-trimmed to accurate absolute values. The accuracy and temperature coefficient of these resistors are included in the gain accuracy and drift specifications of the INA118.

The stability and temperature drift of the external gain setting resistor,  $R_G$ , also affects gain. The contribution of  $R_G$  to gain accuracy and drift can be directly inferred from  $\overline{\beta}$  and  $\overline{\beta}$  to gain accuracy and drift can be directly inferred from  $\overline{\beta}$  and  $\overline{\beta}$  to gain accuracy and drift can be directly inferred from  $\overline{\beta}$  and  $\overline{\beta}$  to gain accuracy and drift can be directly inferred from  $\overline{\beta}$  and  $\overline{\beta}$  to gain accuracy and drift can be directly inferred from  $\overline{\beta}$  and  $\overline{\beta}$  to gain accuracy and drift can be directly inferred from  $\overline{\beta}$  and  $\overline{\beta}$  to gain accuracy and drift can be directly inferred from  $\overline{\beta}$  and  $\overline{\beta}$  to gain accuracy and drift can be directly inferred from  $\overline{\beta}$  and  $\overline{\beta}$  to gain accuracy and drift can be directly inferred from  $\overline{\beta}$  and  $\overline{\beta}$  to gain accuracy and drift can be directly inferred from  $\overline{\beta}$  and  $\overline{\beta}$  to gain accuracy and drift can be directly inferred from  $\overline{\beta}$  and  $\overline{\beta}$  to gain accuracy and drift can be directly inferred from  $\overline{\beta}$  and  $\overline{\beta}$  to gain accuracy and drift can be directly inferred from  $\overline{\beta}$  and  $\overline{\beta}$  to gain accuracy and drift can be directly inferred from  $\overline{\beta}$  and  $\overline{\beta}$  to gain accuracy and drift can be directly inferred from  $\overline{\beta}$  and  $\overline{\beta}$  to gain accuracy and drift can be directly inferred from  $\overline{\beta}$  and  $\overline{\beta}$  to gain accuracy and drift can be directly inferred from  $\overline{\beta}$  and  $\overline{\beta}$  to gain accuracy and drift can be directly inferred from  $\overline{\beta}$  and  $\overline{\beta}$  to gain accuracy and drift can be directly inferred from  $\overline{\beta}$  and  $\overline{\beta}$ 

#### 9.2.2.2 Dynamic Performance

The INA118 exhibits approximately 3-dB peaking at 500 kHz in unity gain. This peaking is a result of the current-feedback topology and is not an indication of instability. Unlike an op amp with poor phase margin, the rise in response is a predictable 6-dB/octave due to a zero in the amplifier response. A simple pole at 300 kHz or less produces a flat pass-band unity gain response.

#### 9.2.2.3 Offset Trimming

The INA118 is laser-trimmed for low offset voltage and drift. Most applications require no external offset adjustment. 9-2 shows an optional circuit for trimming the output offset voltage. The voltage applied to the Ref pin is summed at the output. The op amp buffer provides low impedance at the Ref pin to preserve good common-mode rejection.







#### 9.2.2.4 Input Bias Current Return Path

The input impedance of the INA118 is extremely high at approximately  $10^{10}$   $\Omega$ . However, a path must be provided for the input bias current of both inputs. This input bias current is approximately ±5 nA. High input impedance means that this input bias current changes very little with varying input voltage.

Input circuitry must provide a path for this input bias current for proper operation. 🛛 9-3 shows various provisions for an input bias current path. Without a bias current path, the inputs float to a potential which exceeds the common-mode range of the INA118, and the input amplifiers saturates.

If the differential source resistance is low, the bias current return path can be connected to one input (see the thermocouple example in [8] 9-3). With higher source impedance, using two equal resistors provides a balanced input, with the possible advantages of lower input offset voltage due to bias current, and better high-frequency common-mode rejection.



#### 图 9-3. Providing an Input Common-Mode Current Path



#### 9.2.3 应用曲线



### 9.3 Power Supply Recommendations

#### 9.3.1 Low-Voltage Operation

The INA118 operates on power supplies as low as  $\pm 2.25$  V. Performance of the INA118 remains excellent with power supplies ranging from  $\pm 2.25$  V to  $\pm 18$  V. Most parameters vary only slightly throughout this supply voltage range; see also # 7.6. Operation at low supply voltage requires careful attention to make sure that the input voltages remain within the respective linear range. Voltage swing requirements of internal nodes limit the input common-mode range with low power supply voltage.  $\mathbb{R}$  7-3 shows the range of linear operation for a various supply voltages and gains.



V.



图 9-6. AC-Coupled Instrumentation Amplifier



| ISA<br>TYPE | MATERIAL                  | COEFFICIENT<br>(µV/°C) | R <sub>1</sub> , R <sub>2</sub> |
|-------------|---------------------------|------------------------|---------------------------------|
| E           | + Chromel<br>– Constantan | 58.5                   | 66.5kΩ                          |
| J           | + Iron<br>– Constantan    | 50.2                   | 76.8kΩ                          |
| к           | + Chromel<br>– Alumel     | 39.4                   | 97.6kΩ                          |
| Т           | + Copper<br>– Constantan  | 38.0                   | 102kΩ                           |





2.8kΩ G = 10 2.8kΩ -WW 1/2 + OPA260 1/2 A2604 M 10kΩ 390kΩ

图 9-9. ECG Amplifier With Right-Leg Drive

图 9-8. Differential Voltage to Current Converter



#### 9.3.2 Single-Supply Operation

The INA118 can be used on single power supplies of 4.5 V to 36 V. [3] 9-10 shows a basic single-supply circuit. The output Ref pin is connected to ground. Zero differential input voltage demands an output voltage of 0 V (ground). The actual output voltage swing is limited to approximately 35-mV above ground, when the load is referred to ground as shown. [3] 7-15 shows how the output voltage swing varies with output current.

With single supply operation,  $V^+_{IN}$  and  $V^-_{IN}$  must be 1.2-V greater than ground for linear operation. Connecting the inverting input to ground and measuring a voltage connected to the noninverting input is not possible.

To illustrate the issues affecting low-voltage operation, consider the circuit in 39-10, which shows the INA118 operating from a single 5-V supply. Depending on the desired gain, a resistor in series with the high side of the bridge can be required to make sure that the bridge output voltage is within the common-mode range of the amplifier inputs. See 37-5 for 5-V single supply operation.



NOTE: (1)  $R_1$  may be required to create proper common-mode voltage, for low voltage operation with certain gains — see text.



### 9.4 Layout

#### 9.4.1 Layout Guidelines

TI always recommends paying attention to good layout practices. For best operational performance of the device, use good printed-circuit-board (PCB) layout practices, including:

- Make sure that both input paths are well-matched for source impedance and capacitance to avoid converting common-mode signals into differential signals. In addition, parasitic capacitance at the gain-setting pins can also affect CMRR over frequency. For example, in applications that implement gain switching using switches or PhotoMOS<sup>®</sup> relays to change the value of R<sub>G</sub>, select the component so that the switch capacitance is as small as possible.
- Noise can propagate into analog circuitry through the power pins of the circuit as a whole, and of the individual device. Bypass capacitors are used to reduce the coupled noise by providing low-impedance power sources local to the analog circuitry. Connect low-ESR, 0.1- µ F ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V<sup>+</sup> to ground is applicable for single-supply applications.
- Separate grounding for analog and digital portions of the circuitry is one of the simplest and most effective methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to ground planes. A ground plane helps distribute heat and reduces EMI noise pickup. Make sure to physically separate digital and analog grounds, paying attention to the flow of the ground current.
- To reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If these traces cannot be kept separate, crossing the sensitive trace perpendicular is much better than in parallel with the noisy trace.
- Keep the traces as short as possible.



#### 9.4.2 Layout Example







# 10 Device and Documentation Support

# 10.1 Device Support

#### 10.1.1 Development Support

#### 表 10-1. Design Kits and Evaluation Modules

| NAME                                                  | PART NUMBER     | ТҮРЕ                          |
|-------------------------------------------------------|-----------------|-------------------------------|
| DIP adapter evaluation module                         | DIP-ADAPTER-EVM | Evaluation modules and boards |
| Universal instrumentation amplifier evaluation module | INAEVM          | Evaluation modules and boards |

| 表 10-2. Development Tools                                               |                      |                               |  |  |  |  |  |  |
|-------------------------------------------------------------------------|----------------------|-------------------------------|--|--|--|--|--|--|
| DESCRIPTION                                                             | PART NUMBER          | TYPE                          |  |  |  |  |  |  |
| Analog engineer's calculator                                            | ANALOG-ENGINEER-CALC | Calculation tool              |  |  |  |  |  |  |
| TINA-TI <sup>™</sup> software:<br>SPICE-based analog simulation program | TINA-TI              | Circuit design and simulation |  |  |  |  |  |  |
| PSpice <sup>®</sup> for TI design and simulation tool                   | PSPICE-FOR-TI        | Circuit design and simulation |  |  |  |  |  |  |

#### 10.2 接收文档更新通知

要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新*进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

#### 10.3 支持资源

**TI E2E<sup>™</sup>** 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解 答或提出自己的问题可获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。

#### 10.4 Trademarks

TINA-TI<sup>™</sup> and TI E2E<sup>™</sup> are trademarks of Texas Instruments. PhotoMOS<sup>®</sup> is a registered trademark of Panasonic Corporation. PSpice<sup>®</sup> is a registered trademark of Cadence Design Systems, Inc.

所有商标均为其各自所有者的财产。

#### 10.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 10.6 术语表

TI术语表 本术语表列出并解释了术语、首字母缩略词和定义。

### 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
| INA118P          | ACTIVE        | PDIP         | Р                  | 8    | 50             | RoHS & Green    | Call TI                       | N / A for Pkg Type   | -40 to 85    | INA118P                 | Samples |
| INA118PB         | ACTIVE        | PDIP         | Р                  | 8    | 50             | RoHS & Green    | Call TI                       | N / A for Pkg Type   |              | INA118P<br>B            | Samples |
| INA118U          | ACTIVE        | SOIC         | D                  | 8    | 75             | RoHS & Green    | Call TI                       | Level-3-260C-168 HR  |              | INA<br>118U             | Samples |
| INA118U/2K5      | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | Call TI                       | Level-3-260C-168 HR  |              | INA<br>118U             | Samples |
| INA118U/2K5G4    | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | Call TI                       | Level-3-260C-168 HR  |              | INA<br>118U             | Samples |
| INA118UB         | ACTIVE        | SOIC         | D                  | 8    | 75             | RoHS & Green    | Call TI                       | Level-3-260C-168 HR  |              | INA<br>118U<br>B        | Samples |
| INA118UB/2K5     | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | Call TI                       | Level-3-260C-168 HR  |              | INA<br>118U<br>B        | Samples |
| INA118UBG4       | ACTIVE        | SOIC         | D                  | 8    | 75             | RoHS & Green    | Call TI                       | Level-3-260C-168 HR  |              | INA<br>118U<br>B        | Samples |
| INA118UG4        | ACTIVE        | SOIC         | D                  | 8    | 75             | RoHS & Green    | Call TI                       | Level-3-260C-168 HR  |              | INA<br>118U             | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.



www.ti.com

# PACKAGE OPTION ADDENDUM

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Texas

STRUMENTS

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *A | I dimensions are nominal |      |                    |   |      |                          |                          |            |            |            |            |           |                  |
|----|--------------------------|------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ſ  | Device                   | -    | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|    | INA118U/2K5              | SOIC | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
|    | INA118UB/2K5             | SOIC | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

#### Pack Materials-Page 1



www.ti.com

# PACKAGE MATERIALS INFORMATION

3-Jun-2022



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| INA118U/2K5  | SOIC         | D               | 8    | 2500 | 356.0       | 356.0      | 35.0        |
| INA118UB/2K5 | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |

### TEXAS INSTRUMENTS

www.ti.com

3-Jun-2022

# TUBE



# - B - Alignment groove width

#### \*All dimensions are nominal

| Device     | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| INA118P    | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| INA118PB   | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| INA118U    | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| INA118UB   | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| INA118UBG4 | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| INA118UG4  | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |

# D0008A



# **PACKAGE OUTLINE**

# SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



# D0008A

# **EXAMPLE BOARD LAYOUT**

# SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# D0008A

# **EXAMPLE STENCIL DESIGN**

# SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



P(R-PDIP-T8)

PLASTIC DUAL-IN-LINE PACKAGE



- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.



#### 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源, 不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担 保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。 您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成 本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022,德州仪器 (TI) 公司

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Instrumentation Amplifiers category:

Click to view products by Texas Instruments manufacturer:

Other Similar products are found below :

ISL28274FAZ INA350ABSIDSGR HT8620ARZ TPA1286-SO1R AD624AD/+ RS633EHXM SGM620XS8G/TR INA848IDR INA351AIDSGR AD620RX ADA4530-1ARZ-RL AD8421ARMZ-RL TPA1286-VS1R MCP6N16-100EMF JM38510/13501BGA MCP6N16-001E/MF AD8422BRMZ-R7 AD8426BCPZ-R7 INA188IDRJR AD8220BRMZ-R7 LTC1100CN8#PBF INA333AIDGKRG4 INA826SIDRCT INA826SIDRCR AD8221ARMZ AD8226ARZ-RL AD694JN AD8420ARMZ-RL AD620ANZ AD621BR AD622ANZ AD623ANZ AD623BNZ AD625BDZ AD694JNZ AD620SQ/883B AD8220ARMZ-R7 AD8220WARMZ AD8221ARMZ-R7 AD8224ACPZ-R7 AD8222ACPZ-R7 AD8222ACPZ-RL AD8223ARMZ-R7 AD8220ARMZ-R7 AD8226ARMZ AD8228ARMZ-R7 AD8236ARMZ-R7 AD8237ARMZ AD8237ARMZ-R7 AD8250ARMZ