DRV5055-Q1 ZHCSHC2C - OCTOBER 2017-REVISED JULY 2018 ## DRV5055-Q1汽车比例式线性霍尔效应传感器 ## 特性 - 比例式线性霍尔效应磁传感器 - 由 3.3V 和 5V 电源供电 - 模拟输出,提供 V<sub>CC</sub>/2 静态失调电压 - 磁性灵敏度选项( $V_{CC} = 5V$ 时): - A1: 100mV/mT, ±21mT 范围 - A2: 50mV/mT, ±42mT 范围 - A3: 25mV/mT, ±85mT 范围 - A4: 12.5mV/mT, ±169mT 范围 - A5: -100mV/mT, ±21-mT 范围 - 高速 20kHz 传感带宽 - 低噪声输出,具有 ±1mA 驱动器 - 磁体温漂补偿 - 符合面向汽车应用的 AEC-Q100 标准: - 温度等级 0 级: -40°C 至 150°C - 标准行业封装: - 表面贴装 SOT-23 - 穿孔 TO-92 ### 2 应用 - 汽车位置检测 - 制动、加速、离合踏板 - 扭矩传感器、变速杆 - 节气门位置、高度找平 - 动力传动系统和变速系统组件 - 绝对值角度编码 - 电流检测 ## 3 说明 DRV5055-Q1 是一款线性霍尔效应传感器,可按比例 响应磁通量密度。该器件可用于进行精确的位置检测, 应用范围广泛应用中的电源管理要求。 该器件由 3.3V 或 5V 电源供电。当不存在磁场时,模 拟输出可驱动 1/2 V<sub>CC</sub>。输出会随施加的磁通量密度呈 线性变化,五个灵敏度选项可以根据所需的感应范围提 供最大的输出电压摆幅。南北磁极产生唯一的电压。 它可检测垂直于封装顶部的磁通量,而且两个封装选项 提供不同的检测方向。 该器件使用比例式架构, 当外部模数转换器 (ADC) 使 用相同的 $V_{CC}$ 作为其基准电压时,可以消除 $V_{CC}$ 容差 产生的误差。此外,该器件 还具有 磁体温度补偿功 能,可以抵消磁体漂移,在较宽的 -40°C 至 +150°C 温度范围内实现线性性能。 器件信息(1) | 器件型号 | 封装 | 封装尺寸 (标称值) | | |------------|------------|-----------------|--| | DDV5055 O1 | SOT-23 (3) | 2.92mm × 1.30mm | | | DRV5055-Q1 | TO-92 (3) | 4.00mm × 3.15mm | | (1) 要了解所有可用封装,请参阅数据表末尾的可订购产品附录。 #### 典型原理图 磁响应(A1、A2、A3、A4版本) 2 3 4 5 12 机械、封装和可订购信息......19 | | 目录 | | | |----------------------------------------|-----|--------------------------------|----| | 特性1 | | 7.4 Device Functional Modes | 13 | | 应用1 | 8 | Application and Implementation | 14 | | 说明1 | | 8.1 Application Information | 14 | | 修订历史记录 2 | | 8.2 Typical Application | 15 | | Pin Configuration and Functions | | 8.3 Do's and Don'ts | 17 | | Specifications | ^ | Power Supply Recommendations | 18 | | 6.1 Absolute Maximum Ratings | 40 | 7 | | | 6.2 ESD Ratings | | 10.1 Layout Guidelines | 18 | | 6.3 Recommended Operating Conditions 4 | ı | 10.2 Layout Examples | | | 6.4 Thermal Information | 4.4 | 器件和文档支持 | 19 | | 6.5 Electrical Characteristics | ļ. | 11.1 文档支持 | | | 6.6 Magnetic Characteristics5 | | 11.2 接收文档更新通知 | 19 | | 6.7 Typical Characteristics 6 | | 11.3 社区资源 | 19 | ## 4 修订历史记录 注: 之前版本的页码可能与当前版本有所不同。 Detailed Description ...... 9 7.2 Functional Block Diagram ...... 9 | Ch | hanges from Revision B (January 2018) to Revision C | Page | |----|-----------------------------------------------------|------| | • | 已发布至生产 | 1 | ## 5 Pin Configuration and Functions #### **Pin Functions** | | PIN | | I/O | DESCRIPTION | |-----------------|--------|-------|-----|--------------------------------------------------------------------------------------------------------------------------| | NAME | SOT-23 | TO-92 | 1/0 | DESCRIPTION | | V <sub>CC</sub> | 1 | 1 | _ | Power supply. TI recommends connecting this pin to a ceramic capacitor to ground with a value of at least 0.01 $\mu F$ . | | OUT | 2 | 3 | 0 | Analog output | | GND | 3 | 2 | _ | Ground reference | ## 6 Specifications ## 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | MIN | MAX | UNIT | |------------------------------------------------|-----------------|-------|----------------|------| | Power supply voltage | V <sub>CC</sub> | -0.3 | 7 | V | | Output voltage | OUT | -0.3 | $V_{CC} + 0.3$ | V | | Magnetic flux density, B <sub>MAX</sub> | Unli | mited | Т | | | Operating junction temperature, T <sub>J</sub> | -40 | 170 | °C | | | Storage temperature, T <sub>stg</sub> | <b>–65</b> | 150 | °C | | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------------------------------|---------------------------------------------------------|----------------------------------------------|-------|------| | V <sub>(ESD)</sub> Electrostatic discharge | Human body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2500 | V | | | | Electrostatic discharge | Charged device model (CDM), per AEC Q100-011 | ±750 | V | (1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. ### 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | MAX | UNIT | |-----------------|----------------------------------------------|-----|------|------| | \ <u>\</u> | Power supply voltage (1) | 3 | 3.63 | \/ | | V <sub>CC</sub> | Power-supply voltage <sup>(1)</sup> | 4.5 | 5.5 | V | | Io | Output continuous current | -1 | 1 | mA | | T <sub>A</sub> | Operating ambient temperature <sup>(2)</sup> | -40 | 150 | °C | <sup>(1)</sup> There are two isolated operating $V_{CC}$ ranges. For more information see the *Operating V\_{CC} Ranges* section. (2) Power dissipation and thermal limits must be observed. ## 6.4 Thermal Information | | | DRV50 | | | |----------------------|----------------------------------------------|--------------|-------------|------| | | THERMAL METRIC <sup>(1)</sup> | SOT-23 (DBZ) | TO-92 (LPG) | UNIT | | | | 3 PINS | 3 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 170 | 121 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 66 | 67 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 49 | 97 | °C/W | | $Y_{JT}$ | Junction-to-top characterization parameter | 1.7 | 7.6 | °C/W | | $Y_{JB}$ | Junction-to-board characterization parameter | 48 | 97 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. #### 6.5 Electrical Characteristics for V<sub>CC</sub> = 3 V to 3.63 V and 4.5 V to 5.5 V, over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDI | TIONS <sup>(1)</sup> | MIN | TYP | MAX | UNIT | |-----------------|----------------------------------|--------------------------------------------------|-------------------------|-----|------|-----|--------------------| | I <sub>CC</sub> | Operating supply current | | | | 6 | 10 | mA | | t <sub>ON</sub> | Power-on time (see 图 18) | B = 0 mT, no load on | OUT | | 175 | 330 | μs | | f <sub>BW</sub> | Sensing bandwidth | | | | 20 | | kHz | | t <sub>d</sub> | Propagation delay time | From change in B to o | change in OUT | | 10 | | μs | | <b>D</b> | land referred DMC reins descite. | V <sub>CC</sub> = 5 V | | | 130 | | nT/√ <del>Hz</del> | | B <sub>ND</sub> | Input-referred RMS noise density | V <sub>CC</sub> = 3.3 V | | | 215 | | N1/VHZ | | <b>D</b> | | D 00 /00 //- | V <sub>CC</sub> = 5 V | | 0.12 | | Т | | B <sub>N</sub> | Input-referred noise | $B_{ND} \times 6.6 \times \sqrt{20 \text{ kHz}}$ | V <sub>CC</sub> = 3.3 V | | 0.2 | | $mT_PP$ | | | | | DRV5055A1,<br>DRV5055A5 | | 12 | | | | V <sub>N</sub> | Output-referred noise (2) | $B_N \times S$ | DRV5055A2 | | 6 | | $mV_PP$ | | | · | | DRV5055A3 | | 3 | | | | | | | DRV5055A4 | | 1.5 | | | <sup>(1)</sup> B is the applied magnetic flux density. <sup>(2)</sup> V<sub>N</sub> describes voltage noise on the device output. If the full device bandwidth is not needed, noise can be reduced with an RC filter. ## 6.6 Magnetic Characteristics for V<sub>CC</sub> = 3 V to 3.63 V and 4.5 V to 5.5 V, over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDI | TIONS <sup>(1)</sup> | MIN | TYP | MAX | UNIT | |-----------------|------------------------------------------------------|-----------------------------------------------------------------------------------|-------------------------|-------|----------------------|-----------------------|-------| | ., | | | V <sub>CC</sub> = 5 V | 2.43 | 2.5 | 2.57 | ., | | $V_Q$ | Quiescent voltage | $B = 0 \text{ mT}, T_A = 25^{\circ}\text{C}$ | V <sub>CC</sub> = 3.3 V | 1.59 | 1.65 | 1.71 | V | | $V_{Q\Delta T}$ | Quiescent voltage temperature drift | B = 0 mT,<br>T <sub>A</sub> = -40°C to 150°C versus 25°C | | ± | 1% × V <sub>CC</sub> | | V | | $V_{QRE}$ | Quiescent voltage ratiometry error <sup>(2)</sup> | | | | ±0.2% | | | | $V_{Q\Delta L}$ | Quiescent voltage lifetime drift | High-temperature ope 1000 hours | rating stress for | | < 0.5% | | | | | | | DRV5055A1 | 95 | 100 | 105 | | | | | ., | DRV5055A2 | 47.5 | 50 | 52.5 | | | | | $V_{CC} = 5 \text{ V},$ $T_A = 25^{\circ}\text{C}$ | DRV5055A3 | 23.8 | 25 | 26.2 | | | | | 1 <sub>A</sub> = 23 O | DRV5055A4 | 11.9 | 12.5 | 13.2 | | | | Complete de . | | DRV5055A5 | -105 | -100 | -95 | \//T | | S | Sensitivity | | DRV5055A1 | 57 | 60 | 63 | mV/mT | | | | | DRV5055A2 | 28.5 | 30 | 31.5 | = | | | | $V_{CC} = 3.3 \text{ V},$ $T_A = 25^{\circ}\text{C}$ | DRV5055A3 | 14.3 | 15 | 15.8 | | | | | | DRV5055A4 | 7.1 | 7.5 | 7.9 | | | | | | DRV5055A5 | -63 | -60 | <b>–</b> 57 | | | | (3) (4) | | DRV5055A1,<br>DRV5055A5 | ±21 | | | mT | | | | $V_{CC} = 5 \text{ V},$ $T_A = 25^{\circ}\text{C}$ | DRV5055A2 | ±42 | | | | | | | | DRV5055A3 | ±85 | | | | | _ | | | DRV5055A4 | ±169 | | | | | $B_L$ | Linear magnetic sensing range (3) (4) | | DRV5055A1,<br>DRV5055A5 | ±22 | | | | | | | $V_{CC} = 3.3 \text{ V},$ | DRV5055A2 | ±44 | | | | | | | T <sub>A</sub> = 25°C | DRV5055A3 | ±88 | | | | | | | | DRV5055A4 | ±176 | | | | | $V_{L}$ | Linear range of output voltage <sup>(4)</sup> | | | 0.2 | | V <sub>CC</sub> - 0.2 | V | | S <sub>TC</sub> | Sensitivity temperature compensation for magnets (5) | | | | 0.12 | | %/°C | | S <sub>LE</sub> | Sensitivity linearity error <sup>(4)</sup> | V <sub>OUT</sub> is within V <sub>L</sub> | | | ±1% | | | | S <sub>SE</sub> | Sensitivity symmetry error <sup>(4)</sup> | V <sub>OUT</sub> is within V <sub>L</sub> | | | ±1% | | | | S <sub>RE</sub> | Sensitivity ratiometry error <sup>(2)</sup> | $T_A = 25^{\circ}C$ ,<br>with respect to $V_{CC} = 3.3 \text{ V or } 5 \text{ V}$ | | -2.5% | | 2.5% | | | $S_{\Delta L}$ | Sensitivity lifetime drift | High-temperature ope 1000 hours | rating stress for | | <0.5% | | | <sup>(1)</sup> B is the applied magnetic flux density. <sup>(2)</sup> See the Ratiometric Architecture section. (3) B<sub>L</sub> describes the minimum linear sensing range at 25°C taking into account the maximum V<sub>Q</sub> and Sensitivity tolerances. <sup>(4)</sup> See the Sensitivity Linearity section. (5) S<sub>TC</sub> describes the rate the device increases Sensitivity with temperature. For more information, see the Sensitivity Temperature Compensation for Magnets section. ## 6.7 Typical Characteristics for $T_A = 25$ °C (unless otherwise noted) ## Typical Characteristics (接下页) for $T_A = 25$ °C (unless otherwise noted) ## Typical Characteristics (接下页) for $T_A = 25$ °C (unless otherwise noted) ## 7 Detailed Description #### 7.1 Overview The DRV5055-Q1 is a 3-pin linear Hall effect sensor with fully integrated signal conditioning, temperature compensation circuits, mechanical stress cancellation, and amplifiers. The device operates from 3.3-V and 5-V ( $\pm 10\%$ ) power supplies, measures magnetic flux density, and outputs a proportional analog voltage that is referenced to $V_{CC}$ . ## 7.2 Functional Block Diagram ## 7.3 Feature Description #### 7.3.1 Magnetic Flux Direction As shown in ₹ 14, the DRV5055-Q1 is sensitive to the magnetic field component that is perpendicular to the top of the package. 图 14. Direction of Sensitivity Magnetic flux that travels from the bottom to the top of the package is considered positive in this document. This condition exists when a south magnetic pole is near the top (marked-side) of the package. Magnetic flux that travels from the top to the bottom of the package results in negative millitesla values. 图 15. The Flux Direction for Positive B ## 7.3.2 Magnetic Response When the DRV5055-Q1 is powered, the DRV5055-Q1 outputs an analog voltage according to 公式 1: $$V_{OUT} = V_Q + B \times (Sensitivity_{(25^{\circ}C)} \times (1 + S_{TC} \times (T_A - 25^{\circ}C)))$$ #### where - V<sub>Q</sub> is typically half of V<sub>CC</sub> - · B is the applied magnetic flux density - Sensitivity<sub>(25°C)</sub> depends on the device option and V<sub>CC</sub> - S<sub>TC</sub> is typically 0.12%/°C - T<sub>A</sub> is the ambient temperature - V<sub>OUT</sub> is within the V<sub>L</sub> range (1) As an example, consider the DRV5055A3 with $V_{CC}=3.3$ V, a temperature of 50°C, and 67 mT applied. Excluding tolerances, $V_{OUT}=1650$ mV + 67 mT × (15 mV/mT × (1 + 0.0012/°C × (50°C - 25°C))) = 2685 mV. ## 7.3.3 Sensitivity Linearity The device produces a linear response when the output voltage is within the specified V<sub>1</sub> range. Outside this range, sensitivity is reduced and nonlinear. ■ 16 and ■ 17 graph the magnetic response. 图 16. Magnetic Response of the A1, A2, A3, A4 Versions 图 17. Magnetic Response of the A5 Version 公式 2 calculates parameter B<sub>L</sub>, the minimum linear sensing range at 25°C taking into account the maximum quiescent voltage and sensitivity tolerances. $$B_{L(MIN)} = \frac{V_{L(MAX)} - V_{Q(MAX)}}{S_{(MAX)}}$$ (2) The parameter S<sub>LE</sub> defines linearity error as the difference in sensitivity between any two positive B values, and any two negative B values, while the output is within the V<sub>L</sub> range. The parameter S<sub>SE</sub> defines symmetry error as the difference in sensitivity between any positive B value and the negative B value of the same magnitude, while the output voltage is within the V<sub>L</sub> range. ### 7.3.4 Ratiometric Architecture The DRV5055-Q1 has a ratiometric analog architecture that scales the quiescent voltage and sensitivity linearly with the power-supply voltage. For example, the quiescent voltage and sensitivity are 5% higher when V<sub>CC</sub> = 5.25 V compared to $V_{CC} = 5$ V. This behavior enables external ADCs to digitize a consistent value regardless of the power-supply voltage tolerance, when the ADC uses $V_{\text{CC}}$ as its reference. 公式 3 calculates the sensitivity ratiometry error: $$S_{RE} = 1 - \frac{S_{(VCC)} / S_{(5V)}}{V_{CC} / 5V} \ \, \text{for} \ \, V_{CC} = 4.5 \ \, V \ \, \text{to} \ \, 5.5 \ \, V, \qquad S_{RE} = 1 - \frac{S_{(VCC)} / S_{(3.3V)}}{V_{CC} / 3.3V} \ \, \text{for} \ \, V_{CC} = 3 \ \, V \ \, \text{to} \ \, 3.63 \ \, V$$ where - S<sub>(VCC)</sub> is the sensitivity at the current V<sub>CC</sub> voltage - $S_{(5V)}$ or $S_{(3.3V)}$ is the sensitivity when $V_{CC} = 5 \text{ V}$ or 3.3 V • $$V_{CC}$$ is the current $V_{CC}$ voltage (3) 公式 4 calculates quiescent voltage ratiometry error: $$V_{QRE} = 1 - \frac{V_{Q(VCC)} / V_{Q(5V)}}{V_{CC} / 5V} \text{ for } V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}, \qquad V_{QRE} = 1 - \frac{V_{Q(VCC)} / V_{Q(3.3V)}}{V_{CC} / 3.3V} \text{ for } V_{CC} = 3 \text{ V to } 3.63 \text{ V}$$ where - V<sub>Q(VCC)</sub> is the quiescent voltage at the current V<sub>CC</sub> voltage - $V_{Q(5V)}$ or $V_{Q(3.3V)}$ is the quiescent voltage when $V_{CC} = 5 \text{ V}$ or 3.3 V ## 7.3.5 Operating V<sub>CC</sub> Ranges The DRV5055-Q1 has two recommended operating $V_{CC}$ ranges: 3 V to 3.63 V and 4.5 V to 5.5 V. When $V_{CC}$ is in the middle region between 3.63 V to 4.5 V, the device continues to function, but sensitivity is less known because there is a crossover threshold near 4 V that adjusts device characteristics. #### 7.3.6 Sensitivity Temperature Compensation for Magnets Magnets generally produce weaker fields as temperature increases. The DRV5055-Q1 compensates by increasing sensitivity with temperature, as defined by the parameter $S_{TC}$ . The sensitivity at $T_A$ = 125°C is typically 12% higher than at $T_A$ = 25°C. The DRV5055A5 absolute value of sensitivity increases with temperature. #### 7.3.7 Power-On Time After the $V_{CC}$ voltage is applied, the DRV5055-Q1 requires a short initialization time before the output is set. The parameter $t_{ON}$ describes the time from when $V_{CC}$ crosses 3 V until OUT is within 5% of $V_{Q}$ , with 0 mT applied and no load attached to OUT. 8 18 shows this timing diagram. 图 18. t<sub>ON</sub> Definition #### 7.3.8 Hall Element Location 图 19. Hall Element Location ## 7.4 Device Functional Modes The DRV5055-Q1 has one mode of operation that applies when the *Recommended Operating Conditions* are met. ## 8 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## 8.1 Application Information #### 8.1.1 Selecting the Sensitivity Option Select the highest DRV5055-Q1 sensitivity option that can measure the required range of magnetic flux density, so that the output voltage swing is maximized. Larger-sized magnets and farther sensing distances can generally enable better positional accuracy than very small magnets at close distances, because magnetic flux density increases exponentially with the proximity to a magnet. TI created an online tool to help with simple magnet calculations at http://www.ti.com/product/drv5013. #### 8.1.2 Temperature Compensation for Magnets The DRV5055-Q1 temperature compensation is designed to directly compensate the average drift of neodymium (NdFeB) magnets and partially compensate ferrite magnets. The residual induction ( $B_r$ ) of a magnet typically reduces by 0.12%/°C for NdFeB, and 0.20%/°C for ferrite. When the operating temperature of a system is reduced, temperature drift errors are also reduced. #### 8.1.3 Adding a Low-Pass Filter As shown in the *Functional Block Diagram*, an RC low-pass filter can be added to the device output for the purpose of minimizing voltage noise when the full 20-kHz bandwidth is not needed. This filter can improve the signal-to-noise ratio (SNR) and overall accuracy. Do not connect a capacitor directly to the device output without a resistor in between because doing so can make the output unstable. #### 8.1.4 Designing for Wire Break Detection Some systems must detect if interconnect wires become open or shorted. The DRV5055-Q1 can support this function. First, select a sensitivity option that causes the output voltage to stay within the $V_L$ range during normal operation. Second, add a pullup resistor between OUT and $V_{CC}$ . TI recommends a value between 20 kΩ to 100 kΩ, and the current through OUT must not exceed the $I_O$ specification, including current going into an external ADC. Then, if the output voltage is ever measured to be within 150 mV of $V_{CC}$ or GND, a fault condition exists. 20 shows the circuit, and 10 describes fault scenarios. 图 20. Wire Fault Detection Circuit | | 表 | 1. | Fault | <b>Scenarios</b> | and the | Resulting | VOLIT | |--|---|----|-------|------------------|---------|-----------|-------| |--|---|----|-------|------------------|---------|-----------|-------| | FAULT SCENARIO | V <sub>OUT</sub> | |-------------------------------|--------------------------| | V <sub>CC</sub> disconnects | Close to GND | | GND disconnects | Close to V <sub>CC</sub> | | V <sub>CC</sub> shorts to OUT | Close to V <sub>CC</sub> | | GND shorts to OUT | Close to GND | ### 8.2 Typical Application 图 21. Common Magnet Orientation #### 8.2.1 Design Requirements Use the parameters listed in 表 2 for this design example. 表 2. Design Parameters | DESIGN PARAMETER | EXAMPLE VALUE | |---------------------------------|---------------------| | V <sub>CC</sub> | 5 V | | Magnet | 15 x 5 x 5 mm NdFeB | | Travel distance | 12 mm | | Maximum B at the sensor at 25°C | ±75 mT | | Device option | DRV5055A3 | ## 8.2.2 Detailed Design Procedure Linear Hall effect sensors provide flexibility in mechanical design, because many possible magnet orientations and movements produce a usable response from the sensor. 图 21 shows one of the most common orientations, which uses the full north to south range of the sensor and causes a close-to-linear change in magnetic flux density as the magnet moves across. When designing a linear magnetic sensing system, always consider these three variables: the magnet, sensing distance, and the range of the sensor. Select the DRV5055-Q1 with the highest sensitivity that has a $B_L$ (linear magnetic sensing range) that is larger than the maximum magnetic flux density in the application. To determine the magnetic flux density the sensor receives, TI recommends using magnetic field simulation software, referring to magnet specifications, and testing. ## 8.2.3 Application Curve Section 22 Shows the simulated magnetic flux from a NdFeB magnet. 图 22. Simulated Magnetic Flux ## 8.3 Do's and Don'ts Because the Hall element is sensitive to magnetic fields that are perpendicular to the top of the package, a correct magnet approach must be used for the sensor to detect the field. 23 shows correct and incorrect approaches. 图 23. Correct and Incorrect Magnet Approaches ## 9 Power Supply Recommendations A decoupling capacitor close to the device must be used to provide local energy with minimal inductance. TI recommends using a ceramic capacitor with a value of at least 0.01 µF. ## 10 Layout ## 10.1 Layout Guidelines Magnetic fields pass through most nonferromagnetic materials with no significant disturbance. Embedding Hall effect sensors within plastic or aluminum enclosures and sensing magnets on the outside is common practice. Magnetic fields also easily pass through most printed-circuit boards, which makes placing the magnet on the opposite side possible. ### 10.2 Layout Examples 图 24. Layout Examples #### 器件和文档支持 11 #### 11.1 文档支持 #### 11.1.1 相关文档 请参阅如下相关文档: - 《利用线性霍尔效应传感器测量角度》 - 《增量旋转编码器设计注意事项》 #### 11.2 接收文档更新通知 要接收文档更新通知,请导航至 Tl.com.cn 上的器件产品文件夹。单击右上角的通知我 进行注册,即可每周接收产 品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 ### 11.3 社区资源 下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范, 并且不一定反映 TI 的观点;请参阅 TI 的 《使用条款》。 TI E2E™ 在线社区 TI 的工程师对工程师 (E2E) 社区。此社区的创建目的在于促进工程师之间的协作。在 e2e.ti.com 中,您可以咨询问题、分享知识、拓展思路并与同行工程师一道帮助解决问题。 设计支持 **Ⅲ 参考设计支持** 可帮助您快速查找有帮助的 E2E 论坛、设计支持工具以及技术支持的联系信息。 #### 11.4 商标 E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 静电放电警告 ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可 能会损坏集成电路。 👫 ESD 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可 能会导致器件与其发布的规格不相符。 #### 11.6 术语表 SLYZ022 — TI 术语表。 这份术语表列出并解释术语、缩写和定义。 ### 12 机械、封装和可订购信息 以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且 不会对此文档进行修订。如需获取此产品说明书的浏览器版本,请查阅左侧的导航栏。 10-Dec-2020 #### **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | DRV5055A1EDBZRQ1 | ACTIVE | SOT-23 | DBZ | 3 | 3000 | RoHS & Green | SN | Level-3-260C-168 HR | -40 to 150 | 55A1Z | Samples | | DRV5055A1ELPGMQ1 | ACTIVE | TO-92 | LPG | 3 | 3000 | RoHS & Green | SN | N / A for Pkg Type | -40 to 150 | 55A1Z | Samples | | DRV5055A1ELPGQ1 | ACTIVE | TO-92 | LPG | 3 | 1000 | RoHS & Green | SN | N / A for Pkg Type | -40 to 150 | 55A1Z | Samples | | DRV5055A2EDBZRQ1 | ACTIVE | SOT-23 | DBZ | 3 | 3000 | RoHS & Green | SN | Level-3-260C-168 HR | -40 to 150 | 55A2Z | Samples | | DRV5055A2ELPGMQ1 | ACTIVE | TO-92 | LPG | 3 | 3000 | RoHS & Green | SN | N / A for Pkg Type | -40 to 150 | 55A2Z | Samples | | DRV5055A2ELPGQ1 | ACTIVE | TO-92 | LPG | 3 | 1000 | RoHS & Green | SN | N / A for Pkg Type | -40 to 150 | 55A2Z | Samples | | DRV5055A3EDBZRQ1 | ACTIVE | SOT-23 | DBZ | 3 | 3000 | RoHS & Green | SN | Level-3-260C-168 HR | -40 to 150 | 55A3Z | Samples | | DRV5055A3ELPGMQ1 | ACTIVE | TO-92 | LPG | 3 | 3000 | RoHS & Green | SN | N / A for Pkg Type | -40 to 150 | 55A3Z | Samples | | DRV5055A3ELPGQ1 | ACTIVE | TO-92 | LPG | 3 | 1000 | RoHS & Green | SN | N / A for Pkg Type | -40 to 150 | 55A3Z | Samples | | DRV5055A4EDBZRQ1 | ACTIVE | SOT-23 | DBZ | 3 | 3000 | RoHS & Green | SN | Level-3-260C-168 HR | -40 to 150 | 55A4Z | Samples | | DRV5055A4ELPGMQ1 | ACTIVE | TO-92 | LPG | 3 | 3000 | RoHS & Green | SN | N / A for Pkg Type | -40 to 150 | 55A4Z | Samples | | DRV5055A4ELPGQ1 | ACTIVE | TO-92 | LPG | 3 | 1000 | RoHS & Green | SN | N / A for Pkg Type | -40 to 150 | 55A4Z | Samples | <sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. ## PACKAGE OPTION ADDENDUM 10-Dec-2020 - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ## PACKAGE MATERIALS INFORMATION www.ti.com 19-Jan-2019 ## TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | All differsions are norminal | | | | | | | | | | | | | |------------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | | DRV5055A1EDBZRQ1 | SOT-23 | DBZ | 3 | 3000 | 180.0 | 8.4 | 3.15 | 2.77 | 1.22 | 4.0 | 8.0 | Q3 | | DRV5055A2EDBZRQ1 | SOT-23 | DBZ | 3 | 3000 | 180.0 | 8.4 | 3.15 | 2.77 | 1.22 | 4.0 | 8.0 | Q3 | | DRV5055A3EDBZRQ1 | SOT-23 | DBZ | 3 | 3000 | 180.0 | 8.4 | 3.15 | 2.77 | 1.22 | 4.0 | 8.0 | Q3 | | DRV5055A4EDBZRQ1 | SOT-23 | DBZ | 3 | 3000 | 180.0 | 8.4 | 3.15 | 2.77 | 1.22 | 4.0 | 8.0 | Q3 | www.ti.com 19-Jan-2019 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |------------------|--------------|-----------------|------|------|-------------|------------|-------------| | DRV5055A1EDBZRQ1 | SOT-23 | DBZ | 3 | 3000 | 213.0 | 191.0 | 35.0 | | DRV5055A2EDBZRQ1 | SOT-23 | DBZ | 3 | 3000 | 213.0 | 191.0 | 35.0 | | DRV5055A3EDBZRQ1 | SOT-23 | DBZ | 3 | 3000 | 213.0 | 191.0 | 35.0 | | DRV5055A4EDBZRQ1 | SOT-23 | DBZ | 3 | 3000 | 213.0 | 191.0 | 35.0 | Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4203227/C SMALL OUTLINE TRANSISTOR ### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. This drawing is subject to change without notice. Reference JEDEC registration TO-236, except minimum foot length. SMALL OUTLINE TRANSISTOR NOTES: (continued) - 4. Publication IPC-7351 may have alternate designs.5. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE TRANSISTOR NOTES: (continued) - 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 7. Board assembly site may have different recommendations for stencil design. TRANSISTOR OUTLINE #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. TRANSISTOR OUTLINE TRANSISTOR OUTLINE #### 重要声明和免责声明 TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。 所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任: (1)针对您的应用选择合适的TI产品; (2)设计、验证并测试您的应用; (3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。 TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。 邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2020 德州仪器半导体技术(上海)有限公司 # **X-ON Electronics** Largest Supplier of Electrical and Electronic Components Click to view similar products for Board Mount Hall Effect/Magnetic Sensors category: Click to view products by Texas Instruments manufacturer: Other Similar products are found below: AH1894-FA-7 AH277AZ4-AG1 AH1894-Z-7 TLE4946-1L TLE4976L BU52002GUL-E2 BU52003GUL-E2 AH3376-P-B AH3382-P-B TLE4945-2L AH374-P-A S-57P1NBL9S-M3T4U S-57A1NSL1A-M3T2U S-57P1NBH9S-M3T4U S-57P1NBH0S-M3T4U S-57A1NSH1A-M3T2U S-57A1NSH2A-M3T2U S-57K1NBH1A-M3T2U S-57TZ1L1S-A6T8U S-57GSNL3S-A6T8U S-57GSNL5S-L3T2U S-57GDNL3S-L3T2U S-57RBNL8S-L3T2U S-57TZNL1S-A6T8U SC7A20HTR MT8161CSP X2A0001610002 A1308KUA-5-T HSCDTD014A HLK-LD2410B-P QMI8658A BMA421 BMI260 KX134-1211 ICM-40607 KTH7823-X-N-QN16 KTH5641A1-TO3 QMC6309 BMI220 Rd-03L Rd-04 Rd-03E-Ranging Rd-01(DIP) ACD10 APM10 HLK-LD2410C-P HLK-LD2410-P SB612A-02-001-L A1121ELHLX-T HGDESM033A