

# 12-BIT 4-CHANNEL SERIAL-OUTPUT SAMPLING ANALOG-TO-DIGITAL CONVERTER

Check for Samples: ADS7841-Q1

#### **FEATURES**

- Qualified for Automotive Applications
- Single Supply: 2.7 V To 5 V
- Four-Channel Single-Ended Or Two-Channel Differential Input
- Up To 200-kHz Conversion Rate
- ±2 LSB Max INL and DNL
- No Missing Codes
- 71-dB Typ SINAD
- Serial Interface
- Alternate Source For MAX1247



#### DESCRIPTION

The ADS7841 is a 4-channel 12-bit sampling analog-to-digital converter (ADC) with a synchronous serial interface. The resolution is programmable to either 8 bits or 12 bits. Typical power dissipation is 2 mW at a 200-kHz throughput rate and a 5-V supply. The reference voltage ( $V_{REF}$ ) can be varied between 100 mV and  $V_{CC}$ , providing a corresponding input voltage range of 0 V to  $V_{REF}$ . The device includes a shutdown mode that reduces power dissipation to under 15  $\mu$ W. The ADS7841 is specified down to 2.7-V operation.

Low power, high speed, and on-board multiplexer make the ADS7841 ideal for battery-operated systems. The serial interface also provides low-cost isolation for remote data acquisition. The ADS7841 is available in a SSOP-16 package.





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## ORDERING INFORMATION(1)

| T <sub>A</sub> | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|-----------------------|------------------|
| -40°C to 85°C  | ADS7841EIDBQRQ1       | S7841E           |
| –40°C to 125°C | ADS7841ESQDBQRQ1      | S7841S           |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

#### **TERMINAL FUNCTIONS**

| TERMINAL  |     | 1/0 | DESCRIPTION                                                                                                                                      |
|-----------|-----|-----|--------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME      | NO. | 1/0 | DESCRIPTION                                                                                                                                      |
| $V_{CC}$  | 1   |     | Power supply                                                                                                                                     |
| CH0       | 2   | I   | Analog input channel 0                                                                                                                           |
| CH1       | 3   | I   | Analog input channel 1                                                                                                                           |
| CH2       | 4   | I   | Analog input channel 2                                                                                                                           |
| CH3       | 5   | I   | Analog input channel 3                                                                                                                           |
| СОМ       | 6   | I   | Ground reference for analog inputs. Sets zero code voltage in single-ended mode. Connect this pin to ground or ground reference point.           |
| SHDN      | 7   | I   | Shutdown. When low, the device enters a very low power shutdown mode.                                                                            |
| $V_{REF}$ | 8   | I   | Voltage reference                                                                                                                                |
| $V_{CC}$  | 9   |     | Power supply                                                                                                                                     |
| GND       | 10  |     | Ground                                                                                                                                           |
| MODE      | 11  | I   | Conversion mode. When low, the device always performs a 12-bit conversion. When high, the resolution is set by the MODE bit in the CONTROL byte. |
| DOUT      | 12  | 0   | Serial data output. Data is shifted on the falling edge of DCLK. This output is high-impedance when $\overline{\text{CS}}$ is high.              |
| BUSY      | 13  | 0   | Busy output. This output is high-impedance when $\overline{\text{CS}}$ is high.                                                                  |
| DIN       | 14  | I   | Serial data input. If CS is low, data is latched on rising edge of DCLK.                                                                         |
| CS        | 15  | I   | Chip select input. Controls conversion timing and enables the serial input/output register.                                                      |
| DCLK      | 16  | I   | External clock input. This clock runs the SAR conversion process and synchronizes serial data I/O.                                               |

Submit Documentation Feedback

Copyright © 2009–2012, Texas Instruments Incorporated



## ABSOLUTE MAXIMUM RATINGS(1)

over operating free-air temperature range (unless otherwise noted)

|                  | 1 0 1                                | •                     |                                               |  |  |
|------------------|--------------------------------------|-----------------------|-----------------------------------------------|--|--|
| $V_{CC}$         | Supply voltage                       | Supply voltage        |                                               |  |  |
| V                | Input voltogo                        | Analog inputs to GND  | $-0.3 \text{ V to } (V_{CC} + 0.3 \text{ V})$ |  |  |
| V <sub>IN</sub>  | Input voltage                        | Digital inputs to GND | −0.3 V to 6 V                                 |  |  |
| $P_D$            | Power dissipation                    | 250 mW                |                                               |  |  |
| $T_{J}$          | Maximum virtual-junction temperature |                       | 150°C                                         |  |  |
| _                |                                      | ADS7841EIDBQRQ1       | -40°C to 85°C                                 |  |  |
| IA               | Operating free-air temperature range | ADS7841ESQDBQRQ1      | -40°C to 125°C                                |  |  |
| T <sub>stg</sub> | Storage temperature range            | −65°C to 150°C        |                                               |  |  |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### **ELECTROSTATIC DISCHARGE RATINGS**

|     |                                |                            | RATING |
|-----|--------------------------------|----------------------------|--------|
|     |                                | Human-Body Model (HBM)     | 2000 V |
| ESD | Electrostatic discharge rating | Machine Model (MM)         | 150 V  |
|     |                                | Charged-Device Model (CDM) | 1000 V |

#### RECOMMENDED OPERATING CONDITIONS

over operating free-air temperature range (unless otherwise noted)

|                                   |                                               |                          |                                | MIN                 | MAX                   | UNIT   |
|-----------------------------------|-----------------------------------------------|--------------------------|--------------------------------|---------------------|-----------------------|--------|
| \/                                | C Supply voltage                              |                          | $V_{CC} = 5 \text{ V (nom)}$   | 4.75                |                       | V      |
| $V_{CC}$                          |                                               |                          | $V_{CC} = 2.7 \text{ V (nom)}$ | 2.7                 | 3.6                   | V      |
| $V_{REF}$                         | Reference voltage, V <sub>REF</sub> terminal  |                          |                                | 0.1                 | $V_{CC}$              | V      |
|                                   |                                               | Differential, full-so    | ale                            | 0                   | $V_{REF}$             |        |
| V <sub>IN</sub> Input voltage, an | lanut valtana analan innuta                   | Positive input           | Positive input                 |                     | V <sub>CC</sub> + 0.2 |        |
|                                   | Input voltage, analog inputs                  | No matice in most        | V <sub>CC</sub> = 5 V (nom)    | -0.2                | 1.25                  | V      |
|                                   |                                               | Negative input           | V <sub>CC</sub> = 2.7 V (nom)  | -0.2                | 0.2                   |        |
| .,                                | High level in most valle and alimital in most | I <sub>IH</sub>   ≤ 5 μA | V <sub>CC</sub> = 5 V (nom)    | 3                   | 5.5                   | + V I  |
| $V_{IH}$                          | High-level input voltage, digital inputs      |                          | V <sub>CC</sub> = 2.7 V (nom)  | 0.7 V <sub>CC</sub> | 5.5                   |        |
| .,                                |                                               | 11 145                   | V <sub>CC</sub> = 5 V (nom)    | -0.3                | 0.8                   | .,     |
| $V_{IL}$                          | Low-level input voltage, digital inputs       | I <sub>IL</sub>   ≤ 5 µA | V <sub>CC</sub> = 2.7 V (nom)  | -0.3                | 0.8                   | V      |
| _                                 | Operating free air temperature                | ADS7841EIDBQRQ           |                                | -40                 | 85                    | + °C ∣ |
| $T_A$                             | Operating free-air temperature                | ADS7841ESQDB             | ADS7841ESQDBQRQ1               |                     | 125                   |        |

Product Folder Links: ADS7841-Q1



#### **ELECTRICAL CHARACTERISTICS**

 $V_{CC}$  = 5 V,  $V_{REF}$  = 5 V,  $f_{SAMPLE}$  = 200 kHz,  $f_{CLK}$  = 16 ×  $f_{SAMPLE}$  = 3.2 MHz, over operating temperature -40°C to 125°C (unless otherwise noted)

|                     | PARAMET                       | ER               | TEST CONDITIONS                                     | MIN | TYP   | MAX | UNIT                  |
|---------------------|-------------------------------|------------------|-----------------------------------------------------|-----|-------|-----|-----------------------|
| Analog l            | Input                         |                  | 1                                                   | 1   |       |     | 1                     |
| Cı                  | Input capacitance             |                  |                                                     |     | 25    |     | pF                    |
| I <sub>leak</sub>   | Leakage current               |                  |                                                     |     |       | 200 | nA                    |
|                     | Performance                   |                  |                                                     |     |       |     |                       |
|                     | Resolution                    |                  |                                                     |     | 12    |     | bits                  |
|                     |                               | ADS7841EIDBQRQ1  |                                                     | 12  |       |     |                       |
|                     | No missing codes              | ADS7841ESQDBQRQ1 |                                                     | 11  |       |     | bits                  |
| INL                 | Integral linearity error      | 1                |                                                     |     |       | ±2  | LSB(                  |
|                     |                               |                  |                                                     |     |       |     | 1)                    |
| DNL                 | Differential linearity error  |                  |                                                     |     | ±0.8  |     | LSB                   |
|                     | Offset error                  |                  |                                                     |     |       | ±3  | LSB                   |
|                     | Offset error match            |                  |                                                     |     | 0.15  | 1   | LSB                   |
|                     | Gain error                    |                  |                                                     |     |       | ±4  | LSB                   |
|                     | Gain error match              |                  |                                                     |     | 0.1   | 1   | LSB                   |
| $V_{n}$             | Noise                         |                  |                                                     |     | 30    |     | μV <sub>rm</sub><br>s |
| PSRR                | Power-supply ripple rejection | on               |                                                     |     | 70    |     | dB                    |
| Samplin             | g Dynamics                    |                  | •                                                   |     |       |     | •                     |
| t <sub>conv</sub>   | Conversion time               |                  |                                                     |     |       | 12  | CLK<br>cycle<br>s     |
| t <sub>acq</sub>    | Acquisition time              |                  |                                                     | 3   |       |     | CLK<br>cycle<br>s     |
|                     | Throughput rate               |                  |                                                     |     |       | 200 | kHz                   |
| t <sub>settle</sub> | Multiplexer settling time     |                  |                                                     |     | 500   |     | ns                    |
| t <sub>d</sub>      | Aperture delay                |                  |                                                     |     | 30    |     | ns                    |
| t <sub>iitter</sub> | Aperture jitter               |                  |                                                     |     | 100   |     | ps                    |
|                     | c Characteristics             |                  |                                                     |     |       |     |                       |
| THD                 | Total harmonic distortion (2) |                  | $V_{IN} = 5 V_{p-p}$ at 10 kHz                      |     | -78   | -72 | dB                    |
| SINAD               | Signal to noise + distortion  | ratio            | $V_{IN} = 5 V_{p-p}$ at 10 kHz                      | 68  | 71    |     | dB                    |
|                     | Spurious-free dynamic rang    |                  | $V_{IN} = 5 V_{p-p}$ at 10 kHz                      | 72  | 79    |     | dB                    |
|                     | Channel-to-channel isolatio   | n                | $V_{IN} = 5 V_{p-p}$ at 50 kHz                      |     | 120   |     | dB                    |
| Referen             | ce Input                      |                  | 1                                                   |     |       |     |                       |
| R <sub>I</sub>      | Resistance                    |                  | DCLK static                                         |     | 5     |     | GΩ                    |
|                     |                               |                  |                                                     |     | 40    | 100 |                       |
| II                  | Input current                 |                  | f <sub>SAMPLE</sub> = 12.5 kHz                      |     | 2.5   |     | μΑ                    |
|                     |                               |                  | DCLK static                                         |     | 0.001 | 3   |                       |
| Digital II          | nput/Output                   |                  |                                                     | ш.  |       |     | 1                     |
| V <sub>OH</sub>     | High-level output voltage     |                  | I <sub>OH</sub> = -250 μA                           | 3.5 |       |     | V                     |
| V <sub>OL</sub>     | Low-level output voltage      |                  | I <sub>OL</sub> = 250 μA                            |     |       | 0.4 | V                     |
| Power S             | Supply                        |                  |                                                     | •   |       |     | •                     |
|                     |                               |                  |                                                     |     | 550   | 900 |                       |
| $I_Q$               | Quiescent current             |                  | f <sub>SAMPLE</sub> = 12.5 kHz                      |     | 300   |     | μA                    |
|                     |                               |                  | Power-down mode $^{(3)}$ , $\overline{CS} = V_{CC}$ |     |       | 3   |                       |

 <sup>(1)</sup> LSB = least significant bit. With V<sub>REF</sub> = 5 V, one LSB is 1.22 mV.
 (2) First five harmonics of the test frequency
 (3) Auto power-down mode (PD1 = PD0 = 0) active or SHDN = GND



## **ELECTRICAL CHARACTERISTICS**

 $V_{CC}$  = 2.7 V,  $V_{REF}$  = 2.5 V,  $f_{SAMPLE}$  = 125 kHz,  $f_{CLK}$  = 16 ×  $f_{SAMPLE}$  = 2 MHz, over operating temperature -40°C to 85°C (unless otherwise noted)

|                     | PARAMETER                          | TEST CONDITIONS                               | MIN TYP             | MAX | UNIT               |
|---------------------|------------------------------------|-----------------------------------------------|---------------------|-----|--------------------|
| Analog l            | Input                              |                                               |                     |     |                    |
| Cı                  | Input capacitance                  |                                               | 25                  |     | pF                 |
| I <sub>leak</sub>   | Leakage current                    |                                               | ±1                  |     | μA                 |
|                     | Performance                        |                                               |                     |     |                    |
|                     | Resolution                         |                                               | 12                  |     | bits               |
|                     | No missing codes                   |                                               | 12                  |     | bits               |
| INL                 | Integral linearity error           |                                               |                     | ±2  | LSB <sup>(1)</sup> |
| DNL                 | Differential linearity error       |                                               | ±0.8                |     | LSB                |
|                     | Offset error                       |                                               |                     | ±3  | LSB                |
|                     | Offset error match                 |                                               | 0.15                | 1   | LSB                |
|                     | Gain error                         |                                               |                     | ±4  | LSB                |
|                     | Gain error match                   |                                               | 0.1                 | 1   | LSB                |
| V <sub>n</sub>      | Noise                              |                                               | 30                  |     | $\mu V_{rms}$      |
| PSRR                | Power-supply ripple rejection      |                                               | 70                  |     | dB                 |
| Samplin             | g Dynamics                         |                                               |                     |     | -                  |
| t <sub>conv</sub>   | Conversion time                    |                                               |                     | 12  | CLK<br>cycles      |
| t <sub>acq</sub>    | Acquisition time                   |                                               | 3                   |     | CLK<br>cycles      |
|                     | Throughput rate                    |                                               |                     | 125 | kHz                |
| t <sub>settle</sub> | Multiplexer settling time          |                                               | 500                 |     | ns                 |
| t <sub>d</sub>      | Aperture delay                     |                                               | 30                  |     | ns                 |
| t <sub>jitter</sub> | Aperture jitter                    |                                               | 100                 |     | ps                 |
| Dynamic             | Characteristics                    |                                               |                     |     |                    |
| THD                 | Total harmonic distortion (2)      | $V_{IN} = 2.5 V_{p-p}$ at 10 kHz              | -77                 | -72 | dB                 |
| SINAD               | Signal to noise + distortion ratio | $V_{IN} = 2.5 V_{p-p}$ at 10 kHz              | 68 71               |     | dB                 |
|                     | Spurious-free dynamic range        | $V_{IN} = 2.5 V_{p-p}$ at 10 kHz              | 72 78               |     | dB                 |
|                     | Channel-to-channel isolation       | $V_{IN} = 2.5 V_{p-p}$ at 50 kHz              | 100                 |     | dB                 |
| Referen             | ce Input                           |                                               |                     |     |                    |
| R <sub>I</sub>      | Resistance                         | DCLK static                                   | 5                   |     | GΩ                 |
|                     |                                    |                                               | 13                  | 40  |                    |
| I <sub>I</sub>      | Input current                      | f <sub>SAMPLE</sub> = 12.5 kHz                | 2.5                 |     | μΑ                 |
|                     |                                    | DCLK static                                   | 0.001               | 3   |                    |
| Digital II          | nput/Output                        |                                               |                     |     |                    |
| V <sub>OH</sub>     | High-level output voltage          | I <sub>OH</sub> = -250 μA                     | 0.8 V <sub>CC</sub> |     | V                  |
| V <sub>OL</sub>     | Low-level output voltage           | I <sub>OL</sub> = 250 μA                      |                     | 0.4 | V                  |
| Power S             | upply                              |                                               | •                   |     | •                  |
|                     |                                    |                                               | 280                 | 650 |                    |
| $I_{Q}$             | Quiescent current                  | f <sub>SAMPLE</sub> = 12.5 kHz                | 220                 |     | μΑ                 |
|                     |                                    | Power-down mode (3), $\overline{CS} = V_{CC}$ |                     | 3   |                    |

<sup>(1)</sup> LSB = least significant bit. With  $V_{REF}$  = 2.5 V, one LSB is 0.61 mV.

<sup>(2)</sup> First five harmonics of the test frequency
(3) Auto power-down mode (PD1 = PD0 = 0) active or SHDN = GND



## TYPICAL CHARACTERISTICS, V<sub>CC</sub> = 5 V





## TYPICAL CHARACTERISTICS, V<sub>CC</sub> = 2.7 V





## TYPICAL CHARACTERISTICS, V<sub>CC</sub> = 2.7 V (continued)



40

20

Temperature (°C)

60

80

100

-0.15

-40

-20

0

20

40

Temperature (°C)

60

80

100

-0.6

-40

-20



180

2

2.5

3

3.5

 $V_{CC}(V)$ 

4.5

5

## TYPICAL CHARACTERISTICS, V<sub>CC</sub> = 2.7 V (continued)

 $V_{CC} = 2.7 \text{ V}, T_{A} = 25 ^{\circ}\text{C}, V_{REF} = 2.5 \text{ V}, f_{SAMPLE} = 125 \text{ kHz}, f_{CLK} = 16 \times f_{SAMPLE} = 2 \text{ MHz} \text{ (unless otherwise noted)}$ 











#### APPLICATION INFORMATION

The ADS7841 is a classic successive approximation register (SAR) ADC. The architecture is based on capacitive redistribution that inherently includes a sample-and-hold function. The converter is fabricated on a 0.6-µs CMOS process.

The basic operation of the ADS7841 is shown in Figure 1. The device requires an external reference and an external clock. It operates from a single supply of 2.7 V to 5.25 V. The external reference can be any voltage between 100 mV and  $V_{CC}$ . The value of the reference voltage directly sets the input range of the converter. The average reference input current depends on the conversion rate of the ADS7841.



Figure 1. Basic Operation of the ADS7841

The analog input to the converter is differential and is provided via a four-channel multiplexer. The input can be provided in reference to a voltage on the COM pin (which is generally ground) or differentially by using two of the four input channels (CH0-CH3). The particular configuration is selectable via the digital interface.

#### **Analog Input**

Figure 2 shows a block diagram of the input multiplexer on the ADS7841. The differential input of the converter is derived from one of the four inputs in reference to the COM pin or two of the four inputs. Table 1 and Table 2 show the relationship between the A2, A1, A0, and SGL/DIF control bits and the configuration of the analog multiplexer. The control bits are provided serially via the DIN pin, see the Digital Interface section of this data sheet for more details.



Figure 2. Simplified Diagram of the Analog Input

Submit Documentation Feedback

Copyright © 2009–2012, Texas Instruments Incorporated



| A2 | A1 | A0 | CH0 | CH1 | CH2 | CH3 | COM |
|----|----|----|-----|-----|-----|-----|-----|
| 0  | 0  | 1  | +IN |     |     |     | -IN |
| 1  | 0  | 1  |     | +IN |     |     | -IN |
| 0  | 1  | 0  |     |     | +IN |     | -IN |
| 1  | 1  | 0  |     |     |     | +IN | -IN |

Table 2. Differential Channel Control (SGL/DIF low)

| A2 | A1 | A0 | CH0 | CH1 | CH2 | CH3 | COM |
|----|----|----|-----|-----|-----|-----|-----|
| 0  | 0  | 1  | +IN | -IN |     |     |     |
| 1  | 0  | 1  | -IN | +IN |     |     |     |
| 0  | 1  | 0  |     |     | +IN | -IN |     |
| 1  | 1  | 0  |     |     | -IN | +IN |     |

When the converter enters the hold mode, the voltage difference between the +IN and -IN inputs (as shown in Figure 2) is captured on the internal capacitor array. The voltage on the -IN input is limited between -0.2 V and 1.25 V, allowing the input to reject small signals that are common to both the +IN and -IN input. The +IN input has a range of -0.2 V to  $V_{CC}$  + 0.2 V.

The input current on the analog inputs depends on the conversion rate of the device. During the sample period, the source must charge the internal sampling capacitor (typically 25 pF). After the capacitor has been fully charged, there is no further input current. The rate of charge transfer from the analog source to the converter is a function of conversion rate.

### Reference Input

The external reference sets the analog input range. The ADS7841 operates with a reference in the range of 100 mV to V<sub>CC</sub>. Keep in mind that the analog input is the difference between the +IN input and the -IN input, see Figure 2. For example, in the single-ended mode, a 1.25-V reference, and with the COM pin grounded, the selected input channel (CH0-CH3) digitizes a signal in the range of 0 V to 1.25 V. If the COM pin is connected to 0.5 V, the input range on the selected channel is 0.5 V to 1.75 V.

There are several critical items concerning the reference input and its wide voltage range. As the reference voltage is reduced, the analog voltage weight of each digital output code is also reduced. This is often referred to as the LSB (least significant bit) size and is equal to the reference voltage divided by 4096. Any offset or gain error inherent in the ADC appears to increase, in terms of LSB size, as the reference voltage is reduced. For example, if the offset of a given converter is 2 LSBs with a 2.5-V reference, then it is typically 10 LSBs with a 0.5-V reference. In each case, the actual offset of the device is the same, 1.22 mV.

Likewise, the noise or uncertainty of the digitized output increases with lower LSB size. With a reference voltage of 100 mV, the LSB size is 24 µV. This level is below the internal noise of the device. As a result, the digital output code is not stable and varies around a mean value by a number of LSBs. The distribution of output codes is gaussian, and the noise can be reduced by simply averaging consecutive conversion results or applying a digital filter.

With a lower reference voltage, care should be taken to provide a clean layout including adequate bypassing, a clean (low-noise, low-ripple) power supply, a low-noise reference, and a low-noise input signal. Because the LSB size is lower, the converter is also more sensitive to nearby digital signals and electromagnetic interference.

The voltage into the V<sub>REF</sub> input is not buffered and directly drives the Capacitor Digital-to-Analog Converter (CDAC) portion of the ADS7841. Typically, the input current is 13 µA with a 2.5-V reference. This value varies by microamps depending on the result of the conversion. The reference current diminishes directly with both conversion rate and reference voltage. As the current from the reference is drawn on each bit decision, clocking the converter more quickly during a given conversion period does not reduce overall current drain from the reference.

Copyright © 2009-2012, Texas Instruments Incorporated



### **Digital Interface**

Figure 3 shows the typical operation of the ADS7841's digital interface. This diagram assumes that the source of the digital signals is a microcontroller or digital signal processor with a basic serial interface (note that the digital inputs are over-voltage tolerant up to 5.5 V, regardless of  $V_{CC}$ ). Each communication between the processor and the converter consists of eight clock cycles. One complete conversion can be accomplished with three serial communications, for a total of 24 clock cycles on the DCLK input.



24 clock cycles per conversion, 8-bit bus interface. No DCLK delay required with dedicated serial port.

Figure 3. Conversion Timing

The first eight clock cycles are used to provide the control byte via the DIN pin. When the converter has enough information about the following conversion to set the input multiplexer appropriately, it enters the acquisition (sample) mode. After three more clock cycles, the control byte is complete and the converter enters the conversion mode. At this point, the input sample-and-hold goes into the hold mode. The next twelve clock cycles accomplish the actual Analog-to-Digital conversion. A thirteenth clock cycle is needed for the last bit of the conversion result. Three more clock cycles are needed to complete the last byte (DOUT is low). These are ignored by the converter.

#### **Control Byte**

Also shown in Figure 3 is the placement and order of the control bits within the control byte. Table 3 and Table 4 give detailed information about these bits. The first bit, the 'S' bit, must always be high and indicates the start of the control byte. The ADS7841 ignores inputs on the DIN pin until the start bit is detected. The next three bits (A2-A0) select the active input channel or channels of the input multiplexer (see Table 1, Table 2, and Figure 2).

Table 3. Order of Control Bits in Control Byte

| Bit 7<br>(MSB) | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2   | Bit 1 | Bit 0<br>(LSB) |
|----------------|-------|-------|-------|-------|---------|-------|----------------|
| S              | A2    | A1    | A0    | MODE  | SGL/DIF | PD1   | PD0            |

Table 4. Descriptions of Control Bits Within Control Byte

| BIT | NAME    | DESCRIPTION                                                                                                                                                                                                                                       |
|-----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | S       | Start bit. Control byte starts with first high bit on DIN. A new control byte can start every 15th clock cycle in 12-bit conversion mode or every 11th clock cycle in 8-bit conversion mode.                                                      |
| 6-4 | A2-A0   | Channel select bits. Along with the SGL/DIF bit, these bits control the setting of the multiplexer input, see Table 1 and Table 2.                                                                                                                |
| 3   | MODE    | 12-bit/8-bit conversion select bit. If the MODE pin is high, this bit controls the number of bits for the next conversion: 12-bits (low) or 8-bits (high). If the MODE pin is low, this bit has no function and the conversion is always 12 bits. |
| 2   | SGL/DIF | Single-ended/differential select bit. Along with bits A2-A0, this bit controls the setting of the multiplexer input, see Table 1 and Table 2.                                                                                                     |
| 1-0 | PD1-PD0 | Power-down mode select bits. See Table 5 for details.                                                                                                                                                                                             |

Product Folder Links: ADS7841-Q1



The MODE bit and the MODE pin work together to determine the number of bits for a given conversion. If the MODE pin is low, the converter always performs a 12-bit conversion regardless of the state of the MODE bit. If the MODE pin is high, then the MODE bit determines the number of bits for each conversion, either 12 bits (low) or 8 bits (high).

The SGL/DIF bit controls the multiplexer input mode: either single-ended (high) or differential (low). In single-ended mode, the selected input channel is referenced to the COM pin. In differential mode, the two selected inputs provide a differential input. See Table 1, Table 2, and Figure 2 for more information. The last two bits (PD1-PD0) select the powerdown mode, as shown in Table 5. If both inputs are high, the device is always powered up. If both inputs are low, the device enters a power-down mode between conversions. When a new conversion is initiated, the device resumes normal operation instantly—no delay is needed to allow the device to power up and the very first conversion is valid.

Table 5. Power-Down Selection

| PD1 | PD0 | DESCRIPTION                                                                                                                                                                                                                                                                                         |
|-----|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | 0   | Power-down between conversions. When each conversion is finished, the converter enters a low power mode. At the start of the next conversion, the device instantly powers up to full power. There is no need for additional delays to assure full operation and the very first conversion is valid. |
| 0   | 1   | Reserved                                                                                                                                                                                                                                                                                            |
| 1   | 0   | Reserved                                                                                                                                                                                                                                                                                            |
| 1   | 1   | No power-down between conversions, device always powered.                                                                                                                                                                                                                                           |

#### 16 Clock Cycles Per Conversion

The control bits for conversion n+1 can be overlapped with conversion 'n' to allow for a conversion every 16 clock cycles, as shown in Figure 4. This figure also shows possible serial communication occurring with other serial peripherals between each byte transfer between the processor and the converter. This is possible provided that each conversion completes within 1.6ms of starting. Otherwise, the signal that has been captured on the input sample-and-hold may droop enough to affect the conversion result. In addition, the ADS7841 is fully powered while other serial communications are taking place.



A. 16 clock cycles per conversion, 8-bit bus interface. No DCLK delay required with dedicated serial port.

Figure 4. Conversion Timing



## **Digital Timing**

Figure 5, Table 6, and Table 7 provide detailed timing for the digital interface of the ADS7841.



Figure 5. Detailed Timing Diagram

Table 6. Timing Specifications,  $V_{CC}$  = 2.7 V to 3.6 V,  $T_A$  = -40°C to 85°C,  $C_{LOAD}$  = 50 pF

| SYMBOL           | DESCRIPTION                     | MIN  | MAX | UNIT |
|------------------|---------------------------------|------|-----|------|
| t <sub>ACQ</sub> | Acquisition time                | 1500 |     | ns   |
| t <sub>DS</sub>  | DIN valid prior to DCLK rising  | 100  |     | ns   |
| t <sub>DH</sub>  | DIN hold after DCLK high        | 10   |     | ns   |
| t <sub>DO</sub>  | DCLK falling to DOUT valid      |      | 200 | ns   |
| t <sub>DV</sub>  | CS falling to DOUT enabled      |      | 200 | ns   |
| t <sub>TR</sub>  | CS rising to DOUT disabled      |      | 200 | ns   |
| t <sub>CSS</sub> | CS falling to first DCLK rising | 100  |     | ns   |
| t <sub>CSH</sub> | CS rising to DCLK ignored       | 0    |     | ns   |
| t <sub>CH</sub>  | DCLK high                       | 200  |     | ns   |
| t <sub>CL</sub>  | DCLK low                        | 200  |     | ns   |
| t <sub>BD</sub>  | DCLK falling to BUSY rising     |      | 200 | ns   |
| t <sub>BDV</sub> | CS falling to BUSY enabled      |      | 200 | ns   |
| t <sub>BTR</sub> | CS rising to BUSY disabled      |      | 200 | ns   |

Table 7. Timing Specifications,  $V_{CC} = 4.75 \text{ V}$  to 5.25 V,  $T_A = -40 ^{\circ}\text{C}$  to 85°C,  $C_{LOAD} = 50 \text{ pF}$ 

| SYMBOL           | DESCRIPTION                     | MIN | MAX | UNIT |
|------------------|---------------------------------|-----|-----|------|
| t <sub>ACQ</sub> | Acquisition time                | 900 |     | ns   |
| t <sub>DS</sub>  | DIN valid prior to DCLK rising  | 50  |     | ns   |
| t <sub>DH</sub>  | DIN hold after DCLK high        | 10  |     | ns   |
| t <sub>DO</sub>  | DCLK falling to DOUT valid      |     | 100 | ns   |
| t <sub>DV</sub>  | CS falling to DOUT enabled      |     | 70  | ns   |
| t <sub>TR</sub>  | CS rising to DOUT disabled      |     | 70  | ns   |
| t <sub>CSS</sub> | CS falling to first DCLK rising | 50  |     | ns   |
| t <sub>CSH</sub> | CS rising to DCLK ignored       | 0   |     | ns   |
| t <sub>CH</sub>  | DCLK high                       | 150 |     | ns   |
| t <sub>CL</sub>  | DCLK low                        | 150 |     | ns   |
| t <sub>BD</sub>  | DCLK falling to BUSY rising     |     | 100 | ns   |
| t <sub>BDV</sub> | CS falling to BUSY enabled      |     | 70  | ns   |
| t <sub>BTR</sub> | CS rising to BUSY disabled      |     | 70  | ns   |

Submit Documentation Feedback

Copyright © 2009–2012, Texas Instruments Incorporated



#### 15 Clock Cycles Per Conversion

Figure 6 provides the fastest way to clock the ADS7841. This method does not work with the serial interface of most microcontrollers and digital signal processors as they are generally not capable of providing 15 clock cycles per serial transfer. However, this method could be used with field programmable gate arrays (FPGAs) or application specific integrated circuits (ASICs). Note that this effectively increases the maximum conversion rate of the converter beyond the values given in the specification tables, which assume 16 clock cycles per conversion.



Figure 6. Maximum Conversion Rate, 15 Clock Cycles Per Conversion

#### **Data Format**

The ADS7841 output data is in straight binary format, as shown in Figure 7. This figure shows the ideal output code for the given input voltage and does not include the effects of offset, gain, or noise.



Voltage at converter input, after multiplexer: +IN - (-IN). See Figure 2.

Figure 7. Ideal Input Voltages and Output Codes

#### 8-Bit Conversion

The ADS7841 provides an 8-bit conversion mode that can be used when faster throughput is needed and the digital result is not as critical. By switching to the 8-bit mode, a conversion is complete four clock cycles earlier. This could be used in conjunction with serial interfaces that provide a 12-bit transfer or two conversions could be accomplished with three 8-bit transfers. Not only does this shorten each conversion by four bits (25% faster throughput), but each conversion can actually occur at a faster clock rate. This is because the internal settling time of the ADS7841 is not as critical, settling to better than 8 bits is all that is needed. The clock rate can be as much as 50% faster. The faster clock rate and fewer clock cycles combine to provide a 2x increase in conversion rate.

Copyright © 2009-2012, Texas Instruments Incorporated



### **Power Dissipation**

There are three power modes for the ADS7841: full power (PD1-PD0 = 11b), auto power-down (PD1-PD0 = 00b), and shutdown (SHDN low). The affects of these modes varies depending on how the ADS7841 is being operated. For example, at full conversion rate and 16 clocks per conversion, there is very little difference between full power mode and auto power-down. Likewise, if the device has entered auto power-down, a shutdown (SHDN low) does not lower power dissipation.

When operating at full-speed and 16-clocks per conversion (see Figure 4), the ADS7841 spends most of its time acquiring or converting. There is little time for auto power-down, assuming that this mode is active. Thus, the difference between full power mode and auto power-down is negligible. If the conversion rate is decreased by simply slowing the frequency of the DCLK input, the two modes remain approximately equal. However, if the DCLK frequency is kept at the maximum rate during a conversion, but conversion are simply done less often, then the difference between the two modes is dramatic. Figure 8 shows the difference between reducing the DCLK frequency ("scaling" DCLK to match the conversion rate) or maintaining DCLK at the highest frequency and reducing the number of conversion per second. In the later case, the converter spends an increasing percentage of its time in power-down mode (assuming the auto power-down mode is active).



A. Directly scaling the frequency of DCLK with sample rate or keeping DCLK at the maximum possible frequency

Figure 8. Supply Current vs Sample Rate

If DCLK is active and  $\overline{\text{CS}}$  is low while the ADS7841 is in auto power-down mode, the device continues to dissipate some power in the digital logic. The power can be reduced to a minimum by keeping  $\overline{\text{CS}}$  high. The differences in supply current for these two cases are shown in Figure 9.



A. Varied with state of CS

Figure 9. Supply Current vs Sample Rate



Operating the ADS7841 in auto power-down mode results in the lowest power dissipation, and there is no conversion time "penalty" on power-up. The very first conversion is valid. SHDN can be used to force an immediate power-down.

### **PCB Layout**

For optimum performance, care should be taken with the physical layout of the ADS7841 circuitry. This is particularly true if the reference voltage is low and/or the conversion rate is high.

The basic SAR architecture is sensitive to glitches or sudden changes on the power supply, reference, ground connections, and digital inputs that occur just prior to latching the output of the analog comparator. Thus, during any single conversion for an n-bit SAR converter, there are n "windows" in which large external transient voltages can easily affect the conversion result. Such glitches might originate from switching power supplies, nearby digital logic, and high power devices. The degree of error in the digital output depends on the reference voltage, layout, and the exact timing of the external event. The error can change if the external event changes in time with respect to the DCLK input.

With this in mind, power to the ADS7841 should be clean and well bypassed. A 0.1- $\mu$ F ceramic bypass capacitor should be placed as close to the device as possible. In addition, a 1- $\mu$ F to 10- $\mu$ F capacitor and a  $5\Omega$  or  $10\Omega$  series resistor may be used to low-pass filter a noisy supply.

The reference should be similarly bypassed with a 0.1-µF capacitor. Again, a series resistor and large capacitor can be used to low-pass filter the reference voltage. If the reference voltage originates from an op amp, make sure that it can drive the bypass capacitor without oscillation (the series resistor can help in this case). The ADS7841 draws very little current from the reference on average, but it does place larger demands on the reference circuitry over short periods of time (on each rising edge of DCLK during a conversion).

The ADS7841 architecture offers no inherent rejection of noise or voltage variation in regards to the reference input. This is of particular concern when the reference input is tied to the power supply. Any noise and ripple from the supply appears directly in the digital results. While high-frequency noise can be filtered out as discussed in the previous paragraph, voltage variation due to line frequency (50 Hz or 60 Hz) can be difficult to remove.

The GND pin should be connected to a clean ground point. In many cases, this is the "analog" ground. Avoid connections that are too near the grounding point of a microcontroller or digital signal processor. If needed, run a ground trace directly from the converter to the power supply entry point. The ideal layout includes an analog ground plane dedicated to the converter and associated analog circuitry.



## **REVISION HISTORY**

|         |      |            |   |              |                |      |            | _                     |
|---------|------|------------|---|--------------|----------------|------|------------|-----------------------|
| Change  | from | Pavisian   | R | (September   | 2011           | 1 +~ | Pavision   | $\boldsymbol{\Gamma}$ |
| Changes |      | 1764121011 | ם | (Septeilibei | , <b>2</b> 011 | , 10 | IZEAISIOII | v                     |

Page

 Deleted package column from Ordering Information table; changed top-side marking of ADS7841EIDBQRQ1 from ADS7841E to S7841E and changed top-side marking for ADS7841ESQDBQRQ1 from ADS7841S to S7841S.



## PACKAGE OPTION ADDENDUM

10-Dec-2020

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| ADS7841EIDBQRQ1  | ACTIVE | SSOP         | DBQ                | 16   | 2500           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR |              | S7841E                  | Samples |
| ADS7841ESQDBQRQ1 | ACTIVE | SSOP         | DBQ                | 16   | 2500           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 125   | S7841S                  | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



## **PACKAGE OPTION ADDENDUM**

10-Dec-2020

#### OTHER QUALIFIED VERSIONS OF ADS7841-Q1:

Catalog: ADS7841

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

## PACKAGE MATERIALS INFORMATION

www.ti.com 28-Sep-2012

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ADS7841EIDBQRQ1  | SSOP            | DBQ                | 16 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| ADS7841ESQDBQRQ1 | SSOP            | DBQ                | 16 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

www.ti.com 28-Sep-2012



\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ADS7841EIDBQRQ1  | SSOP         | DBQ             | 16   | 2500 | 367.0       | 367.0      | 35.0        |
| ADS7841ESQDBQRQ1 | SSOP         | DBQ             | 16   | 2500 | 367.0       | 367.0      | 35.0        |



SHRINK SMALL-OUTLINE PACKAGE



### NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 inch, per side.
- 4. This dimension does not include interlead flash.5. Reference JEDEC registration MO-137, variation AB.



SHRINK SMALL-OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SHRINK SMALL-OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Analog to Digital Converters - ADC category:

Click to view products by Texas Instruments manufacturer:

Other Similar products are found below:

AD9235BCPZRL7-40 HT7316ARQZ ES7201 AD7266BSUZ-REEL CLM2543IDW CLM2543CDW LTC2484IDD#TRPBF MS5195T

ADS9224RIRHBR AD7779ACPZ-RL AD7714YRUZ-REEL AD7608BSTZ-RL LTC2447IUHF#PBF AD7606BBSTZ-RL AD7712ARZ
REEL AD2S1210BSTZ-RL7 AD7711ARZ-REEL7 AD7172-2BRUZ-RL LTC2485CDD#TRPBF AD7609BSTZ-RL AD7675ASTZRL

AD7091R-4BCPZ-RL7 AD7367BRUZ-5-RL7 AD7771BCPZ-RL CLM2543CDWR HT7106ARTZ LM331N-HXY RS1473XTQC16

RS1472XTQC16 ICL7106CM44 ADS6244IRGZR ADS1274IPAPR ADS8568SPMR ADS1260BIRHBR LTC2325IUKG-16#PBF AD4032
24BBCZ ADS7864YB/2K ADS125H02IRHBR AD4030-24BBCZ TM7711-DIP8 AD7380-4BCPZ ADS117L11IRUKR GC7129BF

GC7140CF ADX112AQFN10 AD7278BUJZ-REEL7 AD7124-8BBCPZ-RL LTC1856IG#TRPBF AD7768BSTZ-RL ADS9226IRHBR