#### ADS124S06, ADS124S08 ZHCSFP3C - AUGUST 2016-REVISED JUNE 2017 # ADS124S0x具有 PGA 和电压基准的低功耗、低噪声、高集成度 6 通道及 12 通道 4kSPS、24 位 Λ-Σ ADC #### 1 特性 - 低功耗: 低至 280µA - 低噪声可编程增益放大器 (PGA): 19nV<sub>RMS</sub>(增益 = 128 时) - 可编程增益: 1 至 128 - 可编程数据传输速率: 2.5SPS 至 4kSPS - 采用低延迟数字滤波器,在 ≤ 20SPS 时实现 50Hz 和 60Hz 同步抑制 - 具有 12 路 (ADS124S08) 或 6 路 (ADS124S06) 独立可选输入的模拟多路复用器 - 两个匹配且可编程的传感器激励电流源: 10μA 至 2000μA - 内部基准: 2.5V, 最大漂移为 10ppm/°C - 内部振荡器: 4.096MHz, 精度为 1.5% - 内部温度传感器 - 扩展型故障检测电路 - 自偏移校准与系统校准 - 4 个通用 I/O - 串行外设接口 (SPI) 兼容接口,可选用循环冗余校验 (CRC) - 模拟电源: 单极(2.7V 到 5.25V) 或双极(±2.5V) - 数字电源: 2.7V 到 3.6V - 工作温度: -50°C 至 +125°C # 2 应用 - 传感器和变送器: 温度、压力、应力,流量 - 可编程逻辑控制器 (PLC) 和分布式控制系统 (DCS) 模拟输入模块 - 温度控制器 - 人工气候室,工业烘箱 #### 3 说明 ADS124S06 和 ADS124S08 均为高精度 24 位 $\Delta$ -Σ 模数转换器 (ADC),兼具低功耗特性与多种集成 特性,能够降低系统成本并减少小型传感器信号测量 应用 中的组件数。 这两款 ADC 均配有可配置的数字滤波器,能够在嘈杂的工业环境中提供低延迟转换结果和 50Hz 或 60Hz 噪声抑制。可编程增益放大器 (PGA) 具备低噪声特性,并且可提供 1 到 128 的增益,能够为电阻桥或热电偶应用放大低幅值 信号,SN65HVD101 和 'HVD102 采用 20 引脚 RGB 封装 (4 mm × 3.5 mm QFN)。此外,这两款器件还集成有一个低漂移 2.5V 电压基准,减小了印刷电路板 (PCB) 面积。最后还有两个可编程的激励电流源 (IDAC),便于提供准确的电阻式温度检测器 (RTD) 偏置。 输入多路复用器支持适用于 ADS124S08 的 12 路输入和适用于 ADS124S06 的 6 路输入。这些输入能够以任意组合形式连接到 ADC,从而提高设计灵活性。此外,这两款器件还 包含 传感器烧毁检测、热电偶电压偏置和系统监视等功能以及四个通用 I/O。 这两款器件采用超薄四方扁平无引线 (VQFN)-32 或薄型四方扁平 (TQFP)-32 封装。 ### 器件信息 | 订货编号 | 封装 (引脚) | 封装尺寸 | |-----------|-----------|---------------| | ADC40400 | TQFP (32) | 5.0mm × 5.0mm | | ADS124S0x | VQFN (32) | 5.0mm × 5.0mm | ### 功能方框图 Copyright © 2016, Texas Instruments Incorporated # 目录 | 1 | 特性1 | | 9.6 Register Map | 72 | |---|--------------------------------------|----|--------------------------------|-----| | 2 | 应用1 | 10 | Application and Implementation | 86 | | 3 | 说明 1 | | 10.1 Application Information | 86 | | 4 | 修订历史记录 3 | | 10.2 Typical Application | 91 | | 5 | Device Family Comparison Table 5 | | 10.3 Do's and Don'ts | 95 | | 6 | Pin Configuration and Functions5 | 11 | Power Supply Recommendations | 98 | | 7 | Specifications7 | | 11.1 Power Supplies | 98 | | • | 7.1 Absolute Maximum Ratings 7 | | 11.2 Power-Supply Sequencing | 98 | | | 7.2 ESD Ratings | | 11.3 Power-On Reset | 98 | | | 7.3 Recommended Operating Conditions | | 11.4 Power-Supply Decoupling | 98 | | | 7.4 Thermal Information | 12 | Layout | 99 | | | 7.5 Electrical Characteristics | | 12.1 Layout Guidelines | 99 | | | 7.6 Timing Characteristics | | 12.2 Layout Example | 100 | | | 7.7 Switching Characteristics | 13 | 器件和文档支持 | 101 | | | 7.8 Typical Characteristics | | 13.1 器件支持 | | | 8 | Parameter Measurement Information | | 13.2 文档支持 | | | 0 | | | 13.3 相关链接 | 101 | | _ | 8.1 Noise Performance | | 13.4 接收文档更新通知 | 101 | | 9 | Detailed Description | | 13.5 社区资源 | | | | 9.1 Overview | | 13.6 商标 | | | | 9.2 Functional Block Diagram | | | | | | 9.3 Feature Description31 | | 13.7 静电放电警告 | | | | 9.4 Device Functional Modes | | 13.8 Glossary | | | | 9.5 Programming | 14 | 机械、封装和可订购信息 | 102 | # 4 修订历史记录 注: 之前版本的页码可能与当前版本有所不同。 ### Changes from Revision B (November 2016) to Revision C **Page** | • | Added note to Pin Configuration and Functions section | 5 | |---|----------------------------------------------------------------------------------------------------------------------------------|------| | • | Added TQFP package to test conditions of first row and added second row to Internal Voltage Reference, <i>Accuracy</i> parameter | . 11 | | • | Changed typical specification of Reference noise parameter from 17.5 $\mu V_{PP}$ to 9 $\mu V_{PP}$ | . 11 | | • | 已更改 DRDY trace of START Command Timing Requirements figure | . 16 | | • | 已更改 Typical Characteristics section | . 17 | | • | 已更改 values in Table 1 | . 24 | | • | 已更改 values in Table 3 | . 25 | | • | 已添加 footnote 1 to Table 5 | . 26 | | • | 已更改 values in Table 5 | . 26 | | • | 已添加 footnote 1 to Table 5 and Table 6 | . 26 | | • | 已更改 values in Table 7 | . 27 | | • | 已添加 last paragraph to PGA Input-Voltage Requirements section | . 34 | | • | 己添加 when the internal reference voltage is enabled to fifth sentence of Internal Reference section | . 36 | | • | 己添加 last paragraph to Low-Latency Filter Frequency Response section | . 38 | | • | 已更改 footnotes 1 and 3 of Table 13 | . 42 | | • | 已添加 link to ADS1x4S0x design calculator to Sinc³ Filter Frequency Response section | . 43 | | • | 已更改 footnotes 1 and 3 of Table 15 | | | • | 已更改 footnotes 1 and 3 of Table 18 | . 48 | | • | 已更改 footnotes 1 and 3 of Table 19 | | | • | 已更改 IDAC routing description in IDAC Block Diagram figure | . 50 | # 修订历史记录 (接下页) | 15 | | | |----|------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | • | 已添加 last sentence to first paragraph of PGA Output Voltage Rail Monitors section | 53 | | • | 已更改 third sentence in last paragraph of WREG section for clarity | 68 | | • | 已添加 footnote 1 to GPIO Configuration Register section | 85 | | • | 已更改 cross-reference in last paragraph of <i>External Reference and Ratiometric Measurements</i> section to point to the <i>Typical Application</i> section | 88 | | • | 已添加 last sentence to second paragraph of Unused Inputs and Outputs section | 89 | | • | 已添加 Send the RDATA command; to Pseudo Code Example section | 90 | | • | 已更改 Internal Reference block text to 2.5-V Reference and deleted connection dot from AVSS-SW pin in 3-Wire RTD Application figure | 91 | | • | 已更改 3-Wire RTD Measurement with Lead-Wire Compensation section title to Register Settings | 94 | | • | 已添加 on all other analog inputs to first sentence of sixth bullet in Do's and Don'ts section | 96 | | • | 已更改 second sentence of <i>Power-Supply Decoupling</i> section for clarity | 98 | | • | 已添加 器件支持 部分 | 101 | | | | | | Cł | hanges from Revision A (August 2016) to Revision B | Page | | • | 已发布为量产数据 | 1 | # 5 Device Family Comparison Table | PRODUCT | RESOLUTION (Bits) | NUMBER OF INPUTS | |-----------|-------------------|------------------| | ADS124S08 | 24 | 12 analog inputs | | ADS124S06 | 24 | 6 analog inputs | | ADS114S08 | 16 | 12 analog inputs | | ADS114S06 | 16 | 6 analog inputs | # 6 Pin Configuration and Functions NOTE: The analog input functions (AIN6-AIN11) are not available on pins 19 to 22, 31, and 32 for the ADS124S06. ### **Pin Functions** | | PIN | | | | | |-----|-------------|---------------------|------------------------------------------------------------------------------------------------------------------------------|--|--| | NO. | NAME | FUNCTION | DESCRIPTION <sup>(1)</sup> | | | | 1 | AINCOM | Analog input | Common analog input for single-ended measurements | | | | 2 | AIN5 | Analog input | Analog input 5 | | | | 3 | AIN4 | Analog input | Analog input 4 | | | | 4 | AIN3 | Analog input | Analog input 3 | | | | 5 | AIN2 | Analog input | Analog input 2 | | | | 6 | AIN1 | Analog input | Analog input 1 | | | | 7 | AIN0 | Analog input | Analog input 0 | | | | 8 | START/SYNC | Digital input | Start conversion | | | | 9 | CS | Digital input | Chip select; active low | | | | 10 | DIN | Digital input | Serial data input | | | | 11 | SCLK | Digital input | Serial clock input | | | | 12 | DOUT/DRDY | Digital output | Serial data output combined with data ready; active low | | | | 13 | DRDY | Digital output | Data ready; active low | | | | 14 | DGND | Digital ground | Digital ground | | | | 15 | IOVDD | Digital supply | Digital I/O power supply. In case IOVDD is not tied to DVDD, connect a 100-nF (or larger) capacitor to DGND. | | | | 16 | DVDD | Digital supply | Digital core power supply. Connect a 100-nF (or larger) capacitor to DGND. | | | | 17 | CLK | Digital input | External clock input. Connect to DGND to use the internal oscillator. | | | | 18 | RESET | Digital input | Reset; active low | | | | 19 | GPIO3/AIN11 | Analog input/output | General-purpose I/O <sup>(2)</sup> ; analog input 11 (ADS124S08 only) | | | | 20 | GPIO2/AIN10 | Analog input/output | General-purpose I/O <sup>(2)</sup> ; analog input 10 (ADS124S08 only) | | | | 21 | GPIO1/AIN9 | Analog input/output | General-purpose I/O <sup>(2)</sup> ; analog input 9 (ADS124S08 only) | | | | 22 | GPIO0/AIN8 | Analog input/output | General-purpose I/O <sup>(2)</sup> ; analog input 8 (ADS124S08 only) | | | | 23 | REFOUT | Analog output | Positive voltage reference output. Connect a 1-μF to 47-μF capacitor to REFCOM if the internal voltage reference is enabled. | | | | 24 | REFCOM | Analog output | Negative voltage reference output. Connect to AVSS. | | | | 25 | NC | _ | Leave unconnected or connect to AVSS | | | | 26 | AVDD | Analog supply | Positive analog power supply. Connect a 330-nF (or larger) capacitor to AVSS. | | | | 27 | AVSS | Analog supply | Negative analog power supply | | | | 28 | AVSS-SW | Analog supply | Negative analog power supply; low-side switch. Connect to AVSS. | | | | 29 | REFN0 | Analog input | Negative external reference input 0 | | | | 30 | REFP0 | Analog input | Positive external reference input 0 | | | | 31 | REFN1/AIN7 | Analog input | Negative external reference input 1; analog input 7 (ADS124S08 only) | | | | 32 | REFP1/AIN6 | Analog input | Positive external reference input 1; analog input 6 (ADS124S08 only) | | | | | Thermal pad | _ | RHB package only. Thermal power pad. Connect to AVSS. | | | <sup>(1)</sup> See the *Unused Inputs and Outputs* section for details on how to connect unused pins. (2) General-purpose inputs and outputs use logic levels based on the analog supply. # 7 Specifications # 7.1 Absolute Maximum Ratings<sup>(1)</sup> | | 5 | MIN | MAX | UNIT | | |-----------------------|-----------------------------------------------------|------------|-------------|-------|--| | Power-supply voltage | AVDD to AVSS | -0.3 | 5.5 | | | | | AVSS to DGND | -2.8 | 0.3 | V | | | | DVDD to DGND | -0.3 | 3.9 | V | | | | IOVDD to DGND | -0.3 | 5.5 | | | | Analog input voltage | AINx, GPIOx, REFPx, REFNx, REFCOM | AVSS - 0.3 | AVDD + 0.3 | V | | | Digital input voltage | CS, SCLK, DIN, DOUT/DRDY, DRDY, START, RESET, CLK | DGND - 0.3 | IOVDD + 0.3 | V | | | Input ourront | Continuous, AVSS-SW, REFN0, REFOUT | -100 | 100 | ^ | | | Input current | Continuous, all other pins except power-supply pins | -10 | 10 | mA mA | | | Tomporatura | Junction, T <sub>J</sub> | | 150 | °C | | | Temperature | Storage, T <sub>stg</sub> | -60 | 150 | C | | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # 7.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------| | \ <u>\</u> | Flootroptotic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±2500 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. # 7.3 Recommended Operating Conditions over operating ambient temperature range (unless otherwise noted) | | | | MIN | NOM | MAX | UNIT | |---------------------|---------------------------------------|---------------------------------------|----------------------------------------------------|-----------------|--------------------------------------------------|------| | POWER | SUPPLY | | | | | | | | | AVDD to AVSS | 2.7 | | 5.25 | | | | Analog power supply | AVSS to DGND | -2.625 | 0 | 0.05 | V | | | | AVDD to DGND | 1.5 | | 5.25 | | | | Digital core power supply | DVDD to DGND | 2.7 | | 3.6 | V | | | Digital IO power supply | IOVDD to DGND | DVDD | | 5.25 | V | | ANALOG | S INPUTS <sup>(1)</sup> | | , | | <u>"</u> | | | | | PGA bypassed | AVSS - 0.05 | | AVDD + 0.05 | | | V <sub>(AINx)</sub> | Absolute input voltage <sup>(2)</sup> | PGA enabled, gain = 1 to 16 | AVSS + 0.15 + V <sub>INMAX</sub> ·(Gain – 1) / 2 | V <sub>II</sub> | AVDD - 0.15 -<br><sub>IMAX</sub> ·(Gain -1) / 2 | ٧ | | | | PGA enabled, gain = 32 to 128 | AVSS + 0.15 +<br>15.5· V <sub>INMAX</sub> | | AVDD - 0.15 -<br>15.5· V <sub>INMAX</sub> | | | V <sub>IN</sub> | Differential input voltage | $V_{IN} = V_{AINP} - V_{AINN}$ | –V <sub>REF</sub> / Gain | | V <sub>REF</sub> / Gain | V | | VOLTAG | E REFERENCE INPUTS(3) | | | | | | | V <sub>REF</sub> | Differential reference input voltage | $V_{REF} = V_{(REFPx)} - V_{(REFNx)}$ | 0.5 | AVDD - AVSS | | V | | | Absolute negative reference | Negative reference buffer disabled | AVSS - 0.05 | | V <sub>(REFPx)</sub> – 0.5 | V | | $V_{(REFNx)}$ | voltage | Negative reference buffer enabled | AVSS | | V <sub>(REFPx)</sub> – 0.5 | V | | | Absolute positive reference | Positive reference buffer disabled | V <sub>(REFNx)</sub> + 0.5 | | AVDD + 0.05 | V | | $V_{(REFPx)}$ | voltage | Positive reference buffer enabled | V <sub>(REFNx)</sub> + 0.5 | | AVDD | V | | EXTERN | AL CLOCK SOURCE <sup>(4)</sup> | | | | | | | f <sub>CLK</sub> | External clock frequency | | 2 | 4.096 | 4.5 | MHz | | | Duty cycle | | 40% | 50% | 60% | | | GENERA | AL-PURPOSE INPUTS (GPIOs) | | | | | | | | Input voltage | | AVSS - 0.05 | | AVDD + 0.05 | V | | DIGITAL | INPUTS (Other than GPIOs) | | | | | | | | Input voltage | | DGND | | IOVDD | V | | TEMPER | ATURE RANGE | | | | | | | T <sub>A</sub> | Operating ambient temperature | | -50 | | 125 | °C | <sup>(1)</sup> AIN<sub>P</sub> and AIN<sub>N</sub> denote the positive and negative inputs of the PGA. Any of the available analog inputs (AINx) can be selected as either AIN<sub>P</sub> or AIN<sub>N</sub> by the input multiplexer. $V_{INMAX}$ denotes the maximum differential input voltage, $V_{IN}$ , that is expected in the application. $|V_{INMAX}|$ can be smaller than $V_{REF}$ / Gain. REFPx and REFNx denote one of the two available external differential reference input pairs. An external clock is not required when the internal oscillator is used. #### 7.4 Thermal Information | | normal information | | | | |------------------------|----------------------------------------------|------------|------------|------| | | | ADS124S06 | | | | | THERMAL METRIC <sup>(1)</sup> | VQFN (RHB) | TQFP (PBS) | UNIT | | | | 32 PINS | 32 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 45.2 | 75.5 | °C/W | | R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance | 28.3 | 17.1 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 15.8 | 28.5 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 0.4 | 0.4 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 15.7 | 28.3 | °C/W | | R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | 2.3 | n/a | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. # 7.5 Electrical Characteristics | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------|----------------------------------|-----------------------------------------------------------------------------------------------|--------------------|-----------------------------------------------------------------------|------------|--------------------| | ANAL | OG INPUTS | | | | | | | | Absolute input current | PGA bypassed,<br>AVSS + 0.1 V $\leq$ V <sub>(AINx)</sub> $\leq$ AVDD - 0.1 V | | 0.5 | | nA | | | Absolute input current | PGA enabled, all gains, $V_{(AINx)MIN} \le V_{(AINx)MAX}$ | -2 | 0.1 | 2 | IIA | | | Absolute input current drift | PGA bypassed,<br>AVSS + 0.1 V $\leq$ V <sub>(AINx)</sub> $\leq$ AVDD - 0.1 V | | 2 | | pA/°C | | | Absolute input current unit | PGA enabled, all gains, $V_{(AINx)MIN} \le V_{(AINx)MAX}$ | | 2 | | pA/ C | | | Differential input ourrent | PGA bypassed, $V_{CM} = AVDD / 2$ , $-V_{REF} \le V_{IN} \le V_{REF}$ | | 1 | | nA/V | | | Differential input current | PGA enabled, all gains, $V_{CM} = AVDD / 2$ , $-V_{REF} / Gain \le V_{IN} \le V_{REF} / Gain$ | -1 | 0.02 | 1 | nA | | | Differential input current drift | PGA bypassed, $V_{CM} = AVDD / 2$ , $-V_{REF} \le V_{IN} \le V_{REF}$ | | 3 | | pA/°C | | | Differential input current unit | PGA enabled, all gains, $V_{CM} = AVDD / 2$ , $-V_{REF} / Gain \le V_{IN} \le V_{REF} / Gain$ | | 1 | | pA/ C | | PGA | | | | | | | | | Gain settings | | | 1, 2, 4, 8, 16,<br>32, 64, 128 | | | | | Startup time | Enabling the PGA in conversion mode | | 190 | | μs | | SYSTI | EM PERFORMANCE | | | | | | | | Resolution (no missing codes) | | 24 | | | Bits | | DR | Data rate | | 20 | 5, 5, 10, 16.6,<br>0, 50, 60, 100,<br>200, 400, 800,<br>0, 2000, 4000 | | SPS | | | | PGA bypassed, V <sub>CM</sub> = AVDD / 2 | | 1 | 10 | | | INL | Integral poplinearity (best fit) | PGA enabled, gain = 1 to 8, V <sub>CM</sub> = AVDD / 2 | | 2 | 15 | ppm <sub>FSR</sub> | | IIVL | Integral nonlinearity (best fit) | PGA enabled, gain = 16 to 128, $V_{CM}$ = AVDD / 2, $T_A$ = -40°C to +85°C | | 3 | 15 | PPITIFSR | | | | T <sub>A</sub> = 25°C, PGA bypassed | -120 | 20 | 120 | | | | | T <sub>A</sub> = 25°C, PGA enabled, gain = 1 to 8 | -120 / Gain | 20 / Gain | 120 / Gain | | | | | T <sub>A</sub> = 25°C, PGA enabled, gain = 16 to 128 | -15 | 2 | 15 | | | V <sub>IO</sub> | Input offset voltage | T <sub>A</sub> = 25°C, PGA bypassed, after internal offset calibration | On the order of se | noise <sub>PP</sub> at the<br>t DR and gain | | μV | | •10 | input oncot voltage | T <sub>A</sub> = 25°C, PGA enabled, gain = 1 to 128, after internal offset calibration | On the order of se | noise <sub>PP</sub> at the<br>t DR and gain | | μ. | | | | T <sub>A</sub> = 25°C, PGA bypassed, global chop enabled | -2 | 0.2 | 2 | | | | | T <sub>A</sub> = 25°C, PGA enabled, gain = 1 to 128, global chop enabled | -2 | 0.2 | 2 | | | | | $T_A = -40$ °C to +85°C, PGA bypassed | <b>–</b> 75 | 10 | 75 | | | | | $T_A = -40$ °C to +85°C, PGA enabled, gain = 1 to 128 | -100 | 15 | 100 | | | | | PGA bypassed | -75 | 10 | 75 | | | | Offset drift | PGA enabled, gain = 1 to 8 | -200 | 15 | 200 | nV/°C | | | | PGA enabled, gain = 16 to 128 | -150 | 15 | 150 | | | | | PGA bypassed, global chop enabled | -10 | 2 | 10 | | | | | PGA enabled, gain = 1 to 128, global chop enabled | -10 | 2 | 10 | | | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|-----|-----|--------|------------| | SYSTEM | // PERFORMANCE (continued) | | | | | | | | | T <sub>A</sub> = 25°C, PGA bypassed | | 40 | 120 | | | | Gain error <sup>(1)</sup> | T <sub>A</sub> = 25°C, PGA enabled, gain = 1 to 32 | | 40 | 120 | ppm | | | | T <sub>A</sub> = 25°C, PGA enabled, gain = 64 and 128 | | 40 | 200 | | | Coin drift(1) | $T_A = -40$ °C to +85°C, PGA bypassed | | 0.5 | 1 | | | | | $T_A = -40$ °C to +85°C, PGA enabled, gain = 1 to 128 | | 0.5 | 2 | ppm/°C | | | Gain drift <sup>(1)</sup> | | PGA bypassed | | 0.5 | 1 | ррпі/ С | | | | PGA enabled, gain = 1 to 128 | | 1 | 4 | | | | Noise (input-referred) (2) | PGA enabled, gain = 128, DR = 2.5 SPS, sinc <sup>3</sup> filter | | 19 | | $nV_{RMS}$ | | | | $f_{IN}$ = 50 Hz or 60 Hz (±1 Hz), DR = 10 SPS, sinc <sup>3</sup> filter | 88 | | | | | | | $f_{IN}$ = 50 Hz or 60 Hz (±1 Hz), DR = 10 SPS,<br>sinc <sup>3</sup> filter, external $f_{CLK}$ = 4.096 MHz | 102 | | | _ | | | | f <sub>IN</sub> = 50 Hz or 60 Hz (±1 Hz), DR = 20 SPS, low-latency filter | 79 | | | | | NMRR | Normal-mode rejection ratio <sup>(3)</sup> | $f_{\rm IN}$ = 50 Hz or 60 Hz (±1 Hz), DR = 20 SPS, low-latency filter, external $f_{\rm CLK}$ = 4.096 MHz | 95 | | | dB | | | | $f_{IN} = 50 \text{ Hz (\pm 1 Hz)}, DR = 50 SPS, sinc}^3 \text{ filter}$ | 87 | | | | | | | $f_{\text{IN}}$ = 50 Hz (±1 Hz), DR = 50 SPS,<br>sinc <sup>3</sup> filter, external $f_{\text{CLK}}$ = 4.096 MHz | 101 | | | | | | | $f_{IN} = 60 \text{ Hz } (\pm 1 \text{ Hz}), DR = 60 \text{ SPS}, \text{ sinc}^3 \text{ filter}$ | 89 | | | | | | | $f_{\text{IN}}$ = 60 Hz (±1 Hz), DR = 60 SPS,<br>sinc <sup>3</sup> filter, external $f_{\text{CLK}}$ = 4.096 MHz | 105 | | | | | | | At dc | 110 | 120 | | | | CMRR | Common-mode rejection ratio | $f_{CM}$ = 50 Hz or 60 Hz (±1 Hz),<br>DR = 2.5 SPS to 10 SPS, sinc <sup>3</sup> filter | 120 | 130 | | dB | | | | $\rm f_{CM}=50~Hz~or~60~Hz~(\pm1~Hz), \\ \rm DR=2.5~SPS,~5~SPS,~10~SPS,~20~SPS,~low-latency~filter$ | 115 | 125 | | | | | | AVDD at dc | 90 | 105 | | | | PSRR | Power-supply rejection ratio | AVDD at 50 Hz or 60 Hz | 100 | 115 | | dB | | | | DVDD at dc | 100 | 115 | | | | | | | | | | | <sup>(1)</sup> Excluding error of voltage reference. <sup>(2)</sup> See the *Noise Performance* section for more information. <sup>(3)</sup> See the 50-Hz and 60-Hz Line Cycle Rejection section for more information. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|--------------------------------|--------------------------------------------------------------------------------------------------|--------|--------------------------------------------------|------------|--------------| | VOLTA | GE REFERENCE INPUTS | | | | | | | | Absolute input current | Reference buffers disabled, external V <sub>REF</sub> = 2.5 V, REFP1/REFN1 inputs | -6 | 4 | 6 | μA/V | | | Absolute input current | Reference buffers enabled, external V <sub>REF</sub> = 2.5 V, REFP1/REFN1 inputs | -15 | 5 | 15 | nA | | INTERN | NAL VOLTAGE REFERENCE | | | | | | | $V_{REF}$ | Output voltage | | | 2.5 | | V | | | Accuracy | T <sub>A</sub> = 25°C, TQFP package | -0.05% | ±0.01% | 0.05% | | | | Accuracy | T <sub>A</sub> = 25°C, VQFN package | -0.1% | ±0.01% | 0.1% | | | | Tomporatura drift | $T_A = -40$ °C to +85°C | | 2.5 | 8 | nnm/°C | | | Temperature drift | T <sub>A</sub> = -50°C to +125°C | | 3 | 10 | ppm/°C | | | Outrat sussess | AVDD = 2.7 V to 3.3 V, sink and source | -5 | | 5 | Δ | | | Output current | AVDD = 3.3 V to 5.25 V, sink and source | -10 | | 10 | mA | | | Short-circuit current limit | Sink and source | | 70 | 100 | mA | | PSRR | Power-supply rejection ratio | AVDD at dc | | 85 | | dB | | | | AVDD = 2.7 V to 3.3 V,<br>load current = –5 mA to 5 mA | | 8 | | \//m. A | | | Load regulation | AVDD = 3.3 V to 5.25 V,<br>load current = -10 mA to 10 mA | | 8 | | μV/mA | | | Startup time | 1-μF capacitor on REFOUT, 0.001% settling | | 5.9 | | ms | | | Capacitive load stability | Capacitor on REFOUT | 1 | | 47 | μF | | | Reference noise | f = 0.1 Hz to 10 Hz, 1-μF capacitor on REFOUT | | 9 | | $\mu V_{PP}$ | | INTERN | NAL OSCILLATOR | | | | | | | f <sub>CLK</sub> | Frequency | | | 4.096 | | MHz | | | Accuracy | | -1.5% | | 1.5% | | | EXCITA | ATION CURRENT SOURCES (IDA | ACS) | | | | | | | Current settings | | 10 | 10, 50, 100,<br>250, 500, 750,<br>00, 1500, 2000 | | μΑ | | | 0 1: (4) | 10 μA to 750 μA, 0.1% deviation | AVSS | | AVDD - 0.4 | ., | | | Compliance voltage (4) | 1 mA to 2 mA, 0.1% deviation | AVSS | | AVDD - 0.6 | V | | | A ( | T <sub>A</sub> = 25°C, 10 μA to 100 μA | -5% | ±0.7% | 5% | | | | Accuracy (each IDAC) | T <sub>A</sub> = 25°C, 250 μA to 2 mA | -3% | ±0.5% | 3% | | | | | T <sub>A</sub> = 25°C, 10 μA to 100 μA | | 0.15% | 0.8% | | | | Current mismatch between IDACs | T <sub>A</sub> = 25°C, 250 μA to 750 μA | | 0.10% | 0.6% | | | | IDAGS | T <sub>A</sub> = 25°C, 1 mA to 2 mA | | 0.07% | 0.4% | | | | <b>-</b> | 10 μA to 750 μA | | 20 | 120 | /- <b>-</b> | | | Temperature drift (each IDAC) | 1 mA to 2 mA | | 10 | 80 | ppm/°C | | | Temperature drift matching | 10 μA to 100 μA | | 3 | 25 | | | | between IDACs | 250 μA to 2 mA | | 2 | 15 | ppm/°C | | | Startup time | With internal reference already settled. From end of WREG command to current flowing out of pin. | | 22 | | μs | <sup>(4)</sup> The IDAC current does not change by more than 0.1% from the nominal value when staying within the specified compliance voltage. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------|--------------------------|---------------------------------------------------------------------------------------------|-------------|----------------------------|-------------|-------| | BIAS \ | /OLTAGE | | | | | | | $V_{BIAS}$ | Output voltage settings | | | - AVSS) / 2,<br>AVSS) / 12 | | V | | | Output impedance | | | 350 | | Ω | | | Startup time | Combined capacitive load on all selected analog inputs $C_{LOAD} = 1 \mu F$ , 0.1% settling | | 2.8 | | ms | | BURN | OUT CURRENT SOURCES (B | ocs) | | | | | | | Current settings | | | 0.2, 1, 10 | | μA | | | | 0.2 μA, sinking or sourcing | | ±8% | | | | | Accuracy | 1 μA, sinking or sourcing | | ±4% | | | | | | 10 μA, sinking or sourcing | | ±2% | | | | PGA R | AIL DETECTION | | | | | | | | Positive rail threshold | Referred to the output of the PGA | A | VDD - 0.15 | | V | | | Negative rail threshold | Referred to the output of the PGA | А | VSS + 0.15 | | V | | REFER | RENCE DETECTION | | | | | | | | Threshold 1 | | | 0.3 | | V | | | Threshold 2 | | 1/3-(AVE | DD – AVSS) | | V | | | Threshold 2 accuracy | | -3% | ±1% | 3% | | | | Pull-together resistance | | | 10 | | ΜΩ | | SUPPL | Y VOLTAGE MONITORS | , | | | | | | | A | (AVDD – AVSS) / 4 monitor | | ±1% | | | | | Accuracy | DVDD / 4 monitor | | ±1% | | | | TEMPE | ERATURE SENSOR | | 1 | | - | | | | Output voltage | T <sub>A</sub> = 25°C | | 129 | | mV | | | Temperature coefficient | | | 403 | | μV/°C | | LOW-S | SIDE POWER SWITCH | | | | | | | R <sub>ON</sub> | On-resistance | | | 1 | 3 | Ω | | | Current through switch | | | | 75 | mA | | GENE | RAL-PURPOSE INPUT/OUTPU | JTS (GPIOs) | + | | | | | V <sub>IL</sub> | Logic input level, low | | AVSS - 0.05 | | 0.3 AVDD | V | | V <sub>IH</sub> | Logic input level, high | | 0.7 AVDD | | AVDD + 0.05 | V | | V <sub>OL</sub> | Logic output level, low | I <sub>OL</sub> = 1 mA | AVSS | | 0.2 AVDD | V | | V <sub>OH</sub> | Logic output level, high | I <sub>OH</sub> = 1 mA | 0.8 AVDD | | AVDD | V | | | AL INPUT/OUTPUTS | , | -1 | | | | | V <sub>IL</sub> | Logic input level, low | | DGND | | 0.3 IOVDD | V | | V <sub>IH</sub> | Logic input level, high | | 0.7 IOVDD | | IOVDD | V | | V <sub>OL</sub> | Logic output level, low | I <sub>OL</sub> = 1 mA | DGND | | 0.2 IOVDD | V | | V <sub>OH</sub> | Logic output level, high | I <sub>OH</sub> = 1 mA | 0.8 IOVDD | | IOVDD | V | | | Input current | DGND ≤ V <sub>Digital Input</sub> ≤ IOVDD | -1 | | 1 | μA | | | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT | | | | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------------------------------------------------------------------------------------------------------------|--------------------------------------|--------------|-------|--|--|--|--| | | | = 3.3 V, External Reference, Internal Reference Disab<br>scillator, All Data Rates, V <sub>IN</sub> = 0 V) | led, Reference Buffers Disabled, IDA | Cs Disabled, | VBIAS | | | | | | | | Power-down mode | 0.1 | 1.5 | | | | | | | | | Standby mode, PGA bypassed | 70 | | | | | | | | | | Conversion mode, PGA bypassed | 85 | | | | | | | | ı | Analog aupply aurrent | Conversion mode, PGA enabled, gain = 1, 2 | 120 | 135 | | | | | | | I <sub>AVDD</sub> | Analog supply current | Conversion mode, PGA enabled, gain = 4, 8 | 140 | 155 | μA | | | | | | | | Conversion mode, PGA enabled, gain = 16, 32 | 165 | 180 | | | | | | | | | Conversion mode, PGA enabled, gain = 64 | 200 | | | | | | | | | | Conversion mode, PGA enabled, gain = 128 | 250 | | | | | | | | ADDITIO | ONAL ANALOG SUPPLY CUF | RRENTS PER FUNCTION (AVDD = 3.3 V) | | | • | | | | | | | | Internal 2.5-V reference, no external load | 185 | 280 | | | | | | | | | Positive reference buffer | 35 | 60 | | | | | | | | | Negative reference buffer | 25 | 40 | | | | | | | | | VBIAS buffer, no external load | 10 | | | | | | | | | A1 | IDAC overhead, 10 µA to 250 µA | 20 | 35 | | | | | | | AVDD | Analog supply current | IDAC overhead, 500 μA to 750 μA | 30 | | μA | | | | | | | | IDAC overhead, 1 mA | 40 | | | | | | | | | | IDAC overhead, 1.5 mA | 50 | | | | | | | | | | IDAC overhead, 2 mA | 65 | | 1 | | | | | | | | PGA rail detection and reference detection circuit | 10 | | 1 | | | | | | DIGITAI | SUPPLY CURRENT (DVDD | = IOVDD = 3.3 V, All Data Rates, SPI Not Active) | | | • | | | | | | | | Power-down mode, internal oscillator | 0.1 | | | | | | | | I <sub>DVDD</sub> + | Disital accepts accept | Standby mode, internal oscillator | 185 | | | | | | | | Iovdd | Digital supply current | Conversion mode, internal oscillator | 225 | 300 | μA | | | | | | | | Conversion mode, external f <sub>CLK</sub> = 4.096 MHz | 195 | | 1 | | | | | | POWER DISSIPATION (AVDD = DVDD = IOVDD = 3.3 V, Internal Reference Enabled, Reference Buffers Disabled, IDACs Disabled, VBIAS Disabled, Flags Disabled, Internal Oscillator, All Data Rates, V <sub>IN</sub> = 0 V, SPI Not Active) | | | | | | | | | | | Pn | Power dissipation | Conversion mode, PGA enabled, gain = 1 | 1.75 | | mW | | | | | ### 7.6 Timing Characteristics over operating ambient temperature range, DVDD = 2.7 V to 3.6 V, IOVDD = DVDD to 5.25 V, and DOUT/ $\overline{DRDY}$ load = 20 pF || 100 k $\Omega$ to DGND (unless otherwise noted) | | | MIN | MAX | UNIT <sup>(1)</sup> | |----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------|---------------------| | SERIAL IN | TERFACE | | <u>'</u> | | | t <sub>d(CSSC)</sub> | Delay time, first SCLK rising edge after CS falling edge | 20 | | ns | | t <sub>d(SCCS)</sub> | Delay time, CS rising edge after final SCLK falling edge | 20 | | ns | | t <sub>w(CSH)</sub> | Pulse duration, CS high | 30 | | ns | | t <sub>c(SC)</sub> | SCLK period | 100 | | ns | | t <sub>w(SCH)</sub> | Pulse duration, SCLK high | 40 | | ns | | t <sub>w(SCL)</sub> | Pulse duration, SCLK low | 40 | | ns | | t <sub>su(DI)</sub> | Setup time, DIN valid before SCLK falling edge | 15 | | ns | | t <sub>h(DI)</sub> | Hold time, DIN valid after SCLK falling edge | 20 | | ns | | t <sub>d(CMD)</sub> | Delay time, between bytes or commands | 0 | | ns | | RESET PIN | l . | | | | | t <sub>w(RSL)</sub> | Pulse duration, RESET low | 4 | | $t_{CLK}$ | | t <sub>d(RSSC)</sub> | Delay time, first SCLK rising edge after RESET rising edge (or 7th SCLK falling edge of RESET command) | 4096 | | t <sub>CLK</sub> | | START/SY | NC PIN | | | | | t <sub>w(STH)</sub> | Pulse duration, START/SYNC high | 4 | | t <sub>CLK</sub> | | t <sub>w(STL)</sub> | Pulse duration, START/SYNC low | 4 | | t <sub>CLK</sub> | | $t_{su(STDR)}$ | Setup time, START/SYNC falling edge (or 7th SCLK falling edge of STOP command) before DRDY falling edge to stop further conversions (continuous conversion mode) | 32 | | t <sub>CLK</sub> | | READING | CONVERSION DATA WITHOUT RDATA COMMAND | | | | | t <sub>h(SCDR)</sub> | Hold time, SCLK low before $\overline{DRDY}$ falling edge (2) | 28 | | t <sub>CLK</sub> | | t <sub>d(DRSC)</sub> | Delay time, SCLK rising edge after DRDY falling edge (2) | 4 | | t <sub>CLK</sub> | # 7.7 Switching Characteristics over operating ambient temperature range, DVDD = 2.7 V to 3.6 V, IOVDD = DVDD to 5.25 V, and DOUT/ $\overline{DRDY}$ load = 20 pF || 100 k $\Omega$ to DGND (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP MAX | UNIT <sup>(1)</sup> | |-----------------------|----------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------|---------|---------------------| | t <sub>p(CSDO)</sub> | Propagation delay time, $\overline{\text{CS}}$ falling edge to DOUT driven | | 0 | 25 | ns | | t <sub>p(SCDO)</sub> | Propagation delay time, SCLK rising edge to valid new DOUT | | 3 | 30 | ns | | t <sub>p(CSDOZ)</sub> | Propagation delay time, $\overline{\text{CS}}$ rising edge to DOUT high impedance | | 0 | 25 | ns | | t <sub>p(STDR)</sub> | Propagation delay time, START/SYNC rising edge (or first SCLK rising edge of any command or data read) to DRDY rising edge | | | 2 | t <sub>CLK</sub> | | t <sub>w(DRH)</sub> | Pulse duration, DRDY high | | 24 | | t <sub>CLK</sub> | | t <sub>p(GPIO)</sub> | Propagation delay time, last SCLK falling edge of WREG command to GPIOx output valid | | 3 | 100 | ns | | | SPI timeout per 8 bit (2) | | 2 <sup>15</sup> | | t <sub>CLK</sub> | $t_{CLK} = 1 / f_{CLK}$ . Only applicable when reading data without the RDATA command. All commands can be send without any SCLK to $\overline{DRDY}$ signal timing restrictions. <sup>(1)</sup> t<sub>CLK</sub> = 1 / f<sub>CLK</sub> (2) The SPI interface resets when an entire byte is not sent within the specified timeout time. NOTE: Single-byte communication is shown. Actual communication can be multiple bytes. ### 图 1. Serial Interface Timing Requirements NOTE: Single-byte communication is shown. Actual communication can be multiple bytes. ### 图 2. Serial Interface Switching Characteristics 图 3. RESET Pin and RESET Command Timing Requirements 图 4. START/SYNC Pin Timing Requirements 图 5. START Command Timing Requirements 图 6. Read Data Direct (Without an RDATA Command) Timing Requirements 图 7. GPIO Switching Characteristics #### 7.8 Typical Characteristics ### TEXAS INSTRUMENTS # Typical Characteristics (接下页) #### 8 Parameter Measurement Information #### 8.1 Noise Performance Delta-sigma $(\Delta\Sigma)$ analog-to-digital converters (ADCs) are based on the principle of oversampling. The input signal of a $\Delta\Sigma$ ADC is sampled at a high frequency (modulator frequency) and subsequently filtered and decimated in the digital domain to yield a conversion result at the respective output data rate. The ratio between modulator frequency and output data rate is called the *oversampling ratio* (OSR). By increasing the OSR, and thus reducing the output data rate, the noise performance of the ADC can be optimized. In other words, the input-referred noise drops when reducing the output data rate because more samples of the internal modulator are averaged to yield one conversion result. Increasing the gain also reduces the input-referred noise, which is particularly useful when measuring low-level signals. 表 1 to 表 4 summarize the device noise performance. 表 1 and 表 2 list the ADC measurement noise using the sinc³ digital filter at different data rates and different PGA settings, and 表 3 and 表 4 list the ADC measurement noise using the low-latency digital filter. Data are representative of typical noise performance at $T_A = 25^{\circ}\text{C}$ using the internal 2.5-V reference. Data shown are based on 512 consecutive samples from a single device with inputs internally shorted. 表 1 and 表 3 list the input-referred root mean square noise in units of $\mu V_{RMS}$ for the conditions shown. Note that peak-to-peak ( $\mu V_{PP}$ ) values are shown in parentheses. 表 2 and 表 4 list the corresponding data in effective resolution calculated from $\mu V_{RMS}$ values using 公式 1. Noise-free resolution is calculated from $\mu V_{PP}$ values using 公式 2. The input-referred noise (表 1 and 表 3) only changes marginally when using an external low-noise reference, such as the REF5025. To calculate effective resolution and noise-free resolution when using a reference voltage other than 2.5 V, use 公式 1 and 公式 2: Effective Resolution = $$ln[(2 \cdot V_{REF} / Gain) / V_{RMS-Noise}] / ln(2)$$ (1) Noise-Free Resolution= $$ln[(2 \cdot V_{REF} / Gain) / V_{PP-Noise}] / ln(2)$$ (2) 表 5 to 表 8 repeat the measurements of 表 1 to 表 4 but use the global chop feature of the device. The global chop feature averages two measurement of the ADC with the inputs swapped. This feature significantly reduces the input offset of the device, and reduces noise in the measurement. Noise performance with the PGA bypassed are identical to the noise performance of the device with gain = 1 in $\frac{1}{5}$ 1 to $\frac{1}{5}$ 8. 表 1. Noise in $\mu V_{RMS}$ ( $\mu V_{PP}$ ) with Sinc³ Filter, at AVDD = 3.3 V, AVSS = 0 V, PGA Enabled, Global Chop Disabled, and Internal 2.5-V Reference | DATA | | GAIN | | | | | | | | | | | |---------------|------------|-------------|--------------|--------------|--------------|--------------|--------------|--------------|--|--|--|--| | RATE<br>(SPS) | 1 | 2 | 4 | 8 | 16 | 32 | 64 | 128 | | | | | | 2.5 | 0.32 (1.8) | 0.16 (0.89) | 0.085 (0.45) | 0.049 (0.26) | 0.036 (0.20) | 0.025 (0.14) | 0.020 (0.13) | 0.019 (0.11) | | | | | | 5 | 0.40 (2.4) | 0.21 (1.0) | 0.11 (0.60) | 0.066 (0.37) | 0.040 (0.30) | 0.033 (0.20) | 0.029 (0.18) | 0.027 (0.16) | | | | | | 10 | 0.53 (3.0) | 0.29 (1.6) | 0.16 (0.89) | 0.088 (0.52) | 0.061 (0.39) | 0.046 (0.25) | 0.040 (0.24) | 0.036 (0.23) | | | | | | 16.6 | 0.76 (4.2) | 0.36 (2.2) | 0.20 (1.2) | 0.11 (0.67) | 0.077 (0.47) | 0.060 (0.35) | 0.052 (0.32) | 0.046 (0.30) | | | | | | 20 | 0.81 (4.8) | 0.41 (2.4) | 0.22 (1.4) | 0.12 (0.71) | 0.082 (0.48) | 0.064 (0.44) | 0.056 (0.37) | 0.048 (0.30) | | | | | | 50 | 1.3 (7.2) | 0.62 (3.7) | 0.33 (1.9) | 0.18 (1.2) | 0.13 (0.76) | 0.11 (0.69) | 0.091 (0.54) | 0.080 (0.53) | | | | | | 60 | 1.4 (8.0) | 0.70 (4.5) | 0.37 (2.4) | 0.21 (1.3) | 0.12 (0.71) | 0.11 (0.87) | 0.10 (0.67) | 0.089 (0.58) | | | | | | 100 | 1.8 (9.2) | 0.91 (5.8) | 0.49 (2.6) | 0.27 (1.8) | 0.17 (1.1) | 0.14 (0.88) | 0.12 (0.72) | 0.11 (0.52) | | | | | | 200 | 2.4 (13) | 1.2 (7.7) | 0.64 (4.0) | 0.39 (2.3) | 0.26 (1.6) | 0.21 (1.3) | 0.19 (1.1) | 0.15 (0.95) | | | | | | 400 | 3.6 (19) | 1.8 (10) | 0.87 (5.0) | 0.54 (3.4) | 0.34 (2.1) | 0.28 (1.7) | 0.25 (1.5) | 0.22 (1.3) | | | | | | 800 | 5.0 (29) | 2.6 (16) | 1.3 (7.8) | 0.76 (5.2) | 0.49 (2.7) | 0.41 (2.5) | 0.37 (2.2) | 0.34 (2.0) | | | | | | 1000 | 6.0 (32) | 2.9 (17) | 1.5 (10) | 0.85 (5.2) | 0.56 (3.2) | 0.42 (2.5) | 0.41 (2.3) | 0.37 (2.2) | | | | | | 2000 | 7.8 (45) | 4.2 (26) | 2.1 (14) | 1.2 (6.9) | 0.78 (4.5) | 0.64 (4.0) | 0.57 (3.5) | 0.54 (2.8) | | | | | | 4000 | 15. (95) | 7.3 (45) | 3.9 (25) | 2.0 (11) | 1.2 (7.1) | 0.87 (5.2) | 0.83 (5.1) | 0.80 (5.0) | | | | | # 表 2. Effective Resolution from RMS Noise (Noise-Free Resolution from Peak-to-Peak Noise) with Sinc<sup>3</sup> Filter at AVDD = 3.3 V, AVSS = 0 V, PGA Enabled, Global Chop Disabled, and Internal 2.5-V Reference | DATA | | | | GAIN | ı | | | | |---------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------| | RATE<br>(SPS) | 1 | 2 | 4 | 8 | 16 | 32 | 64 | 128 | | 2.5 | 23.9 (21.4) | 23.9 (21.4) | 23.8 (21.4) | 23.6 (21.2) | 23.0 (20.5) | 22.6 (20.2) | 21.9 (19.1) | 21.0 (18.4) | | 5 | 23.6 (21.0) | 23.5 (21.2) | 23.4 (21.0) | 23.2 (20.7) | 22.9 (20.0) | 22.2 (19.5) | 21.4 (18.9) | 20.5 (17.6) | | 10 | 23.2 (20.7) | 23.0 (20.5) | 22.9 (20.4) | 22.8 (20.2) | 22.3 (19.6) | 21.7 (19.2) | 20.9 (18.4) | 20.1 (17.3) | | 16.6 | 22.6 (20.2) | 22.7 (20.1) | 22.6 (20.0) | 22.4 (19.8) | 22.0 (19.4) | 21.3 (18.8) | 20.5 (17.9) | 19.7 (17.0) | | 20 | 22.6 (20.0) | 22.5 (20.0) | 22.4 (19.8) | 22.3 (19.8) | 21.9 (19.3) | 21.2 (18.4) | 20.4 (17.7) | 19.6 (17.0) | | 50 | 21.9 (19.4) | 21.9 (19.4) | 21.9 (19.3) | 21.7 (19.0) | 21.2 (18.6) | 20.5 (17.8) | 19.7 (17.2) | 18.9 (16.2) | | 60 | 21.8 (19.2) | 21.8 (19.1) | 21.7 (19.0) | 21.5 (18.8) | 21.3 (18.8) | 20.4 (17.5) | 19.5 (16.8) | 18.7 (16.0) | | 100 | 21.4 (19.0) | 21.4 (18.7) | 21.3 (18.9) | 21.1 (18.4) | 20.8 (18.1) | 20.1 (17.4) | 19.3 (16.7) | 18.4 (16.0) | | 200 | 21.0 (18.6) | 20.9 (18.3) | 20.9 (18.2) | 20.6 (18.1) | 20.2 (17.6) | 19.5 (16.9) | 18.6 (16.1) | 18.0 (15.3) | | 400 | 20.4 (18.0) | 20.4 (17.9) | 20.5 (17.9) | 20.2 (17.5) | 19.8 (17.2) | 19.1 (16.5) | 18.2 (15.7) | 17.4 (14.9) | | 800 | 19.9 (17.4) | 19.9 (17.2) | 19.9 (17.3) | 19.7 (16.9) | 19.3 (16.8) | 18.6 (16.0) | 17.7 (15.1) | 16.8 (14.3) | | 1000 | 19.7 (17.2) | 19.7 (17.2) | 19.6 (16.9) | 19.5 (16.9) | 19.1 (16.6) | 18.5 (16.1) | 17.6 (14.9) | 16.7 (14.1) | | 2000 | 19.3 (16.8) | 19.2 (16.6) | 19.2 (16.5) | 18.9 (16.5) | 18.6 (16.1) | 17.9 (15.3) | 17.1 (14.4) | 16.2 (13.8) | | 4000 | 18.4 (15.7) | 18.4 (15.7) | 18.3 (15.6) | 18.3 (15.7) | 18.0 (15.4) | 17.5 (14.9) | 16.5 (13.9) | 15.6 (12.9) | # 表 3. Noise in $\mu V_{RMS}$ $(\mu V_{PP})$ with Low-Latency Filter, at AVDD = 3.3 V, AVSS = 0 V, PGA Enabled, Global Chop Disabled, and Internal 2.5-V Reference | | | * | | | - | * | | | |---------------|------------|------------|-------------|--------------|--------------|--------------|--------------|--------------| | DATA | | | | GAIN | 1 | | | | | RATE<br>(SPS) | 1 | 2 | 4 | 8 | 16 | 32 | 64 | 128 | | 2.5 | 0.46 (2.7) | 0.24 (1.3) | 0.12 (0.82) | 0.072 (0.41) | 0.051 (0.30) | 0.041 (0.27) | 0.037 (0.20) | 0.034 (0.19) | | 5 | 0.62 (3.9) | 0.33 (1.6) | 0.18 (1.1) | 0.10 (0.52) | 0.064 (0.37) | 0.053 (0.31) | 0.050 (0.33) | 0.046 (0.27) | | 10 | 0.94 (6.6) | 0.47 (3.0) | 0.24 (1.4) | 0.14 (0.78) | 0.09 (0.52) | 0.074 (0.44) | 0.065 (0.37) | 0.057 (0.35) | | 16.6 | 1.3 (8.0) | 0.66 (3.9) | 0.32 (2.0) | 0.18 (1.2) | 0.12 (0.69) | 0.10 (0.56) | 0.086 (0.55) | 0.079 (0.52) | | 20 | 1.2 (8.0) | 0.65 (3.9) | 0.34 (1.9) | 0.20 (1.2) | 0.13 (0.67) | 0.10 (0.64) | 0.093 (0.54) | 0.082 (0.51) | | 50 | 2.1 (13) | 1.0 (6.6) | 0.54 (3.1) | 0.30 (1.9) | 0.22 (1.3) | 0.16 (1.2) | 0.15 (0.90) | 0.13 (0.84) | | 60 | 2.3 (15) | 1.2 (7.5) | 0.62 (3.7) | 0.35 (2.2) | 0.22 (1.4) | 0.19 (1.1) | 0.16 (0.99) | 0.15 (0.90) | | 100 | 2.8 (18) | 1.6 (10) | 0.83 (5.1) | 0.45 (2.9) | 0.30 (1.7) | 0.23 (1.3) | 0.38 (2.6) | 0.20 (1.3) | | 200 | 4.6 (28) | 2.2 (13) | 1.1 (6.9) | 0.67 (4.1) | 0.42 (2.6) | 0.34 (2.0) | 0.29 (1.9) | 0.28 (1.7) | | 400 | 6.1 (31) | 3.0 (19) | 1.6 (11) | 0.92 (5.1) | 0.46 (2.6) | 0.48 (2.8) | 0.42 (2.9) | 0.39 (2.3) | | 800 | 8.6 (36) | 4.3 (27) | 2.3 (15) | 1.3 (8.0) | 0.81 (4.6) | 0.66 (4.0) | 0.58 (3.8) | 0.55 (3.2) | | 1000 | 10 (50) | 5.0 (29) | 2.6 (15) | 1.4 (8.9) | 0.90 (5.4) | 0.79 (5.1) | 0.66 (4.3) | 0.59 (3.8) | | 2000 | 22 (83) | 11 (80) | 5.5 (32) | 2.9 (17) | 1.6 (11) | 1.1 (6.7) | 1.1 (6.7) | 1.0 (6.6) | | 4000 | 103 (629) | 48 (404) | 24 (160) | 12 (70) | 6.4 (39) | 3.3 (21) | 3.6 (20) | 3.1 (19) | # 表 4. Effective Resolution from RMS Noise (Noise-Free Resolution from Peak-to-Peak Noise) with Low-Latency Filter, at AVDD = 3.3 V, AVSS = 0 V, PGA Enabled, Global Chop Disabled, and Internal 2.5-V Reference | DATA | | GAIN | | | | | | | | | | |---------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|--|--|--| | RATE<br>(SPS) | 1 | 2 | 4 | 8 | 16 | 32 | 64 | 128 | | | | | 2.5 | 23.4 (20.8) | 23.3 (20.8) | 23.3 (20.5) | 23.0 (20.5) | 22.6 (20.0) | 21.9 (19.1) | 21.1 (18.6) | 20.0 (17.6) | | | | | 5 | 22.9 (20.3) | 22.8 (20.5) | 22.7 (20.1) | 22.6 (20.2) | 22.2 (19.7) | 21.5 (19.0) | 20.6 (17.9) | 19.7 (17.1) | | | | | 10 | 22.3 (19.5) | 22.3 (19.7) | 22.3 (19.8) | 22.1 (19.6) | 21.7 (19.2) | 21.0 (18.4) | 20.2 (17.8) | 19.4 (16.7) | | | | | 16.6 | 21.9 (19.2) | 21.9 (19.3) | 21.9 (19.2) | 21.7 (19.0) | 21.3 (18.8) | 20.5 (18.1) | 19.8 (17.1) | 18.9 (16.2) | | | | | 20 | 22.0 (19.2) | 21.9 (19.3) | 21.8 (19.3) | 21.6 (19.0) | 21.3 (18.8) | 20.5 (17.9) | 19.7 (17.2) | 18.9 (16.2) | | | | | 50 | 21.2 (18.5) | 21.2 (18.5) | 21.1 (18.6) | 21.0 (18.3) | 20.5 (17.9) | 19.9 (17.0) | 19.0 (16.4) | 18.2 (15.5) | | | | | 60 | 21.0 (18.3) | 21.0 (18.4) | 21.0 (18.4) | 20.8 (18.1) | 20.4 (17.7) | 19.7 (17.1) | 18.9 (16.3) | 18.0 (15.4) | | | | | 100 | 20.8 (18.1) | 20.6 (17.9) | 20.5 (17.9) | 20.4 (17.7) | 20.0 (17.5) | 19.4 (16.9) | 17.6 (14.9) | 17.6 (14.9) | | | | | 200 | 20.1 (17.4) | 20.1 (17.6) | 20.1 (17.5) | 19.8 (17.2) | 19.5 (16.9) | 18.8 (16.2) | 18.0 (15.3) | 17.1 (14.5) | | | | | 400 | 19.6 (17.3) | 19.7 (17.0) | 19.6 (16.8) | 19.4 (16.9) | 19.4 (16.9) | 18.3 (15.8) | 17.5 (14.7) | 16.6 (14.0) | | | | | 800 | 19.2 (17.1) | 19.1 (16.5) | 19.0 (16.4) | 18.9 (16.3) | 18.6 (16.0) | 17.9 (15.2) | 17.0 (14.3) | 16.1 (13.6) | | | | | 1000 | 19.0 (16.6) | 18.9 (16.4) | 18.9 (16.3) | 18.7 (16.1) | 18.4 (15.8) | 17.6 (14.9) | 16.8 (14.2) | 16.0 (13.3) | | | | | 2000 | 17.8 (15.9) | 17.8 (14.9) | 17.8 (15.3) | 17.7 (15.2) | 17.5 (14.8) | 17.1 (14.5) | 16.1 (13.5) | 15.2 (12.5) | | | | | 4000 | 15.6 (13.0) | 15.7 (12.6) | 15.7 (12.9) | 15.7 (13.1) | 15.6 (13.0) | 15.5 (12.9) | 14.4 (11.9) | 13.6 (11.0) | | | | # 表 5. Noise in $\mu V_{RMS}$ ( $\mu V_{PP}$ ) with Sinc³ Filter, at AVDD = 3.3 V, AVSS = 0 V, PGA Enabled, Global Chop Enabled, and Internal 2.5-V Reference | DATA | | | | GAIN | ı | | | | |----------------------|------------|-------------|--------------|--------------|--------------|--------------|--------------|--------------| | (SPS) <sup>(1)</sup> | 1 | 2 | 4 | 8 | 16 | 32 | 64 | 128 | | 2.5 | 0.22 (1.2) | 0.11 (0.60) | 0.063 (0.30) | 0.031 (0.19) | 0.022 (0.15) | 0.017 (0.09) | 0.014 (0.08) | 0.013 (0.07) | | 5 | 0.31 (1.8) | 0.15 (0.70) | 0.080 (0.52) | 0.049 (0.26) | 0.032 (0.19) | 0.024 (0.15) | 0.020 (0.12) | 0.019 (0.11) | | 10 | 0.41 (2.4) | 0.21 (1.2) | 0.12 (0.60) | 0.061 (0.37) | 0.042 (0.24) | 0.031 (0.20) | 0.029 (0.17) | 0.027 (0.16) | | 16.6 | 0.54 (3.3) | 0.28 (1.5) | 0.14 (0.80) | 0.080 (0.48) | 0.052 (0.32) | 0.043 (0.26) | 0.039 (0.23) | 0.034 (0.20) | | 20 | 0.60 (3.3) | 0.31 (1.8) | 0.16 (0.80) | 0.090 (0.56) | 0.059 (0.34) | 0.046 (0.25) | 0.043 (0.27) | 0.037 (0.19) | | 50 | 0.91 (4.8) | 0.49 (2.5) | 0.23 (1.3) | 0.14 (0.90) | 0.090 (0.45) | 0.070 (0.41) | 0.069 (0.36) | 0.058 (0.33) | | 60 | 1.0 (5.7) | 0.51 (3.1) | 0.26 (1.5) | 0.16 (0.90) | 0.10 (0.54) | 0.090 (0.45) | 0.070 (0.41) | 0.067 (0.40) | | 100 | 1.2 (6.9) | 0.63 (3.7) | 0.33 (1.7) | 0.19 (1.0) | 0.13 (0.70) | 0.11 (0.59) | 0.089 (0.52) | 0.084 (0.49) | | 200 | 1.8 (10) | 0.90 (4.9) | 0.48 (2.8) | 0.27 (1.4) | 0.19 (1.1) | 0.15 (0.80) | 0.14 (0.80) | 0.12 (0.75) | | 400 | 2.5 (14) | 1.2 (7.0) | 0.60 (3.4) | 0.39 (2.4) | 0.26 (1.6) | 0.20 (1.1) | 0.18 (1.0) | 0.16 (0.90) | | 800 | 3.5 (21) | 1.8 (11) | 1.0 (5.7) | 0.55 (3.2) | 0.35 (2.1) | 0.29 (1.7) | 0.26 (1.4) | 0.23 (1.3) | | 1000 | 3.9 (23) | 2.1 (13) | 1.1 (6.0) | 0.65 (3.5) | 0.39 (2.3) | 0.32 (1.9) | 0.28 (1.6) | 0.26 (1.5) | | 2000 | 6.0 (35) | 2.8 (16) | 1.6 (8.0) | 0.90 (5.0) | 0.59 (3.5) | 0.47 (2.5) | 0.39 (2.2) | 0.36 (2.1) | | 4000 | 10 (63) | 5.3 (30) | 2.8 (16) | 1.4 (9.0) | 0.90 (5.0) | 0.67 (4.0) | 0.58 (3.3) | 0.54 (3.2) | <sup>(1)</sup> The actual data conversion period changes with the sinc<sup>3</sup> filter and global chop mode enabled; see 表 19 for details. # 表 6. Effective Resolution from RMS Noise (Noise-Free Resolution from Peak-to-Peak Noise) with Sinc<sup>3</sup> Filter at AVDD = 3.3 V, AVSS = 0 V, PGA Enabled, Global Chop Enabled, and Internal 2.5-V Reference | DATA | | GAIN | | | | | | | | | | |----------------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|--|--|--| | (SPS) <sup>(1)</sup> | 1 | 2 | 4 | 8 | 16 | 32 | 64 | 128 | | | | | 2.5 | 24.4 (22.0) | 24.5 (22.0) | 24.2 (22.0) | 24.3 (21.7) | 23.7 (21.0) | 23.1 (20.7) | 22.4 (19.8) | 21.5 (19.1) | | | | | 5 | 24.0 (21.4) | 24.0 (21.7) | 23.9 (21.2) | 23.6 (21.2) | 23.2 (20.7) | 22.6 (20.0) | 21.9 (19.4) | 20.9 (18.5) | | | | | 10 | 23.5 (21.0) | 23.5 (21.0) | 23.3 (21.0) | 23.3 (21.0) | 22.8 (20.3) | 22.2 (19.6) | 21.4 (18.9) | 20.5 (17.9) | | | | | 16.6 | 23.1 (20.5) | 23.1 (20.7) | 23.1 (20.5) | 22.8 (20.5) | 22.5 (19.9) | 21.8 (19.2) | 20.9 (18.4) | 20.1 (17.6) | | | | | 20 | 23.0 (20.5) | 22.9 (20.4) | 22.9 (20.5) | 22.7 (20.5) | 22.3 (19.8) | 21.7 (19.2) | 20.8 (18.2) | 20.0 (17.6) | | | | | 50 | 22.4 (20.0) | 22.3 (19.9) | 22.4 (19.8) | 22.1 (19.8) | 21.8 (19.4) | 21.1 (18.5) | 20.1 (17.7) | 19.4 (16.8) | | | | | 60 | 22.3 (19.8) | 22.2 (19.6) | 22.2 (19.7) | 21.9 (19.7) | 21.6 (19.1) | 20.8 (18.4) | 20.0 (17.5) | 19.2 (16.6) | | | | | 100 | 22.0 (19.5) | 21.9 (19.4) | 21.8 (19.5) | 21.6 (19.5) | 21.2 (18.7) | 20.5 (18.0) | 19.7 (17.2) | 18.8 (16.3) | | | | | 200 | 21.4 (18.9) | 21.5 (19.0) | 21.3 (18.8) | 21.1 (18.8) | 20.7 (18.1) | 20.0 (17.6) | 19.1 (16.6) | 18.3 (15.7) | | | | | 400 | 21.0 (18.5) | 20.9 (18.4) | 21.0 (18.5) | 20.6 (18.5) | 20.2 (17.6) | 19.6 (17.1) | 18.7 (16.1) | 17.9 (15.4) | | | | | 800 | 20.4 (17.9) | 20.4 (17.8) | 20.3 (17.7) | 20.1 (17.7) | 19.8 (17.2) | 19.0 (16.5) | 18.2 (15.7) | 17.4 (14.9) | | | | | 1000 | 20.3 (17.7) | 20.2 (17.6) | 20.1 (17.7) | 19.9 (17.7) | 19.6 (17.0) | 18.9 (16.3) | 18.1 (15.6) | 17.2 (14.7) | | | | | 2000 | 19.7 (17.1) | 19.8 (17.2) | 19.6 (17.2) | 19.4 (17.2) | 19.0 (16.5) | 18.3 (15.9) | 17.6 (15.2) | 16.7 (14.2) | | | | | 4000 | 19.0 (16.3) | 18.9 (16.4) | 18.8 (16.2) | 18.7 (16.2) | 18.4 (15.9) | 17.8 (15.3) | 17.0 (14.5) | 16.1 (13.6) | | | | <sup>(1)</sup> The actual data conversion period changes with the sinc<sup>3</sup> filter and global chop mode enabled; see 表 19 for details. # 表 7. Noise in $\mu V_{RMS}$ ( $\mu V_{PP}$ ) with Low-Latency Filter, at AVDD = 3.3 V, AVSS = 0 V, PGA Enabled, Global Chop Enabled, and Internal 2.5-V Reference | DATA | | | | GAIN | ı | | | | |---------------|------------|-------------|-------------|--------------|--------------|--------------|--------------|--------------| | RATE<br>(SPS) | 1 | 2 | 4 | 8 | 16 | 32 | 64 | 128 | | 2.5 | 0.34 (2.1) | 0.16 (0.90) | 0.09 (0.52) | 0.051 (0.26) | 0.034 (0.17) | 0.027 (0.15) | 0.024 (0.14) | 0.021 (0.13) | | 5 | 0.47 (2.7) | 0.22 (1.3) | 0.12 (0.60) | 0.076 (0.45) | 0.038 (0.22) | 0.039 (0.23) | 0.034 (0.20) | 0.029 (0.19) | | 10 | 0.63 (3.6) | 0.33 (1.8) | 0.18 (1.0) | 0.10 (0.56) | 0.069 (0.37) | 0.051 (0.30) | 0.045 (0.26) | 0.041 (0.25) | | 16.6 | 0.90 (4.5) | 0.43 (2.5) | 0.24 (1.4) | 0.14 (0.90) | 0.090 (0.50) | 0.070 (0.40) | 0.065 (0.38) | 0.056 (0.35) | | 20 | 0.90 (5.1) | 0.42 (2.5) | 0.23 (1.4) | 0.14 (0.90) | 0.090 (0.63) | 0.070 (0.41) | 0.070 (0.39) | 0.059 (0.36) | | 50 | 1.3 (8.0) | 0.80 (4.6) | 0.39 (2.5) | 0.23 (1.2) | 0.14 (0.90) | 0.12 (0.70) | 0.11 (0.61) | 0.090 (0.50) | | 60 | 1.7 (10) | 0.80 (4.3) | 0.42 (2.8) | 0.23 (1.4) | 0.18 (1.0) | 0.13 (0.70) | 0.12 (0.69) | 0.11 (0.67) | | 100 | 2.0 (12) | 1.1 (6.0) | 0.55 (3.2) | 0.34 (1.9) | 0.21 (1.3) | 0.18 (1.1) | 0.16 (0.90) | 0.14 (0.80) | | 200 | 3.0 (17) | 1.5 (8.0) | 0.70 (4.1) | 0.48 (2.9) | 0.28 (1.7) | 0.26 (1.4) | 0.23 (1.3) | 0.19 (1.0) | | 400 | 4.3 (22) | 2.3 (13) | 1.1 (6.0) | 0.64 (3.7) | 0.44 (2.4) | 0.33 (1.9) | 0.29 (1.8) | 0.28 (1.7) | | 800 | 6.2 (25) | 3.1 (19) | 1.5 (9.0) | 0.90 (5.0) | 0.62 (3.4) | 0.49 (2.8) | 0.45 (2.5) | 0.40 (2.3) | | 1000 | 6.0 (38) | 3.3 (19) | 1.8 (11) | 1.1 (6.3) | 0.66 (3.7) | 0.52 (2.8) | 0.45 (2.7) | 0.45 (2.5) | | 2000 | 15 (51) | 8.0 (50) | 4.0 (23) | 2.2 (13) | 1.2 (7.0) | 0.90 (5.2) | 0.80 (5.6) | 0.70 (3.9) | | 4000 | 65 (275) | 35 (211) | 18 (116) | 9.0 (51) | 4.4 (24) | 2.3 (15) | 2.4 (13) | 2.2 (12) | # 表 8. Effective Resolution from RMS Noise (Noise-Free Resolution from Peak-to-Peak Noise) with Low-Latency Filter, at AVDD = 3.3 V, AVSS = 0 V, PGA Enabled, Global Chop Enabled, and Internal 2.5-V Reference | DATA | GAIN | | | | | | | | | |---------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|--| | RATE<br>(SPS) | 1 | 2 | 4 | 8 | 16 | 32 | 64 | 128 | | | 2.5 | 23.8 (21.2) | 23.9 (21.4) | 23.7 (21.2) | 23.5 (21.2) | 23.1 (20.8) | 22.5 (20.0) | 21.7 (19.1) | 20.8 (18.2) | | | 5 | 23.3 (20.8) | 23.4 (20.8) | 23.3 (21.0) | 23.0 (20.4) | 23.0 (20.4) | 21.9 (19.4) | 21.1 (18.6) | 20.4 (17.7) | | | 10 | 22.9 (20.4) | 22.9 (20.4) | 22.7 (20.3) | 22.6 (20.1) | 22.1 (19.7) | 21.6 (19.9) | 20.7 (18.2) | 19.9 (17.2) | | | 16.6 | 22.4 (20.1) | 22.5 (19.9) | 22.3 (19.8) | 22.1 (19.4) | 21.8 (19.2) | 21.1 (18.6) | 20.2 (17.6) | 19.4 (16.8) | | | 20 | 22.4 (19.9) | 22.5 (19.9) | 22.4 (19.8) | 22.1 (19.4) | 21.8 (18.9) | 21.0 (18.6) | 20.1 (17.8) | 19.3 (16.7) | | | 50 | 21.8 (19.3) | 21.7 (19.0) | 21.6 (19.0) | 21.4 (19.0) | 21.0 (18.4) | 20.4 (17.8) | 19.4 (17.0) | 18.7 (16.3) | | | 60 | 21.5 (19.0) | 21.6 (19.1) | 21.5 (18.8) | 21.3 (18.8) | 20.8 (18.3) | 20.2 (17.7) | 19.3 (16.8) | 18.5 (15.8) | | | 100 | 21.2 (18.6) | 21.1 (18.6) | 21.1 (18.6) | 20.8 (18.3) | 20.5 (17.9) | 19.7 (17.1) | 18.9 (16.4) | 18.1 (15.6) | | | 200 | 20.7 (18.2) | 20.7 (18.2) | 20.7 (18.2) | 20.3 (17.7) | 20.1 (17.5) | 19.2 (16.8) | 18.4 (15.9) | 17.6 (15.2) | | | 400 | 20.1 (17.8) | 20.1 (17.6) | 20.1 (17.6) | 19.9 (17.4) | 19.4 (17.0) | 18.8 (16.4) | 18.0 (15.4) | 17.1 (14.5) | | | 800 | 19.6 (17.6) | 19.6 (17.0) | 19.7 (17.1) | 19.4 (16.8) | 18.9 (16.5) | 18.3 (15.8) | 17.4 (14.9) | 16.6 (14.0) | | | 1000 | 19.6 (17.0) | 19.5 (17.0) | 19.4 (16.8) | 19.1 (16.6) | 18.9 (16.4) | 18.2 (15.8) | 17.4 (14.8) | 16.4 (13.9) | | | 2000 | 18.4 (16.6) | 18.2 (15.6) | 18.2 (15.7) | 18.1 (15.6) | 18.0 (15.4) | 17.4 (14.9) | 16.6 (13.8) | 15.9 (13.3) | | | 4000 | 16.2 (14.1) | 16.1 (13.5) | 16.1 (13.4) | 16.1 (13.6) | 16.1 (13.7) | 16.1 (13.4) | 15.0 (12.7) | 14.1 (11.5) | | #### 9 Detailed Description #### 9.1 Overview The ADS124S06 and ADS124S08 are precision 24-bit, delta-sigma ( $\Delta\Sigma$ ) ADCs with an integrated analog front end (AFE) to simplify precision sensor connections. The ADC provides output data rates from 2.5 SPS to 4000 SPS for flexibility in resolution and data rates over a wide range of applications. The low-noise and low-drift architecture make these devices suitable for precise measurement of low-voltage sensors, such as load cells and temperature sensors. The ADS124S0x incorporate several features that simplify precision sensor measurements. Key integrated features include: - Low-noise, CMOS PGA with integrated signal fault detection - Low-drift, 2.5-V voltage reference - · Two sets of buffered external reference inputs with reference voltage level detection - Dual, matched, sensor-excitation current sources (IDACs) - Internal 4.096-MHz oscillator - Temperature sensor - Four general-purpose input/output pins (GPIOs) - A low-resistance switch (when connected to AVSS) can be used to disconnect bridge sensors to reduce current consumption As described in the *Functional Block Diagram* section, these devices provide 13 (ADS124S08) or 7 (ADS124S06) analog inputs that are configurable as either single-ended inputs, differential inputs, or any combination of the two. Many of the analog inputs have additional features as programmed by the user. The analog inputs can be programmed to enable the following extended features: - Two sensor excitation current sources: all analog input pins (and REFP1 and REFN1 on the ADS124S06) - Sensor biasing voltage (VBIAS): pins AIN0, AIN1, AIN2, AIN3, AIN4, AIN5, AINCOM - Four GPIO pins: AIN8, AIN9, AIN10, AIN11 (ADS124S08 only, the ADS124S06 has dedicated GPIOs) - Sensor burn-out current sources: analog input pins selected for ADC input Following the input multiplexer (MUX), the ADC features a high input-impedance, low-noise, programmable gain amplifier (PGA), eliminating the need for an external amplifier. The PGA gain is programmable from 1 to 128 in binary steps. The PGA can be bypassed to allow the input range to extend 50 mV below ground or above supply. The PGA has output voltage monitors to verify the integrity of the conversion result. An inherently stable delta-sigma modulator measures the ratio of the input voltage to the reference voltage to provide the ADC result. The ADC operates with the internal 2.5-V reference, or with up to two external reference inputs. The external reference inputs can be continuously monitored for low (or missing) voltage. The REFOUT pin provides the buffered 2.5-V internal voltage reference output that can be used to bias external circuitry. The digital filter provides two filter modes, sinc<sup>3</sup> and low-latency, allowing optimization of settling time and line-cycle rejection. The third-order sinc filter offers simultaneous 50-Hz and 60-Hz line-cycle rejection at data rates of 2.5 SPS, 5 SPS, and 10 SPS, 50-Hz rejection at data rates of 16.6 SPS and 50 SPS, and 60-Hz rejection at data rates of 20 SPS and 60 SPS. The low-latency filter provides settled data with 50-Hz and 60-Hz line-cycle rejection at data rates of 2.5 SPS, 5 SPS, 10 SPS, and 20 SPS, 50-Hz rejection at data rates of 16.6 SPS and 50 SPS, and 60-Hz rejection at a data rate of 60 SPS. Two programmable excitation current sources provide bias to resistive sensors [such as resistance temperature detectors (RTDs) or thermistors]. The ADC integrates several system monitors for read back, such as temperature sensor and supply monitors. Four GPIO pins are available as either dedicated pins (ADS124S06) or combined with analog input pins (ADS124S08). The ADS124S0x system clock is either provided by the internal low-drift, 4.096-MHz oscillator or an external clock source on the CLK input. ## Overview (接下页) The SPI-compatible serial interface is used to read the conversion data and also to configure and control the ADC. The serial interface consists of four signals: $\overline{CS}$ , SCLK, DIN, and DOUT/ $\overline{DRDY}$ . The conversion data are provided with an optional CRC code for improved data integrity. The dual function DOUT/ $\overline{DRDY}$ output indicates when conversion data are ready and also provides the data output. The serial interface can be implemented with as little as three connections by tying $\overline{CS}$ low. Start ADC conversions with either the START/SYNC pin or with commands. The ADC can be programmed for a continuous conversion mode or to perform single-shot conversions. The AVDD analog supply operates with bipolar supplies from ±1.5 V to ±2.625 V or with a unipolar supply from 2.7 V to 5.25 V. For unipolar-supply operation, use the VBIAS voltage to bias isolated (floating) sensors. The digital supplies operate with unipolar supplies only. The DVDD digital power supply operates from 2.7 V to 3.6 V and the IOVDD supply operates from DVDD to 5.25 V. # 9.2 Functional Block Diagram Copyright © 2016, Texas Instruments Incorporated #### 9.3 Feature Description #### 9.3.1 Multiplexer The multiplexer also routes the excitation current sources to drive resistive sensors (bridges, RTDs, and thermistors) and can provide bias voltages for unbiased sensors (unbiased thermocouples for example) to analog input pins. The ADS124S0x also contain a set of system monitor functions measured through the multiplexer. The inputs can be shorted together at mid-supply [(AVDD + AVSS) / 2] to measure and calibrate the input offset of the analog front-end and the ADC. The system monitor also includes a temperature sensor that provides a measurement of the device temperature. The system monitor can also measure the analog and digital supplies, measuring [(AVDD – AVSS) / 4] for the analog supply or DVDD / 4 for the digital supply. Finally, the system monitor contains a set of burn-out current sources that pull the inputs to either supply if the sensor has burned out and has a high impedance so that the ADC measures a full-scale reading. The multiplexer implements a break-before-make circuit. When changing the multiplexer channels using the MUX\_P[3:0] and MUX\_N[3:0] bits, the device first disconnects the PGA inputs from the analog inputs and connects them to mid-supply for $2 \cdot t_{CLK}$ . In the next step, the PGA inputs connect to the selected new analog input channels. This break-before-make behavior ensures the ADC always starts from a known state and that the analog inputs are not momentarily shorted together. Electrostatic discharge (ESD) diodes to AVDD and AVSS protect the inputs. To prevent the ESD diodes from turning on, the absolute voltage on any input must stay within the range provided by 公式 3: $$AVSS - 0.3 \text{ V} < V_{(AINx)} < AVDD + 0.3 \text{ V}$$ $$(3)$$ External Schottky clamp diodes or series resistors may be required to limit the input current to safe values (see the *Absolute Maximum Ratings* table). Overdriving an unselected input on the device can affect conversions taking place on other input pins. # TEXAS INSTRUMENTS # Feature Description (接下页) - (1) $AIN_P$ and $AIN_N$ are connected together to (AVDD + AVSS) / 2 for offset measurement. - (2) Measurement for the analog supply equivalent to (AVDD AVSS) / 4. - (3) Measurement for the analog supply equivalent to DVDD / 4. 图 49. Analog Input Multiplexer #### Feature Description (接下页) #### 9.3.2 Low-Noise Programmable Gain Amplifier The ADS124S06 and ADS124S08 feature a low-drift, low-noise, high input impedance programmable gain amplifier (PGA). 图 50 shows a simplified diagram of the PGA. The PGA consists of two chopper-stabilized amplifiers (A1 and A2) and a resistor feedback network that sets the gain of the PGA. The PGA input is equipped with an electromagnetic interference (EMI) filter and an antialiasing filter on the output. 图 50. Simplified PGA Diagram The PGA can be set to gains of 1, 2, 4, 8, 16, 32, 64, or 128 using the GAIN[2:0] bits in the gain setting register (03h). Gain is changed inside the device using a variable resistor, R<sub>G</sub>. The differential full-scale input voltage range (FSR) of the PGA is defined by the gain setting and the reference voltage used, as shown in 公式 4: $$FSR = \pm V_{RFF} / Gain$$ (4) 表 9 shows the corresponding full-scale ranges when using the internal 2.5-V reference. 表 9. PGA Full-Scale Range | GAIN SETTING | FSR | |--------------|----------| | 1 | ±2.5 V | | 2 | ±1.25 V | | 4 | ±0.625 V | | 8 | ±0.313 V | | 16 | ±0.156 V | | 32 | ±0.078 V | | 64 | ±0.039 V | | 128 | ±0.020 V | The PGA must be enabled with the PGA EN[1:0] bits of the gain setting register (03h). Setting these bits to 00 powers down and bypasses the PGA. A setting of 01 enables the PGA. The 10 and 11 settings are reserved and must not be written to the device. With the PGA enabled, gains 64 and 128 are established in the digital domain. When the device is set to 64 or 128, the PGA is set to a gain of 32, and additional gain is established with digital scaling. The input-referred noise does still improve compared to the gain = 32 setting because the PGA is biased with a higher supply current to reduce noise. #### 9.3.2.1 PGA Input-Voltage Requirements As with many amplifiers, the PGA has an absolute input voltage range requirement that cannot be exceeded. The maximum and minimum absolute input voltages are limited by the voltage swing capability of the PGA output. The specified minimum and maximum absolute input voltages ( $V_{AINP}$ and $V_{AINN}$ ) depend on the PGA gain, the maximum differential input voltage ( $V_{INMAX}$ ), and the tolerance of the analog power-supply voltages (AVDD and AVSS). Use the maximum voltage expected in the application for $V_{INMAX}$ . The absolute positive and negative input voltages must be within the specified range, as shown in $\Delta \vec{\Xi}$ 5: $$AVSS + 0.15 V + |V_{INMAX}| \cdot (Gain - 1) / 2 < V_{AINP}, V_{AINN} < AVDD - 0.15 V - |V_{INMAX}| \cdot (Gain - 1) / 2$$ where - V<sub>AINP</sub>, V<sub>AINN</sub> = absolute input voltage - V<sub>INMAX</sub> = V<sub>AINP</sub> V<sub>AINN</sub> = maximum differential input voltage (5) As mentioned in the previous section, PGA gain settings of 64 and 128 are scaled in the digital domain and are not implemented with the amplifier. When using the PGA in gains of 64 and 128, set the gain in $\Delta \pm 5$ to 32 to calculate the absolute input voltage range. The relationship between the PGA input to the PGA output is shown graphically in 51. The PGA output voltages (V<sub>OUTP</sub>, V<sub>OUTN</sub>) depend on the PGA gain and the input voltage magnitudes. For linear operation, the PGA output voltages must not exceed AVDD − 0.15 V or AVSS + 0.15 V. Note that the diagram depicts a positive differential input voltage that results in a positive differential output voltage. 图 51. PGA Input/Output Range Download the ADS1x4S0x design calculator from www.ti.com. This calculator can be used to determine the input voltage range of the PGA. #### 9.3.2.2 PGA Rail Flags The PGA rail flags (FL\_P\_RAILP, FL\_P\_RAILN, FL\_N\_RAILP, and FL\_N\_RAILN) in the status register (01h) indicate if the positive or negative output of the PGA is closer to the analog supply rails than 150 mV. Enable the PGA output rail detection circuit using the FL\_RAIL\_EN bit in the excitation current register 1 (06h). A flag going high indicates that the PGA is operating outside the linear operating or absolute input voltage range. PGA rail flags are discussed in more detail in the *PGA Output Voltage Rail Monitors* section. #### 9.3.2.3 Bypassing the PGA At a gain of 1, the device can be configured to disable and bypass the low-noise PGA. Disabling the PGA lowers the overall power consumption and also removes the restrictions of 公式 5 for the input voltage range. If the PGA is bypassed, the ADC absolute input voltage range extends beyond the AVDD and AVSS power supplies, allowing input voltages at or below ground. The absolute input voltage range when the PGA is bypassed is shown in 公式 6: $$AVSS - 0.05 V < V_{AINP}, V_{AINP} < AVDD + 0.05 V$$ (6) In order to measure single-ended signals that are referenced to AVSS ( $AIN_P = V_{IN}$ , $AIN_N = AVSS$ ), the PGA must be bypassed. The PGA is bypassed and powered down by setting the PGA\_EN[1:0] bits to 00 in the gain setting register (03h). For signal sources with high output impedance, external buffering may still be necessary. Note that active buffers introduce noise and also introduce offset and gain errors. Consider all of these factors in high-accuracy applications. #### 9.3.3 Voltage Reference The devices require a reference voltage for operation. The ADS124S0x offers an integrated low-drift 2.5-V reference. For applications that require a different reference voltage value or a ratiometric measurement approach, the ADS124S08 offers two differential reference input pairs (REFP0, REFN0 and REFP1, REFN1). The differential reference inputs allow freedom in the reference common-mode voltage. REFP0 and REFN0 are dedicated reference inputs, whereas REFP1 and REFN1 are shared with inputs AIN6 and AIN7 (respectively) on the ADS124S08. The specified external reference voltage range is 0.5 V to AVDD. The reference voltage is shown in $\Delta \vec{x}$ 7, where $V_{(REFPx)}$ and $V_{(REFNx)}$ are the absolute positive and absolute negative reference voltages. $$V_{REF} = V_{(REFPx)} - V_{(REFNx)}$$ (7) The polarity of the reference voltage internal to the ADC must be positive. The magnitude of the reference voltage together with the PGA gain establishes the ADC full-scale differential input range as defined by $FSR = \pm V_{REF} / Gain$ . ₹ 52 shows the block diagram of the reference multiplexer. The ADC reference multiplexer selects between the internal reference and two external references (REF0 and REF1). The reference multiplexer is programmed with the REFSEL[1:0] bits in the reference control register (05h). By default, the external reference pair REFP0, REFN0 is selected. (1) The internal reference requires a minimum 1-µF capacitor connected from REFOUT to REFCOM. #### 图 52. Reference Multiplexer Block Diagram The ADC also contains an integrated reference voltage monitor. This monitor provides continuous detection of a low or missing reference during the conversion cycle. The reference monitor flags (FL\_REF\_L0 and FL\_REF\_L1) are set in the STATUS byte and described in the *Reference Monitor* section. #### 9.3.3.1 Internal Reference The ADC integrates a precision, low-drift, 2.5-V reference. The internal reference is enabled by setting REFCON[1:0] to 10 (reference is always on) or 01 (reference is on, but powers down in power-down mode) in the reference control register (05h). By default, the internal voltage reference is powered down. To select the internal reference for use with the ADC, set the REFSEL[1:0] bits to 10. The REFOUT pin provides a buffered reference output voltage when the internal reference voltage is enabled. The negative reference output is the REFCOM pin, as shown in $\boxed{8}$ 52. Connect a capacitor in the range of 1 $\mu$ F to 47 $\mu$ F between REFOUT and REFCOM. Larger capacitor values help filter more noise at the expense of a longer reference start-up time. The capacitor is not required if the internal reference is not used. However, the internal reference must be powered on if using the IDACs. The internal reference requires a start-up time that must be accounted for before starting a conversion, as shown in 表 10. | • | | | | | | |------------------|----------------|--------------------|--|--|--| | REFOUT CAPACITOR | SETTLING ERROR | SETTLING TIME (ms) | | | | | 4.05 | 0.01% | 4.5 | | | | | 1 μF | 0.001% | 5.9 | | | | | 405 | 0.01% | 4.9 | | | | | 10 μF | 0.001% | 6.3 | | | | | 475 | 0.01% | 5.5 | | | | | 47 μF | 0.001% | 7.0 | | | | 表 10. Internal Reference Settling Time #### 9.3.3.2 External Reference The ADS124S0x provides two external reference inputs selectable through the reference multiplexer. The reference inputs are differential with independent positive and negative inputs. REFP0 and REFN0 or REFP1 and REFN1 can be selected as the ADC reference. REFP1 and REFN1 are shared inputs with analog pins AIN6 and AIN7 in the ADS124S08. Without buffering, the reference input impedance is approximately 250 $k\Omega$ . The reference input current can lead to possible errors from either high reference source impedance or through reference input filtering. To reduce the input current, use either internal or external reference buffers. In most applications external reference buffering is not necessary. Connect a 100-nF bypass capacitor across the external reference input pins. Follow the specified absolute and differential reference voltage requirements. ### 9.3.3.3 Reference Buffers The device has two individually selectable reference input buffers to lower the reference input current. Use the REFP\_BUF and REFN\_BUF bits in the reference control register (05h) to enable or disable the positive and negative reference buffers respectively. Note that these bits are active low. Writing a 1 to REFP\_BUF or REFN\_BUF disables the reference buffers. The reference buffers are recommended to be disabled when the internal reference is selected for measurements. When the external reference input is at the supply voltage (REFPx at AVDD or REFNx at AVSS), the reference buffer is recommended to be disabled. # 9.3.4 Clock Source The ADS124S0x system clock is either provided by the internal low-drift 4.096-MHz oscillator or an external clock source on the CLK input. Use the CLK bit within the data rate register (04h) to select the internal 4.096-MHz oscillator or an external clock source. The device defaults to using the internal oscillator. If the device is reset (from either the RESET pin, or the RESET command), then the clock source returns to using the internal oscillator even if an external clock is selected. # 9.3.5 Delta-Sigma Modulator A delta-sigma ( $\Delta\Sigma$ ) modulator is used in the devices to convert the analog input voltage into a pulse code modulated (PCM) data stream. The modulator runs at a modulator clock frequency of $f_{MOD} = f_{CLK}$ / 16, where $f_{CLK}$ is either provided by the internal 4.096-MHz oscillator or the external clock source. # 9.3.6 Digital Filter The devices offer digital filter options for both filtering and decimation of the digital data stream coming from the delta-sigma modulator. The implementation of the digital filter is determined by the data rate and filter mode setting. S 53 shows the digital filter implementation. Choose between a third-order sinc filter (sinc³) and a low-latency filter (low-latency filter with multiple components) using the FILTER bit in the data rate register (04h). NOTE: LL filter = low-latency filter. 图 53. Digital Filter Architecture Regardless of the FILTER type setting, the oversampling ratio is the same for each given data rate, meaning that the device requires a set number of modulator clocks to output a single ADC conversion data. The output data rate is selected using the DR[3:0] bits in the data rate register and is shown in 表 11. 表 11. ADC Data Rates and Digital Filter Oversampling Ratios | NOMINAL DATA RATE (SPS) <sup>(1)</sup> | DATA RATE REGISTER<br>DR[3:0] | OVERSAMPLING<br>RATIO <sup>(2)</sup> | |----------------------------------------|-------------------------------|--------------------------------------| | 2.5 | 0000 | 102400 | | 5 | 0001 | 51200 | | 10 | 0010 | 25600 | | 16.6 | 0011 | 15360 | | 20 | 0100 | 12800 | | 50 | 0101 | 5120 | | 60 | 0110 | 4264 | | 100 | 0111 | 2560 | | 200 | 1000 | 1280 | | 400 | 1001 | 640 | | 800 | 1010 | 320 | | 1000 | 1011 | 256 | | 2000 | 1100 | 128 | | 4000 | 1101 | 64 | - (1) Valid for the internal oscillator or an external 4.096-MHz clock. - (2) The oversampling ratio is $f_{MOD}$ divided by the data rate; $f_{MOD} = f_{CLK} / 16$ . # 9.3.6.1 Low-Latency Filter The low-latency filter is selected when the FILTER bit is set to 0 in the data rate register (04h). The filter is a finite impulse response (FIR) filter that provides settled data, given that the analog input signal has settled to the final value before the conversion is started. The low-latency filter is especially useful when multiple channels must be scanned in minimal time. # 9.3.6.1.1 Low-Latency Filter Frequency Response The low-latency filter provides many data rate options for rejecting 50-Hz and 60-Hz line cycle noise. At data rates of 2.5 SPS, 5 SPS, 10 SPS, and 20 SPS, the filter rejects both 50-Hz and 60-Hz line frequencies. At data rates of 16.6 SPS and 50 SPS, the filter has a notch at 50 Hz. At a 60-SPS data rate, the filter has a notch at 60 Hz. For detailed frequency response plots showing line cycle noise rejection, download the ADS1x4S0x design calculator from www.ti.com. 图 54 to 图 68 show the frequency response of the low-latency filter for different data rates. 表 12 gives the bandwidth of the low-latency filter for each data rate. 表 12. Low-Latency Filter Bandwidth | NOMINAL DATA RATE (SPS) <sup>(1)</sup> | –3-dB BANDWIDTH (Hz) <sup>(1)</sup> | |----------------------------------------|-------------------------------------| | 2.5 | 1.1 | | 5 | 2.2 | | 10 | 4.7 | | 16.6 | 7.4 | | 20 | 13.2 | | 50 | 22.1 | | 60 | 26.6 | | 100 | 44.4 | | 200 | 89.9 | | 400 | 190 | | 800 | 574 | | 1000 | 718 | | 2000 | 718 | | 4000 | 718 | (1) Valid for the internal oscillator or an external 4.096-MHz clock. Scales proportional with $f_{\text{CLK}}$ . The low-latency filter notches and output data rate scale proportionally with the clock frequency. For example, a notch that appears at 20 Hz when using a 4.096-MHz clock appears at 10 Hz if a 2.048-MHz clock is used. Note that the internal oscillator can vary over temperature as specified in the *Electrical Characteristics* table. The data rate, conversion time, and filter notches consequently vary by the same percentage. Consider using an external precision clock source if a digital filter notch at a specific frequency with a tighter tolerance is required. ## 9.3.6.1.2 Data Conversion Time for the Low-Latency Filter The amount of time required to receive data from the ADC depends on more than just the nominal data rate of the device. The data period also depends on the mode of operation and other configurations of the device. When the low-latency filter is enabled, the data settles in one data period. However, a small amount of latency exists to set up the device, calculate the conversion data from the modulator samples, and other overhead that adds time to the conversion. For this reason, the first conversion data takes longer than subsequent data conversions. 表 13 shows the conversion times for the low-latency filter for each ADC data rate and various conversion modes. 表 13. Data Conversion Time for the Low-Latency Filter | NOMINAL<br>DATA RATE <sup>(1)</sup> | FIRST DATA FOR CONTINUOUS CONVERSION MODE OR SINGLE-SHOT CONVERSION MODE <sup>(2)</sup> | | CONTINUOUS CONVERSION MODE CONVERSIONS FOR CONTINU | | |-------------------------------------|-----------------------------------------------------------------------------------------|------------------------------------------------------|----------------------------------------------------|------------------------------------------------------| | (SPS) | ms <sup>(3)</sup> | NUMBER OF<br>t <sub>MOD</sub> PERIODS <sup>(3)</sup> | ms <sup>(4)</sup> | NUMBER OF<br>t <sub>MOD</sub> PERIODS <sup>(4)</sup> | | 2.5 | 406.504 | 104065 | 400 | 102400 | | 5 | 206.504 | 52865 | 200 | 51200 | | 10 | 106.504 | 27265 | 100 | 25600 | | 16.6 | 60.254 | 15425 | 60 | 15360 | | 20 | 56.504 | 14465 | 50 | 12800 | | 50 | 20.156 | 5160 | 20 | 5120 | | 60 | 16.910 | 4329 | 16.66 | 4264 | | 100 | 10.156 | 2600 | 10 | 2560 | | 200 | 5.156 | 1320 | 5 | 1280 | | 400 | 2.656 | 680 | 2.5 | 640 | | 800 | 1.406 | 360 | 1.25 | 320 | | 1000 | 1.156 | 296 | 1 | 256 | | 2000 | 0.656 | 168 | 0.5 | 128 | | 4000 | 0.406 | 104 | 0.25 | 64 | <sup>(1)</sup> Valid for the internal oscillator or an external 4.096-MHz clock. Scales proportional with $f_{CLK}$ . <sup>(2)</sup> Conversions start at the rising edge of the START/SYNC pin or on the seventh SCLK falling edge for a START command. <sup>(3)</sup> Time does not include the programmable delay set by the DELAY[2:0] bits in the gain setting register. The default setting is an additional 14 · t<sub>MOD</sub>, where t<sub>MOD</sub> = t<sub>CLK</sub> · 16. <sup>(4)</sup> Subsequent readings in continuous conversion mode do not have the programmable delay time. # 9.3.6.2 Sinc<sup>3</sup> Filter The sinc<sup>3</sup> digital filter is selected when the FILTER bit is set to 0 in the data rate register (04h). Compared to the low-latency filter, the sinc<sup>3</sup> filter has improved noise performance but has a three-cycle latency in the data output. # 9.3.6.2.1 Sinc<sup>3</sup> Filter Frequency Response The low-pass nature of the $sinc^3$ filter establishes the overall frequency response. The frequency response is given by $\Delta \vec{x}$ 8: $$\mid \ H(f) \ \mid = \mid \ H_{Sinc3}(f) \ \mid = \left | \ \frac{\sin \left ( \frac{16 \ \pi f \cdot OSR}{f_{CLK}} \right )}{OSR \times sin \left ( \frac{16 \ \pi f}{f_{CLK}} \right )} \right |^{3}$$ where - f = signal frequency - f<sub>CLK</sub> = ADC clock frequency - OSR = oversampling ratio (8) The sinc³ filter offers simultaneous 50-Hz and 60-Hz line cycle rejection at data rates of 2.5 SPS, 5 SPS, and 10 SPS. The sinc³ filter offers only 50-Hz rejection at data rates of 16.6 SPS and 50 SPS, and only 60-Hz rejection at data rates of 20 SPS and 60 SPS. The sinc³ digital filter response scales with the data rate and has notches at multiples of the data rate. 69 shows the sinc³ digital filter frequency response normalized to the data rate. 70 shows the frequency response when the data rate is set to 10 SPS, and 71 illustrates a close-up of the filter rejection of 50-Hz and 60-Hz line frequencies. For more detailed frequency response plots, download the ADS1x4S0x design calculator from www.ti.com. 表 14 gives the bandwidth of the sinc<sup>3</sup> filter for each data rate. 图 69. Sinc<sup>3</sup> Filter Frequency Response, Normalized to Data Rate 表 14. Sinc<sup>3</sup> Filter -3-dB Bandwidth | NOMINAL DATA RATE (SPS) <sup>(1)</sup> | –3-dB BANDWIDTH (Hz) <sup>(1)</sup> | |----------------------------------------|-------------------------------------| | 2.5 | 0.65 | | 5 | 1.3 | | 10 | 2.6 | | 16.6 | 4.4 | | 20 | 5.2 | | 50 | 13.1 | | 60 | 15.7 | | 100 | 26.2 | | 200 | 52.3 | | 400 | 105 | | 800 | 209 | | 1000 | 262 | | 2000 | 523 | | 4000 | 1046 | <sup>(1)</sup> Valid for the internal oscillator or an external 4.096-MHz clock. Scales proportional with f<sub>CLK</sub>. As mentioned in the previous section, filter notches and output data rate scale proportionally with the clock frequency and the internal oscillator can change frequency with temperature. ## 9.3.6.2.2 Data Conversion Time for the Sinc<sup>3</sup> Filter Similar to the low-latency filter, the sinc<sup>3</sup> filter requires different amounts of time to complete a conversion. By nature, the sinc<sup>3</sup> filter normally takes three conversion to settle. In both single-shot conversion mode and continuous conversion mode, the first two conversions are suppressed so that only settled data are output by the 表 15 shows the conversion times for the sinc3 filter for each ADC data rate and various conversion modes. 表 15. Data Conversion Time for the Sinc<sup>3</sup> Filter | NOMINAL DATA RATE <sup>(1)</sup> | CONTINUOUS COI | DATA FOR<br>NVERSION MODE OR<br>DNVERSION MODE <sup>(2)</sup> | CONVERSIONS | D SUBSEQUENT<br>FOR CONTINUOUS<br>RSION MODE | |----------------------------------|-------------------|---------------------------------------------------------------|-------------------|------------------------------------------------------| | (SPS) | ms <sup>(3)</sup> | NUMBER OF<br>t <sub>MOD</sub> PERIODS <sup>(3)</sup> | ms <sup>(4)</sup> | NUMBER OF<br>t <sub>MOD</sub> PERIODS <sup>(4)</sup> | | 2.5 | 1200.254 | 307265 | 400 | 102400 | | 5 | 600.254 | 153665 | 200 | 51200 | | 10 | 300.254 | 76865 | 100 | 25600 | | 16.6 | 180.254 | 46145 | 60 | 15360 | | 20 | 150.254 | 38465 | 50 | 12800 | | 50 | 60.254 | 15425 | 20 | 5120 | | 60 | 50.223 | 12857 | 16.66 | 4264 | | 100 | 30.254 | 7745 | 10 | 2560 | | 200 | 15.254 | 3905 | 5 | 1280 | | 400 | 7.754 | 1985 | 2.5 | 640 | | 800 | 4.004 | 1025 | 1.25 | 320 | | 1000 | 3.156 | 808 | 1 | 256 | | 2000 | 1.656 | 424 | 0.5 | 128 | | 4000 | 0.906 | 232 | 0.25 | 64 | ### 9.3.6.3 Note on Conversion Time Each data period consists of time required for the modulator to sample the analog inputs. However, there is additional time required before the samples become an ADC conversion result. First, there is a programmable conversion delay (described in the *Programmable Conversion Delay* section) that is added before the conversion starts. This delay allows for additional settling time for input filtering on the analog inputs and for the antialiasing filter after the PGA. The default programmable conversion delay is 14 · t<sub>MOD</sub>. Also, overhead time is needed to convert the modulator samples into an ADC conversion result. This overhead time includes any necessary offset or gain compensation after the digital filter accumulates a data result. The first conversion when the device is in continuous conversion mode (just as in single-shot conversion mode) includes the programmable conversion delay, the modulator sampling time, and the overhead time. The second and subsequent conversions are the normal data period (period as given by the inverse of the data rate). Valid for the internal oscillator or an external 4.096-MHz clock. Scales proportional with $f_{CLK}$ . Conversions start at the rising edge of the START/SYNC pin or on the seventh SCLK falling edge for a START command. Time does not include the programmable delay set by the DELAY[2:0] bits in the gain setting register. The default setting is an additional $14 \cdot t_{\text{MOD}}$ , where $t_{\text{MOD}} = t_{\text{CLK}} \cdot 16$ . Subsequent readings in continuous conversion mode do not have the programmable delay time. ₹ 72 shows the time sequence for the ADC in both continuous conversion and single-shot conversion modes. The sequence is the same regardless of the filter setting. However, when the low-latency filter settles for each data, the sinc³ filter does not settle until the third data. ### Single-shot conversion mode: Low-Latency filter ### Single-shot conversion mode: Sinc<sup>3</sup> Filter ### Continuous conversion mode: Low-Latency or Sinc<sup>3</sup> Filter - (1) Conversions start at the rising edge of the START/SYNC pin or on the seventh SCLK falling edge for a START command. - (2) In sinc<sup>3</sup> filter mode, the first two data outputs are suppressed to allow for the measurement data to settle. - (3) In sinc<sup>3</sup> filter mode, there is no overhead time for the first two data, which are not available to be read. ## 图 72. Single-Shot Conversion Mode and Continuous Conversion Mode Sequences # 9.3.6.4 50-Hz and 60-Hz Line Cycle Rejection If the ADC connection leads are in close proximity to industrial motors and conductors, coupling of 50-Hz and 60-Hz power line frequencies can occur. The coupled noise interferes with the signal voltage, and can lead to inaccurate or unstable conversions. The digital filter provides enhanced rejection of power-line-coupled noise for data rates of 60 SPS and less. Program the filter to tradeoff data rate and conversion latency versus the desired level of line cycle rejection. 表 16 and 表 17 summarize the ADC 50-Hz and 60-Hz line-cycle rejection based on ±1-Hz and ±2-Hz tolerance of power-line to ADC clock frequency. The best possible power-line rejection is provided by using an accurate ADC clock. 表 16. Low-Latency Filter, 50-Hz and 60-Hz Line Cycle Rejection | DATA RATE (SPS)(1) | LOW | LOW-LATENCY DIGITAL FILTER LINE CYCLE REJECTION (dB) | | | | |--------------------|--------------|------------------------------------------------------|--------------|--------------|--| | DATA RATE (SPS) | 50 Hz ± 1 Hz | 60 Hz ± 1 Hz | 50 Hz ± 2 Hz | 60 Hz ± 2 Hz | | | 2.5 | -113.7 | -95.4 | -97.7 | -92.4 | | | 5 | -111.9 | -95.4 | -87.6 | -81.8 | | | 10 | -111.5 | -95.4 | -85.7 | -81.0 | | | 16.6 | -33.8 | -20.9 | -27.8 | -20.8 | | | 20 | -95.4 | -95.4 | -75.5 | -80.5 | | | 50 | -33.8 | -15.5 | -27.6 | -15.1 | | | 60 | -13.4 | -35.0 | -12.6 | -29.0 | | <sup>(1)</sup> $f_{CLK} = 4.096 \text{ MHz}.$ # 表 17. Sinc<sup>3</sup> Filter, 50-Hz and 60-Hz Line Cycle Rejection | DATA RATE (SPS)(1) | | SINC <sup>3</sup> DIGITAL FILTER LINE CYCLE REJECTION (dB) | | | | |--------------------|--------------|------------------------------------------------------------|--------------|--------------|--| | DATA RATE (SPS)(*) | 50 Hz ± 1 Hz | 60 Hz ± 1 Hz | 50 Hz ± 2 Hz | 60 Hz ± 2 Hz | | | 2.5 | -108.7 | -113.4 | -107.2 | -112.1 | | | 5 | -103.2 | -107.8 | -90.1 | -95.0 | | | 10 | -101.8 | -106.4 | -84.6 | -89.4 | | | 16.6 | -101.6 | -63.0 | -83.4 | -62.4 | | | 20 | -53.5 | -106.1 | -53.5 | -88.0 | | | 50 | -101.4 | -46.7 | -82.9 | -45.3 | | | 60 | -40.3 | -105.1 | -37.8 | -87.2 | | <sup>(1)</sup> $f_{CLK} = 4.096 \text{ MHz}.$ ## 9.3.6.5 Global Chop Mode The device uses a very low-drift PGA and modulator in order to provide very low input voltage offset drift. However, a small amount of offset voltage drift sometimes remains in normal measurement. The ADC incorporates a global chop option to reduce the offset voltage and offset voltage drift to very low levels. When the global chop is enabled, the ADC performs two internal conversions to cancel the input offset voltage. The first conversion is taken with normal input polarity. The ADC reverses the internal input polarity for a second conversion. The average of the two conversions yields the final corrected result, removing the offset voltage. The global chop mode is enabled using the G\_CHOP bit in the data rate register (04h). 图 73 shows a block diagram of the global chop implementation. The combined PGA and ADC internal offset voltage is modeled as V<sub>OFS</sub>. 图 73. ADC Global Chop Block Diagram The first conversion result is available after the ADC takes two separate conversions with settled data. When using the low-latency filter, data settles in a single conversion. When the global chop mode is enabled, the first conversion result appears after a time period of approximately two conversions. When using the sinc<sup>3</sup> filter, data settles in three conversions. If the global chop mode is enabled, the first conversion result appears after a time period of approximately six conversions. In continuous conversion mode with the global chop mode enabled, subsequent conversions complete in half the time as the first conversion completed. Data for alternating inputs are pipelined so that averaging appears on each ADC data cycle. Conversion times using the global chop mode are given in $\frac{1}{8}$ and $\frac{1}{8}$ and $\frac{1}{8}$ . | | 2 Janu Controller time to: Clouds Chief mode Coming and Jon January time. | | | | |-------------------------------------|---------------------------------------------------------------------------|---------------------------------------------------------------------|-------------------|------------------------------------------------------| | NOMINAL<br>DATA RATE <sup>(1)</sup> | | FIRST DATA CONVERSION PERIOD<br>FOR GLOBAL CHOP MODE <sup>(2)</sup> | | QUENT CONVERSION OBAL CHOP MODE | | (SPS) | ms <sup>(3)</sup> | NUMBER OF<br>t <sub>MOD</sub> PERIODS <sup>(3)</sup> | ms <sup>(3)</sup> | NUMBER OF<br>t <sub>MOD</sub> PERIODS <sup>(3)</sup> | | 2.5 | 813.008 | 208130 | 406.504 | 104065 | | 5 | 413.008 | 105730 | 206.504 | 52865 | | 10 | 213.008 | 54530 | 106.504 | 27265 | | 16.66 | 120.508 | 30850 | 60.254 | 15425 | | 20 | 113.008 | 28930 | 56.504 | 14465 | | 50 | 40.313 | 10320 | 20.156 | 5160 | | 60 | 33.820 | 8658 | 16.910 | 4329 | | 100 | 20.313 | 5200 | 10.156 | 2600 | | 200 | 10.313 | 2640 | 5.156 | 1320 | | 400 | 5.313 | 1360 | 2.656 | 680 | | 800 | 2.813 | 720 | 1.406 | 360 | | 1000 | 2.313 | 592 | 1.156 | 296 | | 2000 | 1.313 | 336 | 0.656 | 168 | | 4000 | 0.813 | 208 | 0.406 | 104 | 表 18. Data Conversion Time for Global Chop Mode Using the Low-Latency Filter <sup>1)</sup> Valid for the internal oscillator or an external 4.096-MHz clock. Scales proportional with f<sub>CLK</sub>. <sup>(2)</sup> Conversions start at the rising edge of the START/SYNC pin or on the seventh SCLK falling edge for a START command. <sup>(3)</sup> Time does not include the programmable delay set by the DELAY[2:0] bits in the gain setting register. Global chop mode requires two conversions, doubling the additional time. The default setting adds an extra 28 · t<sub>MOD</sub> (where t<sub>MOD</sub> = t<sub>CLK</sub> · 16) to this column. | 表 19. Data Conversion | Time for Globa | I Chop Mode | Using the Sinc <sup>3</sup> | Filter | |-----------------------|----------------|-------------|-----------------------------|--------| | | | | | | | NOMINAL<br>DATA RATE <sup>(1)</sup> | | FIRST DATA CONVERSION PERIOD<br>FOR GLOBAL CHOP MODE <sup>(2)</sup> | | SEQUENT CONVERSION<br>LOBAL CHOP MODE | |-------------------------------------|-------------------|---------------------------------------------------------------------|-------------------|------------------------------------------------------| | (SPS) | ms <sup>(3)</sup> | NUMBER OF t <sub>MOD</sub><br>PERIODS <sup>(3)</sup> | ms <sup>(3)</sup> | NUMBER OF t <sub>MOD</sub><br>PERIODS <sup>(3)</sup> | | 2.5 | 2400.508 | 614530 | 1200.254 | 307265 | | 5 | 1200.508 | 307330 | 600.254 | 153665 | | 10 | 600.508 | 153730 | 300.254 | 76865 | | 16.66 | 360.508 | 92290 | 180.254 | 46145 | | 20 | 300.508 | 76930 | 150.254 | 38465 | | 50 | 120.508 | 30850 | 60.254 | 15425 | | 60 | 100.445 | 25714 | 50.223 | 12857 | | 100 | 60.508 | 15490 | 30.254 | 7745 | | 200 | 30.508 | 7810 | 15.254 | 3905 | | 400 | 15.508 | 3970 | 7.754 | 1985 | | 800 | 8.008 | 2050 | 4.004 | 1025 | | 1000 | 6.313 | 1616 | 3.156 | 808 | | 2000 | 3.313 | 848 | 1.656 | 424 | | 4000 | 1.813 | 464 | 0.906 | 232 | - (1) Valid for the internal oscillator or an external 4.096-MHz clock. Scales proportional with f<sub>CLK</sub>. - (2) Conversions start at the rising edge of the START/SYNC pin or on the seventh SCLK falling edge for a START command. - (3) Time does not include the programmable delay set by the DELAY[2:0] bits in the gain setting register. Global chop mode requires two conversions, doubling the additional time. The default setting adds an extra 28 · t<sub>MOD</sub> (where t<sub>MOD</sub> = t<sub>CLK</sub> · 16) to this column. In global chop mode, sequences are similar to taking consecutive single-shot conversions and swapping the input on each conversion. Output data are averaged using the last two data read operations by the ADC with the inputs swapped. 8 74 shows the time sequence for the ADC using global chop mode. - Conversions start at the rising edge of the START/SYNC pin or on the seventh SCLK falling edge for a START command. - (2) When the first data are collected, the inputs are swapped. - (3) Measurements are averaged after the inputs are swapped for each conversion. # 图 74. Global Chop Enabled Conversion Mode Sequences Because the digital filter must settle after reversing the inputs, the global chop mode data rate is less than the nominal data rate, depending on the digital filter and programmed settling delay. However, if the data rate in use has 50-Hz and 60-Hz frequency response notches, the null frequencies remain unchanged. The global chop mode also reduces the ADC noise by a factor of $\sqrt{2}$ because two conversions are averaged. In some cases, the programmable conversion delay must be increased, DELAY[2:0] in the gain setting register (03h), to allow for settling of external components. # 9.3.7 Excitation Current Sources (IDACs) The ADS124S0x incorporates two integrated, matched current sources (IDAC1, IDAC2). The current sources provide excitation current to resistive temperature devices (RTDs), thermistors, diodes, and other resistive sensors that require constant current biasing. The current sources are programmable to output values between 10 μA to 2000 μA using the IMAG[3:0] bits in the excitation current register 1 (06h). Each current source can be connected to any of the analog inputs AINx as well as the REFP1 and REFN1 inputs for the ADS124S06. Both current sources can also be connected to the same pin. The routing of the IDACs is configured by the I1MUX[3:0] and I2MUX[3:0] bits in the excitation current register 2 (07h). In three-wire RTD applications, the matched current sources can be used to cancel errors caused by sensor lead resistance (see the *Typical Application* section for more details). 图 75 details the IDAC connection through the input multiplexer. Copyright © 2017, Texas Instruments Incorporated 图 75. IDAC Block Diagram The internal reference must be enabled for IDAC operation. As a current source, the IDAC requires voltage headroom to the positive supply to operate. This voltage headroom is the compliance voltage. When driving resistive sensors and biasing resistors, take care not to exceed the compliance voltage of the IDACs, otherwise the specified accuracy of the IDAC current may not be met. For IDAC compliance voltage specifications, see the *Electrical Characteristics* table. # 9.3.8 Bias Voltage Generation The ADS124S0x provides an internal bias voltage generator, VBIAS, that can be set to two different levels, (AVDD + AVSS) / 2 and (AVDD + AVSS) / 12 by using the VB\_LEVEL bit in the sensor biasing register (08h). The bias voltage is internally buffered and can be established on the analog inputs AIN0 to AIN5 and AINCOM using the VB\_AINx bits in the sensor biasing register (08h). A typical use case for VBIAS is biasing unbiased thermocouples to within the common-mode voltage range of the PGA. A block diagram of the VBIAS voltage generator and connection diagram is shown in 876. 图 76. VBIAS Block Diagram The start-up time of the VBIAS voltage depends on the pin load capacitance. The total capacitance includes any capacitance connected from VBIAS to AVDD, AVSS, and ground. 表 20 lists the VBIAS voltage settling times for various external load capacitances. Ensure the VBIAS voltage is fully settled before starting a conversion. 表 20. VBIAS Settling Time | LOAD CAPACITANCE | SETTLING TIME | |------------------|---------------| | 0.1 μF | 280 µs | | 1 μF | 2.8 ms | | 10 μF | 28 ms | ## 9.3.9 System Monitor The ADS124S0x provides a set of system monitor functions. These functions measure the device temperature, analog power supply, digital power supply, or use current sources to detect sensor malfunction. System monitor functions are enabled through the SYS\_MON[2:0] bits of the system control register (09h). ## 9.3.9.1 Internal Temperature Sensor On-chip diodes provide temperature-sensing capability. Enable the internal temperature sensor by setting SYS\_MON[2:0] = 010 in the system control register (09h). The temperature sensor outputs a voltage proportional to the device temperature as specified in the *Electrical Characteristics* table. When measuring the internal temperature sensor, the analog inputs are disconnected from the ADC and the output voltage of the temperature sensor is routed to the ADC for measurement using the selected PGA gain, data rate, and voltage reference. If enabled, PGA gain must be limited to 4 for the temperature sensor measurement to remain within the allowed absolute input voltage range of the PGA. As a result of the low device junction-to-PCB thermal resistance ( $R_{\theta JB}$ ), the internal device temperature closely tracks the printed circuit board (PCB) temperature. ## 9.3.9.2 Power Supply Monitors The ADS124S0x provides a means for monitoring both the analog and digital power supply (AVDD and DVDD). The power-supply voltages are divided by a resistor network to reduce the voltages to within the ADC input range. The reduced power-supply voltage is routed to the ADC input multiplexer. The analog $(V_{ANLMON})$ and digital $(V_{DIGMON})$ power-supply readings are scaled by $\triangle \pm 9$ and $\triangle \pm 10$ , respectively: $$V_{ANLMON} = (AVDD - AVSS) / 4 \tag{9}$$ $$V_{DIGMON} = (DVDD - DGND) / 4$$ (10) Enable the supply voltage monitors using the SYS\_MON[2:0] bits in the system control register (09h). Setting SYS\_MON[2:0] to 011 measures $V_{ANLMON}$ , and setting SYS\_MON[2:0] to 100 measures $V_{DIGMON}$ . When the supply voltage monitor is enabled, the analog inputs are disconnected from the ADC and the PGA gain is set to 1, regardless of the GAIN[2:0] bit values in the gain setting register (03h). Supply voltage monitor measurements can be done with either the PGA enabled or PGA disabled via the PGA\_EN[1:0] register. To obtain valid power supply monitor readings, the reference voltage must be larger than the power-supply measurements shown in 公式 9 and 公式 10. ### 9.3.9.3 Burn-Out Current Sources To help detect a possible sensor malfunction, the ADS124S0x provides selectable current sources to function as burn-out current sources (BOCS) using the SYS\_MON[2:0] bits in the system control register (09h). Current sources are set to values of 0.2 $\mu$ A, 1 $\mu$ A, and 10 $\mu$ A with SYS\_MON[2:0] settings of 101, 110, and 111, respectively. When enabled, one BOCS sources current to the selected positive analog input $(AIN_P)$ and the other BOCS sinks current from the selected negative analog input $(AIN_N)$ . With an open-circuit in a burned out sensor, these BOCSs pull the positive input towards AVDD and the negative input towards AVSS, resulting in a full-scale reading. A full-scale reading can also indicate that the sensor is overloaded or that the reference voltage is absent. A near-zero reading can indicate a shorted sensor. Distinguishing a shorted sensor condition from a normal reading can be difficult, especially if an RC filter is used at the inputs. The voltage drop across the external filter resistance and the residual resistance of the multiplexer can cause the output to read a value higher than zero. The ADC readings of a functional sensor can be corrupted when the burn-out current sources are enabled. The burn-out current sources are recommended to be disabled when performing the precision measurement, and only enabling them to test for sensor fault conditions. If the global chop mode is enabled, disable this mode before making a measurement with the burn-out current sources. ## 9.3.10 Status Register The ADS124S0x has a one-byte status register that contains flags to indicate if a fault condition has occurred. This byte can be read out from the status register (01h), or can be prepended to each data read as the first byte when reading data from the ADC. To prepend the STATUS byte to each conversion result, set the SENDSTAT bit to 1 in the system control register (09h). The STATUS byte data field and field description are found in 图 94 and 表 27. The following sections describe various flagged fault conditions that are indicated in the STATUS byte. Flags for the PGA output voltage rail monitors and reference monitor are set after each conversion. Reading the STATUS byte reads the flags latched during the last conversion cycle. ## 9.3.10.1 POR Flag After the power supplies are turned on, the ADC remains in reset until DVDD, IOVDD, and the analog power supply (AVDD – AVSS) voltage exceed the respective power-on reset (POR) voltage thresholds. If a POR event has occurred, the FL\_POR flag (bit 7 of the STATUS byte) is set. This flag indicates that a POR event has occurred and has not been cleared. This flag is cleared with a user register write to set the bit to 0. The power-on reset is described further in the *Power-On Reset* section. ## 9.3.10.2 RDY Flag The $\overline{RDY}$ flag indicates that the device has started up and is ready to receive a configuration change. During a reset or POR event, the device is resetting the register map and may not be available. The $\overline{RDY}$ flag is shown with bit 6 of the STATUS byte. # 9.3.10.3 PGA Output Voltage Rail Monitors The PGA contains an integrated output-voltage monitor. If the level of the PGA output voltage exceeds AVDD - 0.15 V or drops below AVSS + 0.15 V, a flag is set to indicate that the output has gone beyond the output range of the PGA. Each PGA output $V_{OUTN}$ and $V_{OUTP}$ can trigger an overvoltage or undervoltage flag, giving a total of four flags. The PGA output voltage rail monitors are enabled with the FL\_REF\_EN bit of excitation current register 1. The PGA output voltage rail monitor block diagram is shown in $\boxed{8}$ 77. If the PGA is bypassed, then the rail monitor is still operational and is sensing the connection at the input of the ADC. The PGA output voltage rail monitors are: - FL\_P\_RAILP (bit 5 of the STATUS byte): V<sub>OUTP</sub> has exceeded AVDD 0.15 V - FL\_P\_RAILN (bit 4 of the STATUS byte): V<sub>OUTP</sub> dropped below AVSS + 0.15 V - FL\_N\_RAILP (bit 3 of the STATUS byte): V<sub>OUTN</sub> has exceeded AVDD 0.15 V - FL\_N\_RAILN (bit 2 of the STATUS byte): V<sub>OUTN</sub> dropped below AVSS + 0.15 V 图 77. PGA Output Voltage Rail Monitors ₹ 78 shows an example of a PGA output voltage rail monitor overrange event and the respective behavior of the flags. A fault is latched during a conversion cycle. The flags are updated (set or cleared) only at the end of a conversion cycle. 图 78. PGA Output Voltage Rail Monitor Timing #### 9.3.10.4 Reference Monitor The user can select to continuously monitor the ADC reference inputs for a shorted or missing reference voltage. The reference detection circuit offers two thresholds, the first threshold is 300 mV and the second threshold is 1/3 · (AVDD – AVSS). The reference detection circuit measures the differential reference voltage and sets a flag latched after each conversion in the STATUS byte if the voltage is below the threshold. A reference voltage less than 300 mV can indicate a potential short on the reference inputs or, in case of a ratiometric RTD measurement, a broken wire between the RTD and the reference resistor. A reference voltage between 300 mV and 1/3 · (AVDD – AVSS) can indicate a broken sensor excitation wire in a 3-wire RTD setup. Additionally, a resistor of 10 $M\Omega$ can be connected between the selected REFPx and REFNx inputs. The resistor can be used to detect a floating reference input. With a floating input, the resistor pulls both reference inputs to the same potential so that the reference detection circuit can detect this condition. The pull-together reference resistor is not recommended to be continuously connected to active reference inputs. This resistor lowers the input impedance of the reference inputs and can contribute gain error to the measurement. The reference detection circuits must be enabled with the FL\_REF\_EN[1:0] bits of the reference control register (05h). The FL\_REF\_L0 flag (bit 0 of the STATUS byte) indicates if the reference voltage is lower than 0.3 V. The FL\_REF\_L1 flag (bit 1 of the STATUS byte) indicates if the reference voltage is lower than $1/3 \cdot (AVDD - AVSS)$ . A diagram of the reference detection circuit is shown in $\boxed{8}$ 79. A reference monitor fault is latched at each conversion cycle and the flags in the status register are updated at the falling edge of $\boxed{DRDY}$ . 图 79. Reference Monitor Block Diagram # 9.3.11 General-Purpose Inputs and Outputs (GPIOs) The ADS124S06 offers four dedicated general-purpose input and output (GPIO) pins, and the ADS124S08 offers four pins (AIN8 to AIN11) that serve a dual purpose as either analog inputs or GPIOs. Two registers control the function of the GPIO pins. Use the CON[3:0] bits of the GPIO configuration register (11h) to configure a pin as a GPIO pin. The upper four bits (DIR[3:0]) of the GPIO data register (10h) configure the GPIO pin as either an input or an output. The lower four bits (DAT[3:0]) of the GPIO data register contain the input or output GPIO data. If a GPIO pin is configured as an input, the respective DAT[x] bit reads the status of the pin; if a GPIO pin is configured as an output, write the output status to the respective DAT[x] bit. For more information about the use of GPIO pins, see the *Configuration Registers* section. ■ 80 shows a diagram of how these functions are combined onto a single pin. Note that when the pin is configured as a GPIO, the corresponding logic is powered from AVDD and AVSS. When the devices are operated with bipolar analog supplies, the GPIO outputs bipolar voltages. Care must be taken to not load the GPIO pins when used as outputs because large currents can cause droop or noise on the analog supplies. GPIO pins use Schmitt triggered inputs, with hysteresis to make the input more resistance to noise; see the Electrical Characteristics table for GPIO thresholds. 图 80. GPIO Block Diagram For connections of unused GPIO pins, see the *Unused Inputs and Outputs* section. ### 9.3.12 Low-Side Power Switch A low-side power switch with low on-resistance connected between REFN0 and AVSS-SW is integrated in the devices. This power switch can be used to reduce system power consumption in resistive bridge sensor applications by powering down the bridge circuit between conversions. When the PSW bit in the excitation current register 1 (06h) is set to 1, the switch closes. The switch automatically opens when the POWERDOWN command is issued. The switch is opened by setting the PSW bit to 0. By default, the switch is open. Connect AVSS-SW to AVSS. # 9.3.13 Cyclic Redundancy Check (CRC) A cyclic redundancy check (CRC) is enabled by setting the CRC bit to 1 in the system control register (10h). When CRC mode is enabled, the 8-bit CRC is appended to the conversion result. The CRC is calculated for the 24-bit conversion result and the STATUS byte when enabled. In CRC mode, the checksum byte is the 8-bit remainder of the bitwise exclusive-OR (XOR) of the data bytes by a CRC polynomial. For conversion data, use three data bytes. The CRC is based on the CRC-8-ATM (HEC) polynomial: $X^8 + X^2 + X + 1$ . The nine binary coefficients of the polynomial are: 100000111. To calculate the CRC, divide (XOR operation) the data bytes (excluding the CRC) with the polynomial and compare the calculated CRC values to the ADC CRC value. If the values do not match, a data transmission error has occurred. In the event of a data transmission error, read the data again. The following list shows a general procedure to compute the CRC value: - 1. Left-shift the initial 24-bit data value (32-bit data when the STATUS byte is enabled) by 8 bits, with zeros padded to the right, creating a new 32-bit data value (the starting data value). - 2. Align the MSB of the CRC polynomial (100000111) to the left-most, logic-one value of the data. - 3. Perform an XOR operation on the data value with the aligned CRC polynomial. The XOR operation creates a new, shorter-length value. The bits of the data values that are not in alignment with the CRC polynomial drop down and append to the right of the new XOR result. - 4. When the XOR result is less than 100000000, the procedure ends, yielding the 8-bit CRC value. Otherwise, continue with the XOR operation shown in step 2, using the current data value. The number of loop iterations depends on the value of the initial data. ### 9.3.14 Calibration The ADC incorporates offset and gain calibration commands, as well as user-offset and full-scale (gain) calibration registers to calibrate the ADC. The ADC calibration registers are 24 bits wide. Use calibration to correct internal ADC errors or overall system errors. Calibrate by sending calibration commands to the ADC, or by direct user calibration. In user calibration, the user calculates and writes the correction values to the calibration registers. The ADC performs self or system-offset calibration, or a system gain calibration. Perform offset calibration before system gain calibration. After power-on, wait for the power supplies and reference voltage to fully settle before calibrating. As shown in \( \begin{align\*} \begin{align\*} 81, the value of the offset calibration register is subtracted from the filter output and then multiplied by the full-scale register value divided by 400000h. The data are then clipped to a 24-bit value to provide the final output. 图 81. ADC Calibration Block Diagram Calibration commands cannot be used when the device is in standby mode (when the START/SYNC pin is low, or when the STOP command is issued). ### 9.3.14.1 Offset Calibration The offset calibration word is 24 bits, consisting of three 8-bit registers, as shown in the three registers starting with offset calibration register 1. The offset value is twos complement format with a maximum positive value equal to 7FFFFFh, and a maximum negative value equal to 800000h. This value is subtracted from each output reading as an offset correction. A register value equal to 000000h has no offset correction. If global chop mode is enabled, the offset calibration register is disabled. 表 21 shows example settings of the offset register. 表 21. Offset Calibration Register Values | OFC[2:0] REGISTER VALUE | OFFSET CALIBRATED OUTPUT CODE <sup>(1)</sup> | |-------------------------|----------------------------------------------| | 000001h | FFFFFFh | | 000000h | 000000h | | FFFFFh | 000001h | <sup>(1)</sup> Ideal output code with shorted input, excluding ADC noise and offset voltage error. The user can select how many samples (1, 4, 8, or 16) to average for self or system offset calibration using the CAL\_SAMP[1:0] bits in the system control register (09h). Fewer readings shorten the calibration time but also provide less accuracy. Averaging more readings takes longer but yields a more accurate calibration result by reducing the noise level. Two commands can be used to perform offset calibration. SFOCAL is a self offset calibration that internally sets the input to mid-scale using the SYS\_MON[2:0] = 001 setting and takes a measurement of the offset. SYOCAL is a system offset calibration where the user must input a null voltage to calibrate the system offset. After either command is issued, the OFC register is updated. After an offset calibration is performed, the device starts a new conversion and $\overline{DRDY}$ falls to indicate a new conversion has completed. #### 9.3.14.2 Gain Calibration The full-scale (gain) calibration word is 24 bits consisting of three 8-bit registers, as shown in the three registers starting with gain calibration register 1. The gain calibration value is straight binary, normalized to a unity-gain correction factor at a register value equal to 400000h. 表 22 shows register values for selected gain factors. Do not exceed the PGA input range limits during gain calibration. 表 22. Gain Calibration Register Values | FSCAL[2:0] REGISTER VALUE | GAIN FACTOR | | | | |---------------------------|-------------|--|--|--| | 433333h | 1.05 | | | | | 400000h | 1.00 | | | | | 3CCCCh | 0.95 | | | | All gains of the ADS124S0x are factory trimmed to meet the gain error specified in the *Electrical Characteristics* table at $T_A = 25$ °C. When the gain drift of the devices over temperature is very low, there is typically no need for self gain calibration. The SYGCAL command initiates a system gain calibration, where the user sets the input to full-scale to remove gain error. After the SYGCAL is issued, the FSC register is updated. As with the offset calibration, the CAL\_SAMP[1:0] bits determine the number of samples used for a gain calibration. As with an offset calibration, the device starts a new conversion after a gain calibration and $\overline{DRDY}$ falls to indicate a new conversion has completed. #### 9.4 Device Functional Modes The device operates in three different modes: power-down mode, standby mode, and conversion mode. 82 shows a flow chart of the different operating modes and how the device transitions from one mode to another. - (1) Any reset (power-on, command, or pin), immediately resets the device. - (2) A POWERDOWN command aborts an ongoing conversion and immediately puts the device into power-down mode. - (3) The conversion mode is selected with the MODE bit in the data rate register. - (4) The rising edge of the START/SYNC pin or the START command starts a new conversion without completing the current conversion. ## 图 82. Operating Flow Chart #### 9.4.1 Reset The ADS124S0x is reset in one of three ways: - Power-on reset - RESET pin - RESET command When a reset occurs, the configuration registers reset to default values and the device enters standby mode. The device then waits for the rising edge of the START/SYNC pin or a START command to enter conversion mode. Note that if the device had been using an external clock, the reset sets the device to use the internal oscillator as a default configuration. See the *Timing Characteristics* section for reset timing information. # Device Functional Modes (接下页) ### 9.4.1.1 Power-On Reset The ADS124S0x incorporates a power-on reset circuit that holds the device in reset until all supplies reach approximately 1.65 V. The power-on reset also ensures that the device starts operating in a known state in case a brown-out event occurs, when the supplies have dipped below the minimum operating voltages. When the device completes a POR sequence, the FL\_POR flag in the status register is set high to indicate that a POR has occurred. Begin communications with the device 2.2 ms after the power supplies reach minimum operating voltages. The only exception is polling the status register for the RDY bit. If the user polls the RDY bit, then use an SCLK rate of half the maximum-specified SCLK rate to get a proper reading when the device is making internal configurations. This 2.2-ms POR time is required for the internal oscillator to start up and the device to properly set internal configurations. After the internal configurations are set, the device sets the RDY bit in the device status register (01h). When this bit is set to 0, user configurations can be programmed into the device. 图 83. Power-On Reset Timing Sequence # 9.4.1.2 **RESET** Pin Reset the ADC by taking the $\overline{\text{RESET}}$ pin low for a minimum of $4 \cdot t_{\text{CLK}}$ . cycles, and then returning the pin high. After the rising edge of the $\overline{\text{RESET}}$ pin, a delay time of $t_{\text{d(RSSC)}}$ is required before sending the first serial interface command or starting a conversion. See the *Timing Characteristics* section for reset timing information. ## 9.4.1.3 Reset by Command Reset the ADC by using the RESET command (06h or 07h). The command is decoded on the seventh SCLK falling edge. After sending the RESET command, a delay time of $t_{d(RSSC)}$ is required before sending the first serial interface command or starting a conversion. See the *Timing Characteristics* section for reset timing information. ## 9.4.2 Power-Down Mode Power-down mode is entered by sending the POWERDOWN command. In this mode, all analog and digital circuitry is powered down for lowest power consumption regardless of the register settings. Only the internal voltage reference can be configured to stay on during power-down mode in case a faster start-up time is required. All register values retain the current settings during power-down mode. The configuration registers can be read and written in power-down mode. A WAKEUP command must be issued in order to exit power-down mode and to enter standby mode. When the POWERDOWN command is issued, the device enters power-down mode $2 \cdot t_{CLK}$ after the seventh SCLK falling edge of the command. For lowest power consumption (on DVDD and IOVDD), stop the external clock when in power-down mode. The device does not gate the external clock when in power-down mode. Selecting the internal oscillator before sending the POWERDOWN command is recommended. # Device Functional Modes (接下页) To release the device from POWERDOWN, issue the WAKEUP command to enter standby mode. The device then waits for the rising edge of the START/SYNC pin or a START command to go into conversion mode. When in power-down mode, the device responds to the RREG, RDATA, and WAKEUP commands. The WREG and RESET commands can also be sent, but are ignored until a WAKEUP command is sent and the internal oscillator resumes operation. # 9.4.3 Standby Mode The device powers up in standby mode and automatically enters this mode whenever there is no ongoing conversion. When the STOP command is sent (or the START/SYNC pin is taken low) in continuous conversion mode, or when a conversion completes in single-shot conversion mode, the device enters standby mode. Standby mode offers several different options and features to lower the power consumption: - The PGA can be powered down by setting PGA\_EN[1:0] to 00 in the gain setting register (03h). - The internal voltage reference can be powered down by setting REFCON[1:0] to 00 in the reference control register (05h). This setting also turns off the IDACs. - The digital filter is held in reset state. - The clock to the modulator and digital core is gated to decrease dynamic switching losses. If powered down in standby mode, the PGA and internal reference can require extra time to power up. Extra delay may be required between power up of the PGA or the internal reference, and the start of conversions. In particular, the reference power up time is dependent on the capacitance between REFOUT and REFCOM. Calibration commands are not decoded when the device is in standby mode. ### 9.4.4 Conversion Modes The ADS124S0x offers two conversion modes: continuous conversion and single-shot conversion mode. Continuous-conversion mode converts indefinitely until stopped by the user. Single-shot conversion mode performs one conversion after the START/SYNC pin is taken high or after the START command is sent. Use the MODE bit in the data rate register (04h) to program the conversion mode. ₹ 84 shows how the START/SYNC pin and the START command are used to control ADC conversions. - (1) DRDY rises at the first SCLK rising edge or the rising edge of the START/SYNC pin. - (2) START and STOP commands take effect 2 · t<sub>CLK</sub> after the seventh SCLK falling edge. The conversion starts 2 · t<sub>CLK</sub> after the START/SYNC rising edge. - (3) To synchronize a conversion, the STOP command must be issued prior to the START command. STOP and START commands can be issued without a delay between the commands. ## 图 84. Conversion Start and Stop Timing # Device Functional Modes (接下页) ADC conversions are controlled by the START/SYNC pin or by serial commands. For the device to start converting in continuous conversion or single-shot conversion mode, a START command must be sent or the START/SYNC pin must be taken high. If using commands to control conversions, keep the START/SYNC pin low to avoid possible contentions between the START/SYNC pin and commands. Conversions can be synchronized to perform a conversion at a particular time. To synchronize the conversion with the START/SYNC pin, take the pin low. The rising edge of the START/SYNC pin starts a new conversion. Similarly, a conversion can be synchronized using the START command. If the device is in standby mode, issue a START command. If the device is in conversion mode, issue a STOP command followed by a START command. The STOP and START commands can be consecutive. A new conversion starts on the seventh SCLK falling edge of the START command. ## 9.4.4.1 Continuous Conversion Mode The device is configured for continuous conversion mode by setting the MODE bit to 0 in the data rate register (04h). A START command must be sent or the START/SYNC pin must be taken high for the device to start converting continuously. When controlling the device with commands, hold the START/SYNC pin low. Taking the START/SYNC pin low or sending the STOP command stops the device from converting after the currently ongoing conversion completes, indicated by the falling edge of DRDY. The device enters standby mode thereafter. For information on the exact timing of single-shot conversion mode data, see 表 13 and 表 15. ## 9.4.4.2 Single-Shot Conversion Mode The device is configured for single-shot conversion mode by setting the MODE bit to 1 in the data rate register (04h). A START command must be sent or the START/SYNC pin must be taken high for the device to start a single conversion. After the conversion completes, the device enters standby mode again. To start a new conversion, the START command must be sent again or the START/SYNC pin must be taken low and then high again. When the device uses the sinc<sup>3</sup> filter, ADC data requires three conversion cycles to settle. When the sinc<sup>3</sup> filter is enabled, a single-shot conversion suppresses the first two ADC conversions and provides the third conversion as the output data so that the user receives settled data. Because three conversions are required for settled data, the conversion time in single-shot conversion mode is approximately three times the normal data period. When the device uses the low-latency filter, the ADC data settles in a single conversion. In single-shot conversion mode with the low-latency filter, the data period is closer to the normal data period. For information on the exact timing of single-shot conversion mode data, see 表 13 and 表 15. ### 9.4.4.3 Programmable Conversion Delay When a new conversion is started, the ADC provides a delay before the actual start of the conversion. This timed delay is provided to allow for the integrated analog anti-alias filter to settle. In some cases more delay is required to allow for external settling effects. The delay time can be configured to automatically delay the start of a conversion after a START command is sent, the START/SYNC pin is taken high, or a WREG command is sent to change any configuration register from address 03h to 07h is issued (as described in the *WREG* section). The programmable conversion delay is intended to accommodate the analog settling time on the inputs (for example, when changing a multiplexer channel). Use the DELAY[2:0] bits in the gain setting register (03h) to program a delay time ranging from $1 \cdot t_{MOD}$ to $4096 \cdot t_{MOD}$ (where $t_{MOD} = 16 \cdot t_{CLK}$ ). The default programmable conversion delay setting is $14 \cdot t_{MOD}$ . # 9.5 Programming ### 9.5.1 Serial Interface The ADC has an SPI-compatible, bidirectional serial interface that is used to read the conversion data as well as to configure and control the ADC. Only SPI mode 1 (CPOL = 0, CPHA = 1) is supported. The serial interface consists of five control lines: $\overline{CS}$ , SCLK, DIN, DOUT/ $\overline{DRDY}$ , and $\overline{DRDY}$ but can be used with only four or even three control signals. If the ADS124S08 or ADS124S06 is the only device connected to the SPI bus, then the $\overline{CS}$ input can be tied low so that only SCLK, DIN, and DOUT/ $\overline{DRDY}$ are required to communicate with the device. # 9.5.1.1 Chip Select (CS) The $\overline{\text{CS}}$ pin is an active low input that enables the ADC serial interface for communication and is useful when multiple devices share the same serial bus. $\overline{\text{CS}}$ must be low during the entire data transaction. When $\overline{\text{CS}}$ is high, the serial interface is reset, SCLK input activity is ignored (blocking input commands), and the DOUT/DRDY output enters a high-impedance state. ADC conversions are not affected by the state of $\overline{\text{CS}}$ . In situations where multiple devices are present on the bus, the dedicated $\overline{\text{DRDY}}$ pin can provide an uninterrupted monitor of the conversion status and is not affected by $\overline{\text{CS}}$ . If the serial bus is not shared with another peripheral, $\overline{\text{CS}}$ can be tied to DGND to permanently enable the ADC interface and DOUT/DRDY can be used to indicate conversion status. These changes reduce the serial interface from five I/Os to three I/Os. # 9.5.1.2 Serial Clock (SCLK) The serial interface clock is a noise-filtered, Schmidt-triggered input used to clock data into and out of the ADC. Input data to the ADC are latched on the falling SCLK edge and output data from the ADC are updated on the rising SCLK edge. Return SCLK low after the data sequence is complete. Even though the SCLK input has hysteresis, keep SCLK as clean as possible to prevent unintentional SCLK transitions. Avoid ringing and voltage overshoot on the SCLK input. Place a series termination resistor at the SCLK drive pin to help reduce ringing. ## 9.5.1.3 Serial Data Input (DIN) The serial data input pin (DIN) is used with SCLK to send data (commands and register data) to the device. The device latches data on DIN on the SCLK falling edge. The device never drives the DIN pin. During data readback, when no command is intended, keep DIN low. # 9.5.1.4 Serial Data Output and Data Ready (DOUT/DRDY) The DOUT/DRDY pin is a dual-function output. The pin functions as the digital data output and the ADC data-ready indication. First, this pin is used with SCLK to read conversion and register data from the device. Conversion or register data are shifted out on DOUT/DRDY on the SCLK rising edge. DOUT/DRDY goes to a high-impedance state when $\overline{\text{CS}}$ is high. Second, the DOUT/\overline{DRDY} pin indicates availability of new conversion data. DOUT/\overline{DRDY} transitions low at the same time that the \overline{DRDY} pin goes low to indicate new conversion data are available. Both signals can be used to detect if new data are ready. However, because DOUT/\overline{DRDY} is disabled when \overline{CS} is high, use the dedicated \overline{DRDY} pin when monitoring conversions on multiple devices on the SPI bus. # Programming (接下页) # 9.5.1.5 Data Ready (DRDY) The DRDY pin is an output that transitions low to indicate when conversion data are ready for retrieval. Initially, DRDY is high at power-on. When converting, the state of DRDY depends on whether the conversion data are retrieved or not. In continuous conversion mode after DRDY goes low, DRDY is driven high on the first SCLK rising edge. If data are not read, DRDY remains low and then pulses high 24 ⋅ t<sub>CLK</sub> before the next DRDY falling edge. The data must be retrieved before the next DRDY update, otherwise the data are overwritten by new data and any previous data are lost. 8 shows the DRDY operation without data retrieval. 8 shows the DRDY operation with data retrieval after each conversion completes. (1) DRDY returns high with the rising edge of the first SCLK after a data ready indication. # 图 85. DRDY Operation Without Data Retrieval (1) DRDY returns high with the rising edge of the first SCLK after a data ready indication. # 图 86. DRDY Operation With Data Retrieval ## 9.5.1.6 Timeout The ADS124S0x offers a serial interface timeout feature that is used to recover communication when a serial interface transmission is interrupted. This feature is especially useful in applications where $\overline{\text{CS}}$ is permanently tied low and is not used to frame a communication sequence. The SPI interface resets when no valid 8 bits are received within $2^{15} \cdot t_{\text{CLK}}$ . The timeout feature is enabled by setting the TIMEOUT bit to 1 in the system control register (09h). # Programming (接下页) ### 9.5.2 Data Format The devices provide 24 bits of data in binary twos complement format. The size of one code (LSB) is calculated using 公式 11. 1 LSB = $$(2 \cdot V_{REF} / Gain) / 2^{24} = +FS / 2^{23}$$ (11) A positive full-scale input [ $V_{IN} \ge (+FS - 1 \ LSB) = (V_{REF} / Gain - 1 \ LSB)$ ] produces an output code of 7FFFFh and a negative full-scale input ( $V_{IN} \le -FS = -V_{REF} / Gain$ ) produces an output code of 800000h. The output clips at these codes for signals that exceed full-scale. 表 23 summarizes the ideal output codes for different input signals. 表 23. Ideal Output Code vs Input Signal | INPUT SIGNAL,<br>V <sub>IN</sub> = V <sub>AINP</sub> - V <sub>AINN</sub> | IDEAL OUTPUT CODE <sup>(1)</sup> | |--------------------------------------------------------------------------|----------------------------------| | ≥ FS (2 <sup>23</sup> – 1) / 2 <sup>23</sup> | 7FFFFh | | FS / 2 <sup>23</sup> | 000001h | | 0 | 000000h | | -FS / 2 <sup>23</sup> | FFFFFFh | | ≤ –FS | 800000h | (1) Excludes the effects of noise, INL, offset, and gain errors. Mapping of the analog input signal to the output codes is shown in ₹887. 图 87. Code Transition Diagram # 9.5.3 Commands Commands are used to control the ADC, access the configuration registers, and retrieve data. Many of the commands are stand-alone (that is, single-byte). The register write and register read commands, however, are multibyte, consisting of two command bytes plus the register data byte or bytes. The commands are listed in \$\frac{1}{5}\$. 表 24. Command Definitions | COMMAND | DESCRIPTION | FIRST<br>COMMAND BYTE | SECOND<br>COMMAND BYTE | | |-----------------------|--------------------------------------------------------------|--------------------------------------|--------------------------|--| | Control Commands | | | | | | NOP | No operation | 0000 0000 (00h) | _ | | | WAKEUP | Wake-up from power-down mode | 0000 001x (02h, 03h) <sup>(1)</sup> | _ | | | POWERDOWN | Enter power-down mode | 0000 010x (04h, 05h) <sup>(1)</sup> | _ | | | RESET | Reset the device | 0000 011x (06h, 07h) <sup>(1)</sup> | _ | | | START | Start conversions | 0000 100x (08h, 09h) <sup>(1)</sup> | _ | | | STOP | Stop conversions | 0000 101x (0Ah, 0Bh) <sup>(1)</sup> | _ | | | Calibration Commands | <b>S</b> | | | | | SYOCAL | System offset calibration | 0001 0110 (16h) | _ | | | SYGCAL | System gain calibration | 0001 0111 (17h) | _ | | | SFOCAL | Self offset calibration | 0001 1001 (19h) | _ | | | Data Read Command | | | | | | RDATA | Read data by command | 0001 001x (12h / 13h) <sup>(1)</sup> | _ | | | Register Read and Wri | te Commands | | | | | RREG | Read <i>nnnnn</i> registers starting at address <i>rrrrr</i> | 001r rrrr <sup>(2)</sup> | 000n nnnn <sup>(3)</sup> | | | WREG | Write nnnnn registers starting at address rrrrr | 010r rrrr <sup>(2)</sup> | 000n nnnn <sup>(3)</sup> | | <sup>(1)</sup> x = don't care. Commands can be sent at any time, either during a conversion or when conversions are stopped. However, if register read or write commands are in progress when conversion data are ready, the ADC blocks loading of conversion data to the output shift register. The CS input pin can be taken high between commands; or held low between consecutive commands. CS must stay low for the entire command sequence. Complete the command, or terminate the command before completion by taking CS high. Only send the commands that are listed in 表 24. ## 9.5.3.1 NOP NOP is a no-operation command. The NOP command is used to clock out data without clocking in a command. ## 9.5.3.2 WAKEUP Issue the WAKEUP command to exit power-down mode and to place the device into standby mode. When running off the external clock, the external clock must be running before sending the WAKEUP command, otherwise the command is not decoded. <sup>(2)</sup> r rrrr = starting register address. <sup>(3)</sup> n nnnn = number of registers to read or write - 1. ### 9.5.3.3 POWERDOWN Sending the POWERDOWN command aborts a currently ongoing conversion and puts the device into power-down mode. The device goes into power-down mode $2 \cdot t_{CLK}$ after the seventh SCLK falling edge of the command. For lowest power consumption on DVDD and IOVDD, stop the external clock when in power-down mode. The device does not gate the external clock. When running off the external clock, provide at a minimum two additional t<sub>CLK</sub>s after the POWERDOWN command is issued, otherwise the device does not enter power-down mode. Because an external clock can be gated for lower power consumption, selecting the internal oscillator before sending the POWERDOWN command is recommended. During power-down mode, the only commands that are available are RREG, RDATA, and WAKEUP. ### 9.5.3.4 RESET The RESET command resets the digital filter and sets all configuration register values to default settings. A RESET command also puts the device into standby mode. When in standby mode, the device waits for a rising edge on the START/SYNC pin or a START command to resume conversions. After sending the RESET command, a delay time of $t_{d(RSSC)}$ is required before sending the first serial interface command or starting a conversion. See the *Timing Characteristics* section for reset timing information. Note that if the device had been using an external clock, the reset sets the device to use the internal oscillator as a default configuration. ### 9.5.3.5 START When the device is configured for continuous conversion mode, issue the START command for the device to start converting. Every time a conversion completes, the device automatically starts a new conversion until the STOP command is sent. In single-shot conversion mode, the START command is used to start a single conversion. After the conversion completes, the device enters standby mode. Tie the START/SYNC pin low when the device is controlled through the START and STOP commands. The START command is not decoded if the START/SYNC pin is high. If the device is already in conversion mode, the command has no effect. ### 9.5.3.6 STOP The STOP command is used in continuous conversion mode to stop the device from converting. The current conversion is allowed to complete. After DRDY transitions low, the device enters standby mode. The command has no effect in single-shot conversion mode. Hold the START/SYNC pin low when the device is controlled through START and STOP commands. ### 9.5.3.7 SYOCAL The SYOCAL command initiates a system offset calibration. For a system offset calibration, the inputs must be externally shorted to a voltage within the input range, ideally near the mid-supply voltage of (AVDD + AVSS) / 2. The OFC registers are updated when the command completes. Calibration commands must be issued in conversion mode. ### 9.5.3.8 SYGCAL The SYGCAL command initiates the system gain calibration. For a system gain calibration, the input must be externally set to full-scale. The FSC registers are updated after this operation. Calibration commands must be issued in conversion mode. ## 9.5.3.9 SFOCAL The SFOCAL command initiates a self offset calibration. The device internally shorts the inputs to mid-supply and performs the calibration. The OFC registers are updated after this operation. Calibration commands must be issued in conversion mode. ### 9.5.3.10 RDATA The RDATA command is used to read conversion data from the device at any time without concern of data corruption when the DRDY or DOUT/DRDY signal cannot be monitored. The conversion result is read from a buffer so that a new data conversion does not corrupt the conversion read. #### 9.5.3.11 RREG Use the RREG command to read the device register data. Read the register data one register at a time, or read a block of register data. The starting register address can be any register in the register map. The RREG command consists of two bytes. The first byte specifies the starting register address: 001r rrrr, where *r rrrr* is the starting register address. The second command byte is the number of registers to read (minus 1): 000n nnnn, where *n nnnn* is the number of registers to read minus 1. After the read command is sent, the ADC responds with one or more register data bytes, most significant bit first. If the byte count exceeds the last register address, the ADC begins to output zero data. During the register read operation, any conversion data that becomes available is not loaded to the output shift register to avoid data contention. However, the conversion data can be retrieved later by the RDATA command. After the register read command has started, further commands are blocked until one of the following conditions are met: - The read operation is completed - The read operation is terminated by taking CS high - The read operation is terminated by a serial interface timeout - The ADC is reset by toggling the RESET pin 88 depicts a two-register read operation example. As shown, the commands required to read data from two registers starting at register REF (address = 05h) are: command byte 1 = 25h and command byte 2 = 01h. Keep DIN low after the two command bytes are sent. (1) $\overline{\text{CS}}$ can be set high or kept low between commands. If kept low, the command must be completed. 图 88. Read Register Sequence ### 9.5.3.12 WREG Use the WREG command to write the device register data. The register data are written one register at a time or as a block of register data. The starting register address is any register in the register map. The WREG command consists of two bytes. The first byte specifies the starting register address: 010r rrrr, where *r rrrr* is the starting register address. The second command byte is the number of registers to write (minus 1): 000n nnnn, where *n nnnn* is the number of registers to write minus 1. The following byte (or bytes) is the register data, most significant bit first. If the byte count exceeds the last register address, the ADC ignores the data. After the register write command has started, further commands are blocked until one of the following conditions are met: - · The write operation is completed - The write operation is terminated by taking CS high - · The write operation is terminated by a serial interface timeout - The ADC is reset by toggling the RESET pin ₹89 depicts a two-register write operation example. As shown, the required commands to write data to two registers starting at register REF (address = 05h) are: command byte 1 = 45h and command byte 2 = 01h. (1) CS can be set high or kept low between commands. If kept low, the command must be completed. ## 图 89. Write Register Sequence Writing new data to certain configuration registers resets the digital filter and starts a new conversion if a conversion is in progress. Writing to the following registers triggers a new conversion: - Channel configuration register (02h) - Gain setting register (03h) - Data rate register (04h) - Reference control register (05h), bits [5:0] - Excitation current register 1 (06h), bits [3:0] - Excitation current register 2 (07h) - System control register (09h), bits [7:5] When the device is configured with WREG, the first data ready indication occurs after the new conversion completes with the new configuration settings. The previous conversion data are cleared at restart; therefore read the previous data before the register write operation. A WREG to the previously mentioned registers only starts a new conversion if the register data are new (differs from the previous register data) and if a conversion is in progress. If the device is in standby mode, the device sets the configuration according to the WREG data, but does not start a conversion until the START/SYNC pin is taken high or a START command is issued. ## 9.5.4 Reading Data ADC data are read by two methods: read data direct or read data by command. The ADC writes new conversion data to the output shift register and the internal data-holding register. Data are read either from the output shift register (in direct mode) or read from the data-holding register (in command mode). Reading data from the data-holding register (command mode) does not require synchronizing the start of data readback to DRDY. #### 9.5.4.1 Read Data Direct In this method of data retrieval, ADC conversion data are shifted out directly from the output shift register. No command is necessary. Read data direct requires that no serial activity occur from the falling edge of DRDY to the readback, or the data are invalid. The serial interface is full duplex in the read data direct mode; meaning that commands are decoded during the data readback. If no command is intended, keep DIN low during readback. If an input command is sent during readback, the ADC executes the command, and data corruption can result. Synchronize the data readback to DRDY or to DOUT/DRDY to make sure the data are read before the next DRDY update, or the old data are overwritten with new data. - (1) DRDY returns high on the first SCLK falling edge. - (2) $\overline{\text{CS}}$ can be tied low. If $\overline{\text{CS}}$ is low, DOUT/ $\overline{\text{DRDY}}$ asserts low at the same time as $\overline{\text{DRDY}}$ . - (3) Complete data retrieval before new data are ready (28 · t<sub>CLK</sub> before the next falling edge of DOUT/DRDY and DRDY). - (4) The STATUS and CRC bytes are optional. - (5) The byte sequence, including selected optional bytes, repeats by continuing SCLK. 图 90. Read Data Direct # 9.5.4.2 Read Data by RDATA Command When the RDATA command is sent, the data are retrieved from the ADC data-holding register. Read data at any time without the risk of data corruption because the command method does not require synchronizing to DRDY. Polling of DRDY to determine when ADC data are ready can still be used. ₹ 91 shows the read data by command sequence. The output data MSB begins on the first SCLK rising edge after the command. The output data field can be 3, 4, or 5 bytes long. The data field consists of an optional STATUS byte, three bytes of conversion data, and an optional CRC byte. An RDATA command must be sent for each read operation. The ADC does not respond to commands until the read operation is complete, or terminated by taking CS high. After all bytes are read, the data-byte sequence (including the STATUS byte and CRC byte, if selected) is repeated by continuing SCLK. - (1) $\overline{\text{CS}}$ can be tied low. If $\overline{\text{CS}}$ is low, DOUT/ $\overline{\text{DRDY}}$ asserts low with $\overline{\text{DRDY}}$ . - (2) DOUT/DRDY is driven low with DRDY. If a read operation occurs after the DRDY falling edge, then DOUT/DRDY can be high or low. - (3) The STATUS and CRC bytes are optional. 图 91. Read Data by Command # 9.5.4.3 Sending Commands When Reading Data The device serial interface is capable of full-duplex operation when reading conversion data and not using the RDATA command. In full-duplex operation, commands are decoded at the same time that conversion data are read. Commands can be sent on any 8-bit data boundary during a data read operation. When a RREG or RDATA command is recognized, the current data read operation is aborted and the conversion data are corrupted, unless the command is sent when the last byte of the conversion result is retrieved. The device starts to output the requested data on DOUT/DRDY at the first SCLK rising edge after the command byte. To read data without interruption, keep DIN low when clocking out data. A WREG command can be sent without corrupting an ongoing read operation. Sending a WREG command when reading data minimizes the time between reading the data and setting the device configuration for the next conversion. 图 92 shows an example for sending a WREG command to write two configuration registers when reading conversion data by using read data direct mode. After the command is clocked in, the device resets the digital filter and starts converting with the new register settings as long as the device is in continuous conversion mode. The digital filter is reset and conversions are restarted after each data byte is received. In this example, the digital filter is reset when the first byte is received, decoding the input multiplexer and again when the PGA is set. The WREG command can be sent on any of the 8-bit boundaries. The example in 图 92 has the STATUS and CRC bytes disabled. - (1) $\overline{\text{CS}}$ can be tied low. If $\overline{\text{CS}}$ is low, DOUT/ $\overline{\text{DRDY}}$ asserts low at the same time as $\overline{\text{DRDY}}$ . - (2) The output data buffer is cyclical and the original data byte is re-issued when the fourth DIN byte is clocked in. 图 92. Issuing a WREG Command When Reading Back ADC Data ## 9.5.5 Interfacing with Multiple Devices When connecting multiple devices to a single SPI bus, SCLK, DIN, and DOUT/DRDY can be safely shared by using a dedicated chip-select (CS) line for each SPI-enabled device. When CS transitions high for the respective device, DOUT/DRDY enters a tri-state mode. Therefore, DOUT/DRDY cannot be used to indicate when new data are available if CS is high. Only the dedicated DRDY pin indicates that new data are available because the DRDY pin is actively driven even when CS is high. In some cases, the $\overline{DRDY}$ pin cannot be interfaced to the microcontroller. This scenario can occur if there are insufficient GPIO channels available on the microcontroller or if the serial interface must be galvanically isolated and thus the amount of channels must be limited. In order to evaluate when a new conversion of one of the devices is ready, the microcontroller can periodically drop $\overline{CS}$ to the respective device and poll the state of the DOUT/ $\overline{DRDY}$ pin. When $\overline{\text{CS}}$ goes low, the DOUT/ $\overline{\text{DRDY}}$ pin immediately drives either high or low. If the DOUT/ $\overline{\text{DRDY}}$ line drives low, new data are available. If the DOUT/ $\overline{\text{DRDY}}$ line drives high, no new data are available. This procedure requires that DOUT/ $\overline{\text{DRDY}}$ is forced high after reading each conversion result and before taking $\overline{\text{CS}}$ high. To make sure DOUT/ $\overline{\text{DRDY}}$ is taken high, send a RREG command to read a register where the least significant bit is 1. Retrieving data using direct read mode requires knowledge of the DRDY falling edge timing to avoid data corruption. Use the RDATA command so that valid data can be retrieved from the device at any time without concern of data corruption by a new data ready. ## 9.6 Register Map # 9.6.1 Configuration Registers The ADS124S0x register map consists of 18, 8-bit registers. These registers are used to configure and control the device to the desired mode of operation. Access the registers through the serial interface by using the RREG and WREG register commands. After power-on or reset, the registers default to the initial settings, as shown in the *Default* column of 表 25. Data can be written as a block to multiple registers using a single WREG command. If data are written as a block, the data of certain registers take effect immediately when data are shifted in. Writing new data to certain registers results in a restart of conversions that are in progress. The registers that result in a conversion restart are discussed in the *WREG* section. ## 表 25. Configuration Register Map | ADDR | REGISTER | DEFAULT | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | | |------|----------|---------|----------------------|-----------|------------|------------------|------------|-------------------------|-----------|-----------|--| | 00h | ID | xxh | | RESERVED | | | | DEV_ID[2:0] | | | | | 01h | STATUS | 80h | FL_POR | RDY | FL_P_RAILP | FL_P_RAILN | FL_N_RAILP | FL_N_RAILN | FL_REF_L1 | FL_REF_L0 | | | 02h | INPMUX | 01h | | MUXP[3:0] | | | | MUXN[3:0] | | | | | 03h | PGA | 00h | DELAY[2:0] PGA_I | | | N[1:0] GAIN[2:0] | | | | | | | 04h | DATARATE | 14h | G_CHOP | CLK | MODE | FILTER | DR[3:0] | | | | | | 05h | REF | 10h | FL_REF_ | EN[1:0] | REFP_BUF | REFN_BUF | REFSI | REFSEL[1:0] REFCON[1:0] | | | | | 06h | IDACMAG | 00h | FL_RAIL_EN | PSW | 0 | 0 | IMAG[3:0] | | | | | | 07h | IDACMUX | FFh | I2MUX[3:0] | | | I1MUX[3:0] | | | | | | | 08h | VBIAS | 00h | VB_LEVEL | VB_AINC | VB_AIN5 | VB_AIN4 | VB_AIN3 | VB_AIN2 | VB_AIN1 | VB_AIN0 | | | 09h | SYS | 10h | SYS_MON[2:0] CAL_SAN | | | MP[1:0] | TIMEOUT | CRC | SENDSTAT | | | | 0Ah | OFCAL0 | 00h | OFC[7:0] | | | | | | | | | | 0Bh | OFCAL1 | 00h | OFC[15:8] | | | | | | | | | | 0Ch | OFCAL2 | 00h | OFC[23:16] | | | | | | | | | | 0Dh | FSCAL0 | 00h | FSC[7:0] | | | | | | | | | | 0Eh | FSCAL1 | 00h | FSC[15:8] | | | | | | | | | | 0Fh | FSCAL2 | 40h | FSC[23:16] | | | | | | | | | | 10h | GPIODAT | 00h | DIR[3:0] DAT[3:0] | | | | | | | | | | 11h | GPIOCON | 00h | 0 | 0 | 0 | 0 | CON[3:0] | | | | | ## 9.6.1.1 Device ID Register (address = 00h) [reset = xxh] ## 图 93. Device ID (ID) Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|----------|---|-------------|------|---|---| | | | RESERVED | | DEV_ID[2:0] | | | | | | | R-xxh | | | R-xh | | | LEGEND: R = Read only; -n = value after reset; -x = variable ## 表 26. Device ID (ID) Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:3 | 7:3 RESERVED R | R | xxh | Reserved | | 7.0 | KEGEKVEB | 1 | XXII | Values are subject to change without notice | | | | | | Device identifier | | 2:0 | DEV_ID[2:0] | R | xh | Identifies the model of the device. 000: ADS124S08 (12 channels, 24 bits) 001: ADS124S06 (6 channels, 24 bits) 010: Reserved 011: Reserved 100: Reserved 101: Reserved 101: Reserved 111: Reserved | ## 9.6.1.2 Device Status Register (address = 01h) [reset = 80h] ## 图 94. Device Status (STATUS) Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|------|------------|------------|------------|------------|-----------|-----------| | FL_POR | RDY | FL_P_RAILP | FL_P_RAILN | FL_N_RAILP | FL_N_RAILN | FL_REF_L1 | FL_REF_L0 | | R/W-1h | R-0h LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ## 表 27. Device Status (STATUS) Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | POR flag | | 7 | FL_POR | R/W | 1h | Indicates a power-on reset (POR) event has occurred. 0: Register has been cleared and no POR event has occurred. 1: POR event occurred and has not been cleared. Flag must be cleared by user register write (default). | | | | | | Device ready flag | | 6 | RDY | R | 0h | Indicates the device has started up and is ready for communication. 0 : ADC ready for communication (default) 1 : ADC not ready | | | | | | Positive PGA output at positive rail flag <sup>(1)</sup> | | 5 | FL_P_RAILP | R | 0h | Indicates the positive PGA output is within 150 mV of AVDD. 0 : No error (default) 1 : PGA positive output within 150 mV of AVDD | | | | | | Positive PGA output at negative rail flag <sup>(1)</sup> | | 4 | FL_P_RAILN | R | Oh I | Indicates the positive PGA output is within 150 mV of AVSS. 0 : No error (default) 1 : PGA positive output within 150 mV of AVSS | | | | | | Negative PGA output at positive rail flag <sup>(1)</sup> | | 3 | FL_N_RAILP | R | 0h | Indicates the negative PGA output is within 150 mV of AVDD. 0 : No error (default) 1 : PGA negative output within 150 mV of AVDD | | | | | | Negative PGA output at negative rail flag <sup>(1)</sup> | | 2 | FL_N_RAILN | R | 0h | Indicates the negative PGA output is within 150 mV of AVSS. 0 : No error (default) 1 : PGA negative output within 150 mV of AVSS | | | | | | Reference voltage monitor flag, level 1 (2) | | 1 | FL_REF_L1 | R | 0h | Indicates the external reference voltage is lower than 1/3 of the analog supply voltage. Can be used to detect an open-excitation lead in a 3-wire RTD application. 0 : Differential reference voltage ≥ 1/3 · (AVDD – AVSS) (default) 1 : Differential reference voltage < 1/3 · (AVDD – AVSS) | | | | | | Reference voltage monitor flag, level 0 <sup>(2)</sup> | | 0 | FL_REF_L0 | R | Oh | Indicates the external reference voltage is lower than 0.3 V. Can be used to indicate a missing or floating external reference voltage. 0 : Differential reference voltage ≥ 0.3 V (default) 1 : Differential reference voltage < 0.3 V | <sup>(1)</sup> The PGA rail monitors are enabled with the FL\_RAIL\_EN bit in excitation current register 1 (06h). <sup>(2)</sup> The reference monitors are enabled with the FL\_REF\_EN[1:0] bits of the reference control register (05h). ## 9.6.1.3 Input Multiplexer Register (address = 02h) [reset = 01h] ## 图 95. Input Multiplexer (INPMUX) Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|-----|--------|---|---|------|--------|---| | | MUX | P[3:0] | | | MUXI | N[3:0] | | | | R/V | V-0h | | | R/W | /-1h | | LEGEND: R/W = Read/Write; -n = value after reset ## 表 28. Input Multiplexer (INPMUX) Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-----------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | Positive ADC input selection | | 7:4 | MUXP[3:0] | R/W | Oh | Selects the ADC positive input channel. 0000: AIN0 (default) 0001: AIN1 0010: AIN2 0011: AIN3 0100: AIN4 0101: AIN5 0110: AIN6 (ADS124S08 only) 0111: AIN7 (ADS124S08 only) 1000: AIN8 (ADS124S08 only) 1001: AIN9 (ADS124S08 only) 1001: AIN10 (ADS124S08 only) 1011: AIN11 (ADS124S08 only) 1010: AIN10 (ADS124S08 only) 1010: AIN10 (ADS124S08 only) 1101: Reserved 1111: Reserved | | | | | | Negative ADC input selection | | 3:0 | MUXN[3:0] | R/W | 1h | Selects the ADC negative input channel. 0000: AIN0 0001: AIN1 (default) 0010: AIN2 0011: AIN3 0100: AIN4 0101: AIN5 0110: AIN6 (ADS124S08 only) 0111: AIN7 (ADS124S08 only) 1000: AIN8 (ADS124S08 only) 1001: AIN9 (ADS124S08 only) 1001: AIN9 (ADS124S08 only) 1010: AIN10 (ADS124S08 only) 1010: AIN10 (ADS124S08 only) 1010: AIN10 (ADS124S08 only) 1011: AIN11 (ADS124S08 only) 1101: Reserved 1110: Reserved 1111: Reserved | ## 9.6.1.4 Gain Setting Register (address = 03h) [reset = 00h] ## 图 96. Gain Setting (PGA) Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|------------|---|-------|---------|---|-----------|---| | | DELAY[2:0] | | PGA_E | EN[1:0] | | GAIN[2:0] | | | | R/W-0h | | R/W | /-0h | | R/W-0h | | LEGEND: R/W = Read/Write; -n = value after reset ## 表 29. Gain Setting (PGA) Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | Programmable conversion delay selection | | 7:5 | DELAY[2:0] | R/W | Oh | Sets the programmable conversion delay time for the first conversion after a WREG when a configuration change resets of the digital filter and triggers a new conversion <sup>(1)</sup> . 000: 14 · t <sub>MOD</sub> (default) 001: 25 · t <sub>MOD</sub> 010: 64 · t <sub>MOD</sub> 011: 256 · t <sub>MOD</sub> 010: 1024 · t <sub>MOD</sub> 100: 1024 · t <sub>MOD</sub> 101: 2048 · t <sub>MOD</sub> 111: 1 · t <sub>MOD</sub> | | | | | | PGA enable | | 4:3 | PGA_EN[1:0] | R/W | Oh | Enables or bypasses the PGA. 00: PGA is powered down and bypassed. Enables single-ended measurements with unipolar supply (Set gain = 1 (2)) (default) 01: PGA enabled (gain = 1 to 128) 10: Reserved 11: Reserved | | | | | | PGA gain selection | | 2:0 | GAIN[2:0] | R/W | Oh | Configures the PGA gain. 000: 1 (default) 001: 2 010: 4 011: 8 100: 16 101: 32 110: 64 111: 128 | <sup>(1)</sup> For details on which bits and registers trigger a new conversion, see the *WREG* section. (2) When bypassing the PGA, the user must also set GAIN[2:0] to 000. ## 9.6.1.5 Data Rate Register (address = 04h) [reset = 14h] ## 图 97. Data Rate (DATARATE) Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|--------|--------|--------|---|-----|-------|---| | G_CHOP | CLK | MODE | FILTER | | DR | [3:0] | | | R/W-0h | R/W-0h | R/W-0h | R/W-1h | | R/V | V-4h | | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ## 表 30. Data Rate (DATARATE) Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | G_CHOP | R/W | Oh | Global chop enable Enables the global chop function. When enabled, the device automatically swaps the inputs and takes the average of two consecutive readings to cancel the offset voltage. 0: Disabled (default) 1: Enabled | | 6 | CLK | R/W | 0h | Clock source selection Configures the clock source to use either the internal oscillator or an external clock. 0: Internal 4.096-MHz oscillator (default) 1: External clock | | 5 | MODE | R/W | 0h | Conversion mode selection Configures the ADC for either continuous conversion or single-shot conversion mode. 0 : Continuous conversion mode (default) 1 : Single-shot conversion mode | | 4 | FILTER | R/W | 1h | Digital filter selection Configures the ADC to use either the sinc <sup>3</sup> or the low-latency filter. 0 : Sinc <sup>3</sup> filter 1 : Low-latency filter (default) | | 3:0 | DR[3:0] | R/W | 4h | Data rate selection Configures the output data rate <sup>(1)</sup> . 0000: 2.5 SPS 0001: 5 SPS 0010: 10 SPS 0011: 16.6 SPS 0100: 20 SPS (default) 0101: 50SPS 0110: 60 SPS 0110: 60 SPS 1000: 200 SPS 1000: 200 SPS 1001: 400 SPS 1010: 800 SPS 1011: 1000 SPS 1010: 2000 SPS 1111: Reserved | <sup>(1)</sup> Data rates of 60 Hz or less can offer line-cycle rejection; see the 50-Hz and 60-Hz Line Cycle Rejection section for more information. ## 9.6.1.6 Reference Control Register (address = 05h) [reset = 10h] ## 图 98. Reference Control (REF) Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|----------|----------|----------|-------|---------|-------|--------| | FL_REF | _EN[1:0] | REFP_BUF | REFN_BUF | REFSI | EL[1:0] | REFCC | N[1:0] | | R/V | V-0h | R/W-0h | R/W-1h | R/W | V-0h | R/W | ′-0h | LEGEND: R/W = Read/Write; -n = value after reset ## 表 31. Reference Control (REF) Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | Reference monitor configuration | | 7:6 | FL_REF_EN[1:0] | R/W | Oh | Enables and configures the reference monitor. 00: Disabled (default) 01: FL_REF_L0 monitor enabled, threshold 0.3 V 10: FL_REF_L0 and FL_REF_L1 monitors enabled, thresholds 0.3 V and 1/3 · (AVDD – AVSS) 11: FL_REF_L0 monitor and 10-MΩ pull-together enabled, threshold 0.3 V | | | | | | Positive reference buffer bypass | | 5 | REFP_BUF | R/W | Oh | Disables the positive reference buffer. Recommended when $V_{(REFPx)}$ is close to AVDD.<br>0 : Enabled (default)<br>1 : Disabled | | | | | | Negative reference buffer bypass | | 4 | REFN_BUF | R/W | 1h | Disables the negative reference buffer. Recommended when $V_{(REFNx)}$ is close to AVSS. 0 : Enabled 1 : Disabled (default) | | | | | | Reference input selection | | 3:2 | REFSEL[1:0] | R/W | 0h | Selects the reference input source for the ADC. 00: REFP0, REFN0 (default) 01: REFP1, REFN1 10: Internal 2.5-V reference (1) 11: Reserved | | | | | | Internal voltage reference configuration <sup>(2)</sup> | | 1:0 | REFCON[1:0] | R/W | 0h | Configures the behavior of the internal voltage reference. 00 : Internal reference off (default) 01 : Internal reference on, but powers down in power-down mode 10 : Internal reference is always on, even in power-down mode 11 : Reserved | <sup>(1)</sup> Disable the reference buffers when the internal reference is selected for measurements. <sup>(2)</sup> The internal voltage reference must be turned on to use the IDACs. ## 9.6.1.7 Excitation Current Register 1 (address = 06h) [reset = 00h] ## 图 99. Excitation Current Register 1 (IDACMAG) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|--------|------|------|---|------|--------|---| | FL_RAIL_EN | PSW | 0 | 0 | | IMAC | G[3:0] | | | R/W-0h | R/W-0h | R-0h | R-0h | | R/W | /-0h | | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ## 表 32. Excitation Current Register 1 (IDACMAG) Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ы | Ticiu | Турс | Reset | PGA output rail flag enable | | 7 | FL_RAIL_EN | R/W | 0h | Enables the PGA output voltage rail monitor circuit. 0 : Disabled (default) 1 : Enabled | | | | | | Low-side power switch | | 6 | PSW | R/W | 0h | Controls the low-side power switch. The low-side power switch opens automatically in power-down mode. 0 : Open (default) 1 : Closed | | 5:4 | RESERVED | R | 0h | Reserved | | 5.4 | RESERVED | K | UII | Always write 0h | | 3:0 | IMAG[3:0] | R/W | 0h | IDAC magnitude selection Selects the value of the excitation current sources. Sets IDAC1 and IDAC2 to the same value. $0000: Off \ (default) \\ 0001: 10 \ \mu A \\ 0010: 50 \ \mu A \\ 0011: 100 \ \mu A \\ 0010: 250 \ \mu A \\ 0101: 500 \ \mu A \\ 0101: 750 \ \mu A \\ 0110: 750 \ \mu A \\ 0111: 1000 \ \mu A \\ 1000: 1500 \ \mu A \\ 1000: 1500 \ \mu A \\ 1000: 1500 \ \mu A \\ 1001: 2000 \ \mu A \\ 1011- 1111: Off$ | ## 9.6.1.8 Excitation Current Register 2 (address = 07h) [reset = FFh] ## 图 100. Excitation Current Register 2 (IDACMUX) LEGEND: R/W = Read/Write; -n = value after reset ## 表 33. Excitation Current Register 2 (IDACMUX) Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:4 | I2MUX[3:0] | R/W | Fh | IDAC2 output channel selection Selects the output channel for IDAC2. 0000: AIN0 0001: AIN1 0010: AIN2 0011: AIN3 0100: AIN4 0101: AIN5 0110: AIN6 (ADS124S08), REFP1 (ADS124S06) 0111: AIN7 (ADS124S08), REFN1 (ADS124S06) 1000: AIN8 (ADS124S08 only) 1001: AIN9 (ADS124S08 only) 1010: AIN10 (ADS124S08 only) 1011: AIN11 (ADS124S08 only) | | 3:0 | I1MUX[3:0] | R/W | Fh | 1100 : AINCOM 1101 - 1111 : Disconnected (default) IDAC1 output channel selection Selects the output channel for IDAC1. 0000 : AIN0 0001 : AIN1 0010 : AIN2 0011 : AIN3 0100 : AIN4 0101 : AIN5 0110 : AIN6 (ADS124S08 only), REFP1 (ADS124S06) 0111 : AIN7 (ADS124S08 only), REFN1 (ADS124S06) 1000 : AIN8 (ADS124S08 only) 1001 : AIN9 (ADS124S08 only) 1001 : AIN9 (ADS124S08 only) 1010 : AIN10 (ADS124S08 only) 1011 : AIN11 (ADS124S08 only) 1010 : AIN10 (ADS124S08 only) 1101 : AIN11 (ADS124S08 only) 1101 : AINCOM 1101 - 1111 : Disconnected (default) | ## 9.6.1.9 Sensor Biasing Register (address = 08h) [reset = 00h] ## 图 101. Sensor Biasing (VBIAS) Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|---------|---------|---------|---------|---------|---------|---------| | VB_LEVEL | VB_AINC | VB_AIN5 | VB_AIN4 | VB_AIN3 | VB_AIN2 | VB_AIN1 | VB_AIN0 | | R/W-0h LEGEND: R/W = Read/Write; -n = value after reset ## 表 34. Sensor Biasing (VBIAS) Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | VBIAS level selection | | 7 | VB_LEVEL | R/W | 0h | Sets the VBIAS output voltage level. VBIAS is disabled when not connected to any input. 0: (AVDD + AVSS) / 2 (default) 1: (AVDD + AVSS) / 12 | | | | | | AINCOM VBIAS selection <sup>(1)</sup> | | 6 | VB_AINC | R/W | Oh | Enables VBIAS on the AINCOM pin. 0: VBIAS disconnected from AINCOM (default) 1: VBIAS connected to AINCOM | | | | | | AIN5 VBIAS selection <sup>(1)</sup> | | 5 | VB_AIN5 | R/W | Oh | Enables VBIAS on the AIN5 pin. 0: VBIAS disconnected from AIN5 (default) 1: VBIAS connected to AIN5 | | | | | | AIN4 VBIAS selection <sup>(1)</sup> | | 4 | VB_AIN4 | R/W | Oh | Enables VBIAS on the AIN4 pin. 0: VBIAS disconnected from AIN4 (default) 1: VBIAS connected to AIN4 | | | | | | AIN3 VBIAS selection <sup>(1)</sup> | | 3 | VB_AIN3 | R/W | Oh | Enables VBIAS on the AIN3 pin. 0: VBIAS disconnected from AIN3 (default) 1: VBIAS connected to AIN3 | | | | | | AIN2 VBIAS selection <sup>(1)</sup> | | 2 | VB_AIN2 | R/W | Oh | Enables VBIAS on the AIN2 pin. 0: VBIAS disconnected from AIN2 (default) 1: VBIAS connected to AIN2 | | | | | | AIN1 VBIAS selection <sup>(1)</sup> | | 1 | VB_AIN1 | R/W | Oh | Enables VBIAS on the AIN1 pin. 0: VBIAS disconnected from AIN1 (default) 1: VBIAS connected to AIN1 | | | | | | AIN0 VBIAS selection <sup>(1)</sup> | | 0 | VB_AIN0 | R/W | 0h | Enables VBIAS on the AIN0 pin. 0: VBIAS disconnected from AIN0 (default) 1: VBIAS connected to AIN0 | <sup>(1)</sup> The bias voltage can be selected for multiple analog inputs at the same time. ## 9.6.1.10 System Control Register (address = 09h) [reset = 10h] ## 图 102. System Control (SYS) Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|--------------|--------|--------|---------|---------|--------|----------| | | SYS_MON[2:0] | | CAL_SA | MP[1:0] | TIMEOUT | CRC | SENDSTAT | | R/W-0h | | R/W-2h | | R/W-0h | R/W-0h | R/W-0h | | LEGEND: R/W = Read/Write; -n = value after reset ## 表 35. System Control (SYS) Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | System monitor configuration <sup>(1)</sup> | | 7:5 | SYS_MON[2:0] | R/W | 0h | Enables a set of system monitor measurements using the ADC. 000: Disabled (default) 001: PGA inputs shorted to (AVDD + AVSS) / 2 and disconnected from AINx and the multiplexer; gain set by user 010: Internal temperature sensor measurement; PGA must be enabled (PGA_EN[1:0] = 01); gain set by user (2) 011: (AVDD - AVSS) / 4 measurement; gain set to 1 (3) 100: DVDD / 4 measurement; gain set to 1 (3) 101: Burn-out current sources enabled, 0.2-µA setting 110: Burn-out current sources enabled, 1-µA setting 111: Burn-out current sources enabled, 10-µA setting | | | | | | Calibration sample size selection | | 4:3 | CAL_SAMP[1:0] | R/W | 2h | Configures the number of samples averaged for self and system offset and system gain calibration. 00: 1 sample 01: 4 samples 10: 8 samples (default) 11: 16 samples | | | | | | SPI timeout enable | | 2 | TIMEOUT | R/W | Oh | Enables the SPI timeout function. 0 : Disabled (default) 1 : Enabled | | | | | | CRC enable | | 1 | CRC | R/W | 0h | Enables the CRC byte appended to the conversion result. When enabled, CRC is calculated across the 24-bit conversion result (plus the STATUS byte if enabled). 0 : Disabled (default) 1 : Enabled | | | | | | STATUS byte enable | | 0 | SENDSTAT | R/W | 0h | Enables the STATUS byte prepended to the conversion result. 0 : Disabled (default) 1 : Enabled | <sup>(1)</sup> With system monitor functions enabled, the AINx multiplexer switches are open for the (AVDD + AVSS) / 2 measurement, the temperature sensor, and the supply monitors. <sup>(2)</sup> When using the internal temperature sensor, gain must be 4 or less to keep the measurement within the PGA input voltage range. <sup>(3)</sup> The PGA gain is automatically set to 1 when the supply monitors are enabled, regardless of the setting in GAIN[2:0]. ## 9.6.1.11 Offset Calibration Register 1 (address = 0Ah) [reset = 00h] ## 图 103. Offset Calibration Register 1 (OFCAL0) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|-----|-------|---|---|---| | | | | OFC | [7:0] | | | | | | | | R/W | /-00h | | | | LEGEND: R/W = Read/Write; -n = value after reset #### 表 36. Offset Calibration Register 1 (OFCAL0) Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|---------------------------------------------| | 7:0 | OFC[7:0] | R/W | 00h | Bits [7:0] of the offset calibration value. | #### 9.6.1.12 Offset Calibration Register 2 (address = 0Bh) [reset = 00h] ## 图 104. Offset Calibration Register 2 (OFCAL1) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|---|---|-----|-------|---|---|---| | OFC[15:8] | | | | | | | | | | | | R/W | /-00h | | | | LEGEND: R/W = Read/Write; -n = value after reset ## 表 37. Offset Calibration Register 2 (OFCAL1) Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-----------|------|-------|----------------------------------------------| | 7:0 | OFC[15:8] | R/W | 00h | Bits [15:8] of the offset calibration value. | ## 9.6.1.13 Offset Calibration Register 3 (address = 0Ch) [reset = 00h] #### 图 105. Offset Calibration Register 3 (OFCAL2) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|---|---|-----|-------|---|---|---| | OFC[23:16] | | | | | | | | | | | | R/W | /-00h | | | | LEGEND: R/W = Read/Write; -n = value after reset ## 表 38. Offset Calibration Register 3 (OFCAL2) Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------|------|-------|-----------------------------------------------| | 7:0 | OFC[23:16] | R/W | 00h | Bits [23:16] of the offset calibration value. | #### 9.6.1.14 Gain Calibration Register 1 (address = 0Dh) [reset = 00h] ## 图 106. Gain Calibration Register 1 (FSCAL0) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | |---|----------|---|---|---|---|---|---|--|--|--|--| | | FSC[7:0] | | | | | | | | | | | | | R/W-00h | | | | | | | | | | | LEGEND: R/W = Read/Write; -n = value after reset ## 表 39. Gain Calibration Register 1 (FSCAL0) Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|-------------------------------------------| | 7:0 | FSC[7:0] | R/W | 00h | Bits [7:0] of the gain calibration value. | ## 9.6.1.15 Gain Calibration Register 2 (address = 0Eh) [reset = 00h] ## 图 107. Gain Calibration Register 2 (FSCAL1) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | |---|-----------|---|---|---|---|---|---|--|--|--|--| | | FSC[15:8] | | | | | | | | | | | | | R/W-00h | | | | | | | | | | | LEGEND: R/W = Read/Write; -n = value after reset #### 表 40. Gain Calibration Register 2 (FSCAL1) Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-----------|------|-------|--------------------------------------------| | 7:0 | FSC[15:8] | R/W | 00h | Bits [15:8] of the gain calibration value. | ## 9.6.1.16 Gain Calibration Register 3 (address = 0Fh) [reset = 40h] #### 图 108. Gain Calibration Register 3 (FSCAL2) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |---|------------|---|---|---|---|---|---|--|--|--| | | FSC[23:16] | | | | | | | | | | | | R/W-40h | | | | | | | | | | LEGEND: R/W = Read/Write; -n = value after reset ## 表 41. Gain Calibration Register 3 (FSCAL2) Field Descriptions | Bit | Field Type Reset | | Reset | Description | |-----|------------------|-----|-------|---------------------------------------------| | 7:0 | FSC[23:16] | R/W | 40h | Bits [23:16] of the gain calibration value. | ## 9.6.1.17 GPIO Data Register (address = 10h) [reset = 00h] ## 图 109. GPIO Data (GPIODAT) Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---|-----|-------|---|----------|---|---|---|--|--| | | DIR | [3:0] | | DAT[3:0] | | | | | | | | R/V | V-0h | | R/W-0h | | | | | | LEGEND: R/W = Read/Write; -n = value after reset ## 表 42. GPIO Data (GPIODAT) Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------| | 7:4 | DIR[3:0] | R/W | Oh | GPIO direction Configures the selected GPIO as an input or output. 0 : GPIO[x] configured as output (default) 1 : GPIO[x] configured as input | | 3:0 | DAT[3:0] | R/W | Oh | GPIO data Contains the data of the GPIO inputs or outputs. 0 : GPIO[x] is low (default) 1 : GPIO[x] is high | ## 9.6.1.18 GPIO Configuration Register (address = 11h) [reset = 00h] ## 图 110. GPIO Configuration Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |------|------|------|------|----------|---|---|---|--|--| | 0 | 0 | 0 | 0 | CON[3:0] | | | | | | | R-0h | R-0h | R-0h | R-0h | R/W-0h | | | | | | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ## 表 43. GPIO Configuration (GPIOCON) Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:4 | RESERVED | R | 0h | Reserved | | 7.4 | | K | Un | Always write 0h | | | | | | GPIO pin configuration | | 3:0 | CON[3:0] | R/W | 0h | Configures the GPIO[x] pin as an analog input or GPIO. CON[x] corresponds to the GPIO[x] pin. 0 : GPIO[x] configured as analog input (default) (1) 1 : GPIO[x] configured as GPIO | (1) On the ADS124S06, the GPIO pins default as disabled. Set the CON[3:0] bits to enable the respective GPIO pins. ## 10 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## 10.1 Application Information The ADS124S06 and ADS124S08 are precision, 24-bit, $\Delta\Sigma$ ADCs that offer many integrated features to simplify the measurement of the most common sensor types (including various types of temperature, flow, and bridge sensors). Primary considerations when designing an application with the ADS124S0x include analog input filtering, establishing an appropriate reference, and setting the absolute input voltage for the internal PGA. Connecting and configuring the serial interface appropriately is another concern. These considerations are discussed in the following sections. #### 10.1.1 Serial Interface Connections The principle serial interface connections for the ADS124S0x are shown in ₹ 111. 图 111. Serial Interface Connections Most microcontroller SPI peripherals can interface with the ADS124S0x. The interface operates in SPI mode 1 where CPOL = 0 and CPHA = 1. In SPI mode 1, SCLK idles low and data are launched or changed only on SCLK rising edges; data are latched or read by the master and slave on SCLK falling edges. Details of the SPI communication protocol employed by the devices are found in the *Serial Interface* section. Place $47-\Omega$ resistors in series with all digital input and output pins ( $\overline{CS}$ , SCLK, DIN, DOUT/ $\overline{DRDY}$ ), and $\overline{DRDY}$ ). This resistance smooths sharp transitions, suppresses overshoot, and offers some overvoltage protection. Care must be taken to meet all SPI timing requirements because the additional resistors interact with the bus capacitances present on the digital signal lines. #### 10.1.2 Analog Input Filtering Analog input filtering serves two purposes: first, to limit the effect of aliasing during the sampling process and second, to reduce external noise from being a part of the measurement. As with any sampled system, aliasing can occur if proper antialias filtering is not in place. Aliasing occurs when frequency components are present in the input signal that are higher than half the sampling frequency of the ADC (also known as the Nyquist frequency). These frequency components are folded back and show up in the actual frequency band of interest below half the sampling frequency. Note that inside a $\Delta\Sigma$ ADC, the input signal is oversampled at the modulator frequency, $f_{MOD}$ and not at the output data rate. The filter response of the digital filter repeats at multiples of $f_{MOD}$ , as shown in $\blacksquare$ 112. Signals or noise up to a frequency where the filter response repeats are attenuated to a certain amount by the digital filter depending on the filter architecture. Any frequency components present in the input signal around the modulator frequency or multiples thereof are not attenuated and alias back into the band of interest, unless attenuated by an external analog filter. 图 112. Effect of Aliasing Many sensor signals are inherently band limited; for example, the output of a thermocouple has a limited rate of change. In this case, the sensor signal does not alias back into the pass band when using a $\Delta\Sigma$ ADC. However, any noise pick-up along the sensor wiring or the application circuitry can potentially alias into the pass band. Power line-cycle frequency and harmonics are one common noise source. External noise can also be generated from electromagnetic interference (EMI) or radio frequency interference (RFI) sources, such as nearby motors and cellular phones. Another noise source typically exists on the printed circuit board (PCB) itself in the form of clocks and other digital signals. Analog input filtering helps remove unwanted signals from affecting the measurement result. A first-order resistor-capacitor (RC) filter is (in most cases) sufficient to either eliminate aliasing, or to reduce the effect of aliasing to a level below the noise floor of the sensor. Ideally, any signal beyond $f_{MOD}$ / 2 is attenuated to a level below the noise floor of the ADC. The digital filter of the ADS124S0x attenuates signals to a certain degree, as illustrated in the filter response plots in the *Digital Filter* section. In addition, noise components are usually smaller in magnitude than the actual sensor signal. Therefore, using a first-order RC filter with a cutoff frequency set at the output data rate or 10 times higher is generally a good starting point for a system design. Internal to the device, prior to the PGA inputs, is an EMI filter; see \bigsup 50. The cutoff frequency of this filter is approximately 40 MHz and helps reject high-frequency interference. #### 10.1.3 External Reference and Ratiometric Measurements The full-scale range of the ADS124S0x is defined by the reference voltage and the PGA gain (FSR = $\pm V_{REF}$ / Gain). An external reference can be used instead of the integrated 2.5-V reference to adapt the FSR to the specific system needs. An external reference must be used if $V_{IN}$ > 2.5 V. For example, an external 5-V reference and an AVDD = 5 V are required in order to measure a single-ended signal that can swing between 0 V and 5 V. The reference inputs of the device also allow the implementation of ratiometric measurements. In a ratiometric measurement, the same excitation source that is used to excite the sensor is also used to establish the reference for the ADC. As an example, a simple form of a ratiometric measurement uses the same current source to excite both the resistive sensor element (such as an RTD) and another resistive reference element that is in series with the element being measured. The voltage that develops across the reference element is used as the reference source for the ADC. Because current noise and drift are common to both the sensor measurement and the reference, these components cancel out in the ADC transfer function. The output code is only a ratio of the sensor element and the value of the reference resistor. The value of the excitation current source itself is not part of the ADC transfer function. The example in the *Typical Application* section describes a system that uses a ratiometric measurement. One excitation current source is used to drive a reference resistor and an RTD. The ADC measurement represents a ratiometric measurement between the RTD value and a known reference resistor value. #### 10.1.4 Establishing a Proper Input Voltage The ADS124S0x can be used to measure various types of input signal configurations: single-ended, pseudo-differential, and fully-differential signals (which can be either unipolar or bipolar). However, configuring the device properly for the respective signal type is important. Signals where the negative analog input is fixed and referenced to analog ground ( $V_{AINN}=0$ V) are commonly called *single-ended signals*. The input voltage of a single-ended signal consequently varies between 0 V and $V_{IN}$ . If the PGA is disabled and bypassed, the input voltage of the ADS124S08 can be as low as 50 mV below AVSS and as large as 50 mV above AVDD. Therefore, set the PGA\_EN bits to 10 in the gain setting register (03h) to measure single-ended signals when a unipolar analog supply is used (AVSS = 0 V). Only a gain of 1 is possible in this configuration. Measuring a 0-mA to 20-mA or 4-mA to 20-mA signal across a load resistor of 100 $\Omega$ referenced to GND is a typical example. The ADS124S0x can directly measure the signal across the load resistor using a unipolar supply, the internal 2.5-V reference, and gain = 1 when the PGA is bypassed. If gain is needed to measure a single-ended signal, the PGA must be enabled. In this case, a bipolar supply is required for the ADS124S0x to meet the input voltage requirement of the PGA. Signals where the negative analog input $(AIN_N)$ is fixed at a voltage other the 0 V are referred to as *pseudo-differential signals*. The input voltage of a pseudo-differential signal varies between $V_{AINN}$ and $V_{AINN} + V_{IN}$ . Fully-differential signals in contrast are defined as signals having a constant common-mode voltage where the positive and negative analog inputs swing 180° out-of-phase but have the same amplitude. The ADS124S0x can measure pseudo-differential and fully-differential signals both with the PGA enabled or bypassed. However, the PGA must be enabled in order to measure any input with a gain greater than 1. The input voltage must meet the input and output voltage restrictions of the PGA, as explained in the PGA Input-Voltage Requirements section when the PGA is enabled. Setting the input voltage at or near (AVSS + AVDD) / 2 in most cases satisfies the PGA input voltage requirements. Signals where both the positive and negative inputs are always $\geq 0$ V are called *unipolar signals*. These signals can in general be measured with the ADS124S0x using a unipolar analog supply (AVSS = 0 V). As mentioned previously, the PGA must be bypassed in order to measure single-ended, unipolar signals when using a unipolar supply. A signal is called *bipolar* when either the positive or negative input can swing below 0 V. A bipolar analog supply (such as AVDD = 2.5 V, AVSS = -2.5 V) is required in order to measure bipolar signals with the ADS124S0x. A typical application task is measuring a single-ended, bipolar, $\pm 10\text{-V}$ signal where AIN<sub>N</sub> is fixed at 0 V and AIN<sub>P</sub> swings between -10 V and 10 V. The ADS124S0x cannot directly measure this signal because the 10-V signal exceeds the analog power-supply limits. However, one possible solution is to use a bipolar analog supply (AVDD = 2.5 V, AVSS = -2.5 V), gain = 1, and a resistor divider in front of the ADS124S0x. The resistor divider must divide the voltage down to $\leq \pm 2.5 \text{ V}$ to be able to measure the voltage using the internal 2.5-V reference. #### 10.1.5 Unused Inputs and Outputs To minimize leakage currents on the analog inputs, leave unused analog and reference inputs floating, or connect the inputs to mid-supply or to AVDD. Connecting unused analog or reference inputs to AVSS is possible as well, but can yield higher leakage currents than the previously mentioned options. REFN0 is an exception; this pin can be accidently shorted to AVSS through the internal low-side switch. Leave the REFN0 pin floating when not in use or tie the pin to AVSS. GPIO pins operate on levels based on the analog supply. Do not float GPIO pins that are configured as digital inputs. Tie unused GPIO pins that are configured as digital inputs to the appropriate levels, AVDD or AVSS, including when in power-down mode. Tie unused GPIO output pins to AVSS through a pulldown resistor and set the output to 0 in the GPIO data register. For unused GPIO pins on the ADS124S06, leave the GPIOCON register set to the default register values and connect these GPIO pins in the same manner as for an unused analog input. Do not float unused digital inputs; excessive power-supply leakage current can result. Tie all unused digital inputs to the appropriate levels, IOVDD or DGND, even when in power-down mode. Connections for unused digital inputs are listed below. - Tie the CS pin to DGND if CS is not used - · Tie the CLK pin to DGND if the internal oscillator is used - Tie the START/SYNC pin to DGND to control conversions by commands - Tie the RESET pin to IOVDD if the RESET pin is not used - If the DRDY output is not used, leave the DRDY pin unconnected or tie the DRDY pin to IOVDD using a weak pullup resistor #### 10.1.6 Pseudo Code Example The following list shows a pseudo code sequence with the required steps to set up the device and the microcontroller that interfaces to the ADC in order to take subsequent readings from the ADS124S0x in continuous conversion mode. The dedicated DRDY pin is used to indicate availability of new conversion data. ``` Power-up so that all supplies reach minimum operating levels; Delay for a minimum of 2.2 ms to allow power supplies to settle and power-up reset to complete; Configure the SPI interface of the microcontroller to SPI mode 1 (CPOL = 0, CPHA =1); If the CS pin is not tied low permanently, configure the microcontroller GPIO connected to \overline{\text{CS}} as an Configure the microcontroller GPIO connected to the DRDY pin as a falling edge triggered interrupt input; Set \overline{\text{CS}} to the device low; Delay for a minimum of t<sub>d(CSSC)</sub>; Send the RESET command (06h) to make sure the device is properly reset after power-up; //Optional Delay for a minimum of 4096 \cdot t<sub>CLK</sub>; Read the status register using the RREG command to check that the RDY bit is 0; //Optional Clear the FL_POR flag by writing 00h to the status register; //Optional Write the respective register configuration with the WREG command; For verification, read back all configuration registers with the RREG command; Send the START command (08h) to start converting in continuous conversion mode; Delay for a minimum of t_{d(SCCS)}; Clear CS to high (resets the serial interface); Wait for DRDY to transition low; Take CS low; Delay for a minimum of t_{d(CSSC)}; Send the RDATA command; Send 24 SCLK rising edges to read out conversion data on DOUT/DRDY; Delay for a minimum of td(SCCS); Clear CS to high; Take CS low; Delay for a minimum of t_{d(CSSC)}; Send the STOP command (0Ah) to stop conversions and put the device in standby mode; Delay \underline{\text{fo}}r a minimum of t_{\text{d(SCCS)}}; Clear CS to high; ``` #### 10.2 Typical Application ₹ 113 shows a fault-protected, filtered, 3-wire RTD application circuit with hardware-based, lead-wire compensation. Two IDAC current sources provide the lead-wire compensation. One IDAC current source (IDAC1) provides excitation to the RTD element. The ADC reference voltage (pins AIN6 and AIN7) is derived from the voltage across resistor $R_{REF}$ sourcing the same IDAC1 current, providing ratiometric cancellation of current-source drift. The other current source (IDAC2) has the same current setting, providing cancellation of lead-wire resistance by generating a voltage drop across lead-wire resistance $R_{LEAD2}$ equal to the voltage drop of $R_{LEAD1}$ . Because the $R_{RTD}$ voltage is measured differentially at ADC pins AIN1 and AIN2, the voltages across the lead wire resistance cancel. Resistor $R_{BIAS}$ level-shifts the RTD signal to within the ADC specified input range. The current sources are provided by two additional pins (AIN5 and AIN3) that connect to the RTD through blocking diodes. The additional pins are used to route the RTD excitation currents around the input filter resistors, avoiding the voltage drop otherwise caused by the filter resistors $R_{F1}$ and $R_{F4}$ . The diodes protect the ADC inputs in the event of a miswired connection. The input filter resistors limit the input fault currents flowing into the ADC. 图 113. 3-Wire RTD Application #### 10.2.1 Design Requirements 表 44 shows the design requirements of the 3-wire RTD application. DESIGN PARAMETER VALUE ADC supply voltage 4.75 V (minimum) RTD sensor type 3-wire Pt100 RTD resistance range $20 \Omega \text{ to } 400 \Omega$ RTD lead resistance range $0 \Omega \text{ to } 10 \Omega$ RTD self heating 1 mW Accuracy(1) $\pm 0.05 \Omega$ 表 44. Design Requirements <sup>(1)</sup> $T_A = 25$ °C. After offset and full-scale calibration. #### 10.2.2 Detailed Design Procedure The key considerations in the design of a 3-wire RTD circuit are the accuracy, the lead wire compensation, and the sensor self-heating. As the design values of $\frac{1}{5}$ 45 show, several values of excitation currents are available. The resolution is expressed in units of noise-free resolution (NFR). Noise-free resolution is resolution with no code flicker. The selection of excitation currents trades off resolution against sensor self-heating. In general, measurement resolution improves with increasing excitation current. Increasing the excitation current beyond 1000 $\mu$ A results in no further improvement in resolution for this example circuit. The design procedure is based on a 500- $\mu$ A excitation current, because this level of current results in very low sensor self-heating (0.4 mW). #### 表 45. RTD Circuit Design Parameters | I <sub>IDAC</sub><br>(μA) | NFR<br>(bits) | P <sub>RTD</sub><br>(mW) | V <sub>RTD</sub> (V) | Gain<br>(V/V) | V <sub>REFMIN</sub> <sup>(1)</sup> (V) | V <sub>REF</sub> <sup>(2)</sup><br>(V) | R <sub>REF</sub><br>(kΩ) | V <sub>AINNLIM</sub> <sup>(3)</sup><br>(V) | V <sub>AINPLIM</sub> <sup>(4)</sup> (V) | $R_{BIAS}$ (k $\Omega$ ) | V <sub>RTDN</sub> <sup>(5)</sup><br>(V) | V <sub>RTDP</sub> <sup>(6)</sup><br>(V) | V <sub>IDAC1</sub> <sup>(7)</sup> (V) | |---------------------------|---------------|--------------------------|----------------------|---------------|----------------------------------------|----------------------------------------|--------------------------|--------------------------------------------|-----------------------------------------|--------------------------|-----------------------------------------|-----------------------------------------|---------------------------------------| | 50 | 16.8 | 0.001 | 0.02 | 32 | 0.64 | 0.70 | 18 | 0.6 | 4.1 | 7.10 | 0.7 | 0.7 | 1.9 | | 100 | 17.8 | 0.004 | 0.04 | 32 | 1.28 | 1.41 | 14.1 | 0.9 | 3.8 | 5.10 | 1.0 | 1.1 | 2.8 | | 250 | 18.8 | 0.025 | 0.10 | 16 | 1.60 | 1.76 | 7.04 | 1.1 | 3.7 | 2.30 | 1.2 | 1.3 | 3.3 | | 500 | 19.1 | 0.100 | 0.20 | 8 | 1.60 | 1.76 | 3.52 | 1.0 | 3.8 | 1.10 | 1.1 | 1.3 | 3.4 | | 750 | 18.9 | 0.225 | 0.30 | 4 | 1.20 | 1.32 | 1.76 | 0.8 | 4.0 | 0.57 | 0.9 | 1.2 | 2.8 | | 1000 | 19.3 | 0.400 | 0.40 | 4 | 1.60 | 1.76 | 1.76 | 0.9 | 3.9 | 0.50 | 1.0 | 1.4 | 3.5 | | 1500 | 19.1 | 0.900 | 0.60 | 2 | 1.20 | 1.32 | 0.88 | 0.6 | 4.2 | 0.23 | 0.7 | 1.3 | 3.0 | | 2000 | 18.3 | 1.600 | 0.80 | 1 | 0.80 | 0.90 | 0.45 | 0.3 | 4.5 | 0.10 | 0.4 | 1.2 | 2.4 | - (1) V<sub>REFMIN</sub> is the minimum reference voltage required by the design. - (2) V<sub>REF</sub> is the design target reference voltage allowing for 10% overrange. - (3) V<sub>AINNLIM</sub> is the absolute minimum input voltage required by the ADC. - (4) V<sub>AINPLIM</sub> is the absolute maximum input voltage required by the ADC. - (5) V<sub>RTDN</sub> is the design target negative input voltage. - (6) V<sub>RTDP</sub> is the design target positive input voltage. - (7) V<sub>IDAC1</sub> is the design target IDAC1 loop voltage. Initially, $R_{LEAD1}$ and $R_{LEAD2}$ are considered to be 0 $\Omega$ . Route the IDAC1 current through the external reference resistor, $R_{REF}$ . IDAC1 generates the ADC reference voltage, $V_{REF}$ , across the reference resistor. This voltage is defined by $\Delta$ 式 12: $$V_{REF} = I_{IDAC1} \cdot R_{REF} \tag{12}$$ Route the second current (IDAC2) to the second RTD lead. Program the IDAC value by using the IDACMAG register; however, only the IDAC1 current flows through the reference resistor and RTD. The IDAC1 current excites the RTD to produce a voltage proportional to the RTD resistance. The RTD voltage is defined by $\Delta \vec{x}$ 13: $$V_{RTD} = R_{RTD} \cdot I_{IDAC1} \tag{13}$$ The ADC amplifies the RTD signal voltage ( $V_{RTD}$ ) and measures the resulting voltage against the reference voltage to produce a proportional digital output code, as shown in 公式 14 through 公式 16. $$Code \propto V_{RTD} \cdot Gain / V_{REF}$$ (14) Code $$\propto (R_{RTD} \cdot I_{IDAC1}) \cdot Gain / (I_{IDAC1} \cdot R_{REF})$$ (15) Code $$\propto (R_{RTD} \cdot Gain) / R_{REF}$$ (16) As shown in $\triangle$ 式 16, the RTD measurement depends on the value of the RTD, the PGA gain, and the reference resistor R<sub>REF</sub>, but not on the IDAC1 value. Therefore, the absolute accuracy and temperature drift of the excitation current does not matter. The second excitation current (IDAC2) provides a second voltage drop across the second RTD lead resistance, $R_{LEAD2}$ . The second voltage drop compensates the voltage drop caused by $I_{DAC1}$ and $R_{LEAD1}$ . The leads of a 3-wire RTD typically have the same length; therefore, the lead resistance is typically identical. Taking the lead resistance into account ( $R_{LEADx} \neq 0$ ), the differential voltage ( $V_{IN}$ ) across ADC inputs AIN8 and AIN9 is shown in 公式 17: $$V_{IN} = I_{IDAC1} \cdot (R_{RTD} + R_{LEAD1}) - I_{IDAC2} \cdot R_{LEAD2}$$ $$(17)$$ If $R_{LEAD1} = R_{LEAD2}$ and $I_{IDAC1} = I_{IDAC2}$ , the expression for $V_{IN}$ reduces to $\Delta \pm 18$ : $$V_{\rm IN} = I_{\rm IDAC1} \cdot R_{\rm RTD} \tag{18}$$ In other words, the measurement error resulting from the voltage drop across the RTD lead resistance is compensated as long as the lead resistance values and the IDAC values are matched. Using $\Delta$ 式 13, the value of RTD resistance (400 $\Omega$ , maximum) and the excitation current (500 $\mu$ A) yields an RTD voltage of V<sub>RTD</sub> = 500 $\mu$ A · 400 $\Omega$ = 0.2 V. Use the maximum gain of 8 in order to limit the corresponding loop voltage of IDAC1. Gain = 8 requires a minimum reference voltage V<sub>REFMIN</sub> = 0.2 V · 8 = 1.6 V. To provide margin for the ADC operating range, increase the target reference voltage by 10% (V<sub>REF</sub> = 1.6 V · 1.1 = 1.76 V). Calculate the value of the reference resistor, as shown in $\Delta$ 式 19: $$R_{REF} = V_{REF} / I_{IDAC1} = 1.76 \text{ V} / 500 \text{ } \mu\text{A} = 3.52 \text{ } k\Omega$$ (19) For this example application, 3.5 k $\Omega$ is chosen for R<sub>REF</sub>. For best results, use a precision reference resistor R<sub>REF</sub> with a low temperature drift (< 10 ppm/°C). Any change in R<sub>REF</sub> is reflected in the measurement as a gain error. The next step in the design is determining the value of the $R_{BIAS}$ resistor, in order to level shift the RTD voltage to meet the ADC absolute input-voltage specification. The required level-shift voltage is determined by calculating the minimum absolute voltage ( $V_{AINNLIM}$ ) as shown in $\triangle$ 20: AVSS + 0.15 + $$V_{RTDMAX}$$ · (Gain - 1) / 2 $\leq$ $V_{AINNLIM}$ #### where - V<sub>RTDMAX</sub> = maximum differential RTD voltage = 0.2 V - Gain = 8 The result of the equation requires a minimum absolute input voltage ( $V_{RTDN}$ ) > 0.85 V. Therefore, the RTD voltage must be level shifted by a minimum of 0.85 V. To meet this requirement, a target level-shift value of 1 V is chosen to provide extra margin. Calculate the value of $R_{BIAS}$ as shown in 公式 21: $$R_{BIAS} = V_{AINN} / (I_{IDAC1} + I_{IDAC2}) = 1 \text{ V} / (2 \cdot 500 \text{ µA}) = 1 \text{ k}\Omega$$ (21) After the level-shift voltage is determined, verify that the positive RTD voltage ( $V_{RTDP}$ ) is less than the maximum absolute input voltage ( $V_{AINPLIM}$ ), as shown in $\triangle \vec{\mathbf{x}}$ 22: $$V_{AINPLIM} \le AVDD - 0.15 - V_{RTDMAX} \cdot (Gain - 1) / 2$$ #### where - V<sub>RTDMAX</sub> = maximum differential RTD voltage = 0.2 V - Gain = 8 Solving $\triangle$ 式 22 results in a required $V_{RTDP}$ of less than 3.9 V. Calculate the $V_{RTDP}$ input voltage by $\triangle$ 式 23: $$V_{AINP} = V_{RTDN} + I_{IDAC1} \cdot (R_{RTD} + R_{LEAD1}) = 1 \text{ V} + 500 \text{ } \mu\text{A} \cdot (400 \Omega + 10 \Omega) = 1.2 \text{ V}$$ (23) Because 1.2 V is less than the 3.9-V maximum input voltage limit, the absolute positive and negative RTD voltages are within the ADC specified input range. The next step in the design is to verify that the IDACs have enough voltage headroom (compliance voltage) to operate. The loop voltage of the excitation current must be less than the supply voltage minus the specified IDAC compliance voltage. Calculate the voltage drop developed across each IDAC current path to AVSS. In this circuit, IDAC1 has the largest voltage drop developed across its current path. The IDAC1 calculation is sufficient to satisfy IDAC2 because the IDAC2 voltage drop is always less than IDAC1 voltage drop. The sum of voltages in the IDAC1 loop is shown in 公式 24: $$V_{IDAC1} = \left[ \left( I_{IDAC1} + I_{IDAC2} \right) \cdot \left( R_{LEAD3} + R_{BIAS} \right) \right] + \left[ I_{IDAC1} \cdot \left( R_{RTD} + R_{LEAD1} + R_{REF} \right) \right] + V_{DAC1} + V_{DAC2} V_{DAC2}$$ where V<sub>D</sub> = external blocking diode voltage (24) The equation results in a loop voltage of $V_{IDAC1} = 3.0 \text{ V}$ . The worst-case current source compliance voltage is: (AVDD - 0.4 V) = (4.75 V - 0.4 V) = 4.35 V. The $V_{IDAC1}$ loop voltage is less than the specified current source compliance voltage (3.0 V < 4.35 V). Many applications benefit from using an analog filter at the inputs to remove noise and interference from the signal. Filter components are placed on the ADC inputs ( $R_{F1}$ , $R_{F2}$ , $C_{DIF1}$ , $C_{CM1}$ , and $C_{CM2}$ ), as well as on the reference inputs ( $R_{F3}$ , $R_{F4}$ , $C_{DIF2}$ , $C_{CM3}$ , and $C_{CM4}$ ). The filters remove both differential and common-mode noise. The application shows a differential input noise filter formed by $R_{F1}$ , $R_{F2}$ and $C_{DIF1}$ , with additional differential mode capacitance provided by the common-mode filter capacitors, $C_{CM1}$ and $C_{CM2}$ . Calculate the differential -3-dB cutoff frequency as shown in 公式 25: $$f_{DIF} = 1 / [2\pi \cdot (R_{F1} + R_{F2}) \cdot (C_{DIF1} + C_{CM1} || C_{CM2})]$$ (25) The common-mode noise filter is formed by components $R_{F1}$ , $R_{F2}$ , $C_{CM1}$ , and $C_{CM2}$ . Calculate the common-mode signal -3-dB cutoff frequency, as shown in $\Delta \vec{x}$ 26: $$f_{CM} = 1 / (2\pi \cdot R_{F1} \cdot C_{CM1}) = 1 / (2\pi \cdot R_{F2} \cdot C_{CM2})$$ (26) Mismatches in the common-mode filter components convert common-mode noise into differential noise. To reduce the effect of mismatch, use a differential mode filter with a corner frequency that is at least 10 times lower than the common-mode filter corner frequency. The low-frequency differential filter removes the common-mode converted noise. The filter resistors ( $R_{\text{Fx}}$ ) also serve as current-limiting resistors. These resistors limit the current into the analog inputs (AlNx) of the device to safe levels when an overvoltage occurs on the inputs. Filter resistors lead to an offset voltage error due to the dc input current leakage flowing into and out of the device. Remove this voltage error by system offset calibration. Resistor values that are too large generate excess thermal noise and degrade the overall noise performance. The recommended range of the filter resistor values is 100 $\Omega$ to 10 k $\Omega$ . The properties of the capacitors are important because the capacitors are connected to the signal; use high-quality COG ceramics or film-type capacitors. For consistent noise performance across the full range of RTD measurements, match the corner frequencies of the input and reference filter. See the *RTD Ratiometric Measurements and Filtering Using the ADS1148 and ADS1248 Application Report* (SBAA201) for detailed information on matching the input and reference filter. #### 10.2.2.1 Register Settings The register settings for this design are shown in 表 46. **SETTING REGISTER NAME** DESCRIPTION **INPMUX** Select $AIN_P = AIN1$ and $AIN_N = AIN2$ 02h 12h 03h PGA enabled, PGA Gain = 8 PGA 0Bh 04h DATARATE 14h Continuous conversion mode, low-latency filter, 20-SPS data rate Positive and negative reference buffers enabled, REFP1 and 05h REF 06h REFN1 reference inputs selected, internal reference always on **IDACMAG** 05h IDAC magnitude set to 500 µA 06h 07h **IDACMUX** 35h IDAC2 set to AIN3, IDAC1 set to AIN5 08h **VBIAS** 00h SYS 09h 10h OFCAL0<sup>(1)</sup> 0Ahxxh 0Bh OFCAL1 xxh 0Ch OFCAL2 xxh FSCAL0<sup>(1)</sup> 0Dh xxh FSCAL1 0Eh xxh 0Fh FSCAL2 xxh **GPIODAT** 10h 00h 11h **GPIOCON** 00h 表 46. Register Settings #### 10.2.3 Application Curves To test the accuracy of the acquisition circuit, a series of calibrated high-precision discrete resistors are used as an input to the system. Measurements are taken at $T_A = 25$ °C. $\boxtimes$ 114 displays the resistance measurement over an input span from 20 $\Omega$ to 400 $\Omega$ . Any offset error is generally attributed to the offset of the ADC, and the gain error can be attributed to the accuracy of the $R_{REF}$ resistor and the ADC. The $R_{REF}$ value is also calibrated to reduce the gain error contribution. <sup>(1)</sup> A two-point offset and gain calibration removes errors from the $R_{REF}$ tolerance. The results are used for the OFC and FSC registers. Precision temperature measurement applications are typically calibrated to remove the effects of gain and offset errors that generally dominate the total system error. The simplest calibration method is a linear, or two-point calibration that applies an equal and opposite gain and offset term to cancel the measured system gain and offset error. In this particular tested application, the gain and offset error was very small, and did not require additional calibration other than the self offset and gain calibration provided by the device. The resulting measured resistance error is shown in 8 115. Error (°C) = Error ( $$\Omega$$ ) / $\alpha_{@0^{\circ}C}$ = ±0.00929 $\Omega$ / 0.39083 $\Omega$ / °C = ±0.024°C (27) ₹ 116 displays the calculated temperature accuracy of the circuit assuming a linear RTD resistance to temperature response. This figure does not include any linearity compensation of the RTD. #### 10.3 Do's and Don'ts - Do partition the analog, digital, and power-supply circuitry into separate sections on the PCB. - Do use a single ground plane for analog and digital grounds. - Do place the analog components close to the ADC pins using short, direct connections. - Do keep the SCLK pin free of glitches and noise. ## Do's and Don'ts (接下页) - Do verify that the analog input voltages are within the specified PGA input voltage range under all input conditions. - Do float unused analog input pins to minimize input leakage current on all other analog inputs. Connecting unused pins to AVDD is the next best option. - Do provide current limiting to the analog inputs in case overvoltage faults occur. - Do use a low-dropout linear regulator (LDO) to reduce ripple voltage generated by switch-mode power supplies. Reducing ripple is especially important for AVDD where the supply noise can affect the performance. - Don't cross analog and digital signals. - Don't allow the analog and digital power supply voltages to exceed 5.5 V under any condition, including during power-up and power-down. # Do's and Don'ts (接下页) 图 117 shows the do's and don'ts of the ADC circuit connections. Single-ended input, PGA enabled Single-ended input, PGA bypassed Single-ended input, PGA enabled Single-ended input, PGA enabled Inductive supply or ground connections AGND/DGND isolation Low impedance AGND/DGND connection Low impedance AGND/DGND connection 图 117. Do's and Don'ts Circuit Connections ## 11 Power Supply Recommendations ## 11.1 Power Supplies The ADS124S0x requires three power supplies: analog (AVDD, AVSS), digital core (DVDD, DGND), and digital I/O (IOVDD, DGND). The analog power supply can be bipolar (for example, AVDD = 2.5 V, AVSS = -2.5 V) or unipolar (for example, AVDD = 3.3 V, AVSS = 0 V) and is independent of the digital power supplies. DVDD is used to power the digital circuits of the devices. IOVDD sets the digital I/O levels (with the exception of the GPIO levels that are set by the analog supply of AVDD and AVSS). IOVDD must be equal to or larger than DVDD. ## 11.2 Power-Supply Sequencing AVDD and DVDD may be powered up in any order. However, IOVDD is recommended to be powered up before or at the same time as DVDD. If DVDD comes up before IOVDD, a reset of the device using the RESET pin or the RESET command may be required. #### 11.3 Power-On Reset An internal POR is released after all three supplies exceed approximately 1.65 V. Each supply has an individual POR circuit. A brownout condition on any of the three supplies triggers a reset of the complete device. ## 11.4 Power-Supply Decoupling Good power-supply decoupling is important to achieve best performance. AVDD must be decoupled with at least a 330-nF capacitor to AVSS. DVDD and IOVDD (when not connected to DVDD) must be decoupled with at least a 0.1- $\mu$ F capacitor to DGND. $\boxtimes$ 118 and $\boxtimes$ 119 show typical power-supply decoupling examples for unipolar and bipolar analog supplies, respectively. Place the bypass capacitors as close to the power-supply pins of the device as possible using low-impedance connections. Use multi-layer ceramic chip capacitors (MLCCs) that offer low equivalent series resistance (ESR) and inductance (ESL) characteristics for power-supply decoupling purposes. To reduce inductance on the supply pins, avoid the use of vias for connecting the capacitors to the supply pins. The use of multiple vias in parallel lowers the overall inductance and is beneficial for connections to ground planes. Connect analog and digital grounds together as close to the device as possible. ## 12 Layout ## 12.1 Layout Guidelines Employing best design practices is recommended when laying out a printed-circuit board (PCB) for both analog and digital components. This recommendation generally means that the layout separates analog components [such as ADCs, amplifiers, references, digital-to-analog converters (DACs), and analog MUXs] from digital components [such as microcontrollers, complex programmable logic devices (CPLDs), field-programmable gate arrays (FPGAs), radio frequency (RF) transceivers, universal serial bus (USB) transceivers, and switching regulators]. An example of good component placement is shown in 2 120. Although 2 120 provides a good example of component placement, the best placement for each application is unique to the geometries, components, and PCB fabrication capabilities employed. That is, there is no single layout that is perfect for every design and careful consideration must always be used when designing with any analog component. 图 120. System Component Placement The following basic recommendations for layout of the ADS124S0x help achieve the best possible performance of the ADC. A good design can be ruined with a bad circuit layout. - Separate analog and digital signals. To start, partition the board into analog and digital sections where the layout permits. Route digital lines away from analog lines. This prevents digital noise from coupling back into analog signals. - The ground plane can be split into an analog plane (AGND) and digital plane (DGND), but this (splitting) is not necessary. Place digital signals over the digital plane, and analog signals over the analog plane. As a final step in the layout, the split between the analog and digital grounds must be connected to together at the ADC. - Fill void areas on signal layers with ground fill. - Provide good ground return paths. Signal return currents will flow on the path of least impedance. If the ground plane is cut or has other traces that block the current from flowing right next to the signal trace, another path must be found to return to the source and complete the circuit. If forced into a larger path, the chance that the signal radiates increases. Sensitive signals are more susceptible to EMI interference. - Use bypass capacitors on supplies to reduce high-frequency noise. Do not place vias between bypass capacitors and the active device. Placing the bypass capacitors on the same layer as close to the active device yields the best results. - Consider the resistance and inductance of the routing. Often, traces for the inputs have resistances that react with the input bias current and cause an added error voltage. Reducing the loop area enclosed by the source signal and the return current reduces the inductance in the path. Reducing the inductance reduces the EMI pickup and reduces the high-frequency impedance at the input of the device. - Watch for parasitic thermocouples in the layout. Dissimilar metals going from each analog input to the sensor can create a parasitic themocouple that can add an offset to the measurement. Differential inputs must be matched for both the inputs going to the measurement source. - Analog inputs with differential connections must have a capacitor placed differentially across the inputs. Best input combinations for differential measurements use adjacent analog input lines (such as AIN0, AIN1 and AIN2, AIN3). The differential capacitors must be of high quality. The best ceramic chip capacitors are COG (NPO) that have stable properties and low noise characteristics. ## 12.2 Layout Example 图 121. ADS124S0x Layout Example ## 13 器件和文档支持 #### 13.1 器件支持 #### 13.1.1 开发支持 ADS1x4S0x 设计计算器 #### 13.2 文档支持 #### 13.2.1 相关文档 请参阅如下相关文档: - 《REF50xx 低噪声、极低漂移、高精度电压基准》 - 《使用 ADS1148 和 ADS1248 进行 RTD 比例测量和滤波的应用报告》 - 《3 线 RTD 测量系统参考设计(-200℃ 至 850℃)》 #### 13.3 相关链接 下面的表格列出了快速访问链接。范围包括技术文档、支持与社区资源、工具和软件,并且可通过快速访问立刻订购。 | 表 | 47. | 相 | 关 | 쑊 | 擦 | |---|------------|------|--------|----|----| | 1 | <b>T1.</b> | 7111 | $\sim$ | ധ工 | JX | | 器件 | 产品文件夹 | 立即订购 | 技术文档 | 工具和软件 | 支持和社区 | |-----------|-------|-------|-------|-------|-------| | ADS124S06 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | | ADS124S08 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | ### 13.4 接收文档更新通知 要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。请单击右上角的通知我 进行注册,即可收到任意产品信息更改每周摘要。有关更改的详细信息,请查看任意已修订文档中包含的修订历史记录。 #### 13.5 社区资源 The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 13.6 商标 E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 13.7 静电放电警告 ESD 能会 ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可能会损坏集成电路。 ESD 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。 ## 13.8 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. # 14 机械、封装和可订购信息 以下页中包括机械封装、封装和可订购信息。这些信息是针对指定器件可提供的最新数据。这些数据发生变化时,我们可能不会另行通知或修订此文档。如欲获取此产品说明书的浏览器版本,请参见左侧的导航栏。 10-Dec-2020 #### **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------| | ADS124S06IPBS | ACTIVE | TQFP | PBS | 32 | 250 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | -50 to 125 | 124S06 | Samples | | ADS124S06IPBSR | ACTIVE | TQFP | PBS | 32 | 1000 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | -50 to 125 | 124S06 | Samples | | ADS124S06IRHBR | ACTIVE | VQFN | RHB | 32 | 3000 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | -50 to 125 | ADS<br>124S06 | Samples | | ADS124S06IRHBT | ACTIVE | VQFN | RHB | 32 | 250 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | -50 to 125 | ADS<br>124S06 | Samples | | ADS124S08IPBS | ACTIVE | TQFP | PBS | 32 | 250 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | -50 to 125 | 124\$08 | Samples | | ADS124S08IPBSR | ACTIVE | TQFP | PBS | 32 | 1000 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | -50 to 125 | 124\$08 | Samples | | ADS124S08IRHBR | ACTIVE | VQFN | RHB | 32 | 3000 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | -50 to 125 | ADS<br>124S08 | Samples | | ADS124S08IRHBT | ACTIVE | VQFN | RHB | 32 | 250 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | -50 to 125 | ADS<br>124S08 | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. <sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. <sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. ## PACKAGE OPTION ADDENDUM 10-Dec-2020 (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. (6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. PACKAGE MATERIALS INFORMATION www.ti.com 5-Jan-2022 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE ## \*All dimensions are nominal | All differsions are norminal | | | | | | | | | | | | | |------------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | | ADS124S06IRHBR | VQFN | RHB | 32 | 3000 | 330.0 | 12.4 | 5.3 | 5.3 | 1.1 | 8.0 | 12.0 | Q2 | | ADS124S06IRHBT | VQFN | RHB | 32 | 250 | 180.0 | 12.4 | 5.3 | 5.3 | 1.1 | 8.0 | 12.0 | Q2 | | ADS124S08IRHBR | VQFN | RHB | 32 | 3000 | 330.0 | 12.4 | 5.3 | 5.3 | 1.1 | 8.0 | 12.0 | Q2 | | ADS124S08IRHBT | VQFN | RHB | 32 | 250 | 180.0 | 12.4 | 5.3 | 5.3 | 1.1 | 8.0 | 12.0 | Q2 | www.ti.com 5-Jan-2022 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |----------------|--------------|-----------------|------|------|-------------|------------|-------------| | ADS124S06IRHBR | VQFN | RHB | 32 | 3000 | 367.0 | 367.0 | 35.0 | | ADS124S06IRHBT | VQFN | RHB | 32 | 250 | 210.0 | 185.0 | 35.0 | | ADS124S08IRHBR | VQFN | RHB | 32 | 3000 | 367.0 | 367.0 | 35.0 | | ADS124S08IRHBT | VQFN | RHB | 32 | 250 | 210.0 | 185.0 | 35.0 | www.ti.com 5-Jan-2022 ## **TRAY** Chamfer on Tray corner indicates Pin 1 orientation of packed units. \*All dimensions are nominal | Device | Package<br>Name | Package<br>Type | Pins | SPQ | Unit array<br>matrix | Max<br>temperature<br>(°C) | L (mm) | W<br>(mm) | Κ0<br>(μm) | P1<br>(mm) | CL<br>(mm) | CW<br>(mm) | |---------------|-----------------|-----------------|------|-----|----------------------|----------------------------|--------|-----------|------------|------------|------------|------------| | ADS124S06IPBS | PBS | TQFP | 32 | 250 | 10 X 25 | 150 | 315 | 135.9 | 7620 | 12.2 | 11.1 | 11.25 | | ADS124S08IPBS | PBS | TQFP | 32 | 250 | 10 X 25 | 150 | 315 | 135.9 | 7620 | 12.2 | 11.1 | 11.25 | # PBS (S-PQFP-G32) # PLASTIC QUAD FLATPACK NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. # PBS (S-PQFP-G32) ## PLASTIC QUAD FLATPACK NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - E. Customers should contact their board fabrication site for recommended solder mask tolerances between and around signal pads. 5 x 5, 0.5 mm pitch PLASTIC QUAD FLATPACK - NO LEAD Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4224745/A PLASTIC QUAD FLATPACK-NO LEAD #### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. - This drawing is subject to change without notice. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance. PLASTIC QUAD FLATPACK-NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLATPACK-NO LEAD NOTES: (continued) Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ## 重要声明和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022,德州仪器 (TI) 公司 # **X-ON Electronics** Largest Supplier of Electrical and Electronic Components Click to view similar products for Analog to Digital Converters - ADC category: Click to view products by Texas Instruments manufacturer: Other Similar products are found below: MCP37211-200I/TE AD9235BCPZRL7-40 HT7316ARQZ ADS1100A3IDBVR HI1175JCB HI3-574AJN-5 HI5714/4CB HI5746KCA HI5766KCAZ HI5766KCBZ ISOSD61TR ES7201 AD7266BSUZ-REEL AD7708BRZ-REEL7 CLM2543IDW CLM2543CDW MCP3004T-I/SL ADS7853IPWR GP9301BXI-F10K-D1V10-SH GP9301BXI-F10K-N-SH GP9101-F50-C1H1-SW GP9301BXI-F5K-N-SW GP9101-F10K-N-SW GP9301BXI-F4K-D1V10-SH GP9301BXI-F1K-L5H2-SH LTC2484IDD#TRPBF AD9245BCPZRL7-20 SSP1120 ADS8332IBRGER ADS8168IRHBR HT7705ARWZ ADS9224RIRHBR ADC101S051CIMF AD7779ACPZ-RL AD7714YRUZ-REEL LTC2447IUHF#PBF AD9235BRUZRL7-20 AD7888ARUZ-REEL AD7606BBSTZ-RL AD7998BRUZ-1REEL AD7276ARMZ-REEL AD7712ARZ-REEL AD7997BRUZ-1REEL LTC2348ILX-16#PBF AD2S1210BSTZ-RL7 AD7711ARZ-REEL7 AD7865ASZ-1REEL AD7923BRUZ-REEL AD7495ARZ-REEL7 AD9629BCPZRL7-40