# Very high accuracy (25 μV) high bandwidth (3 MHz) zero drift 5 V operational amplifiers #### **Features** - Very high accuracy and stability: offset voltage 25 $\mu$ V max. at 25 °C, 35 $\mu$ V over full temperature range (-40 °C to 125 °C) - Rail-to-rail input and output - Low supply voltage: 2.2 5.5 V - Low power consumption: 1 mA max. at 5 V - · Gain bandwidth product: 3 MHz - · Automotive qualification - Extended temperature range: -40 to 125 °C - Micropackages: DFN8 2x2, SO8 and MiniSO8 - · Benefits: - Higher accuracy without calibration - Accuracy virtually unaffected by temperature change ### **Applications** - · High accuracy signal conditioning - Automotive current measurement and sensor signal conditioning - Medical instrumentation ### **Description** The TSZ181, TSZ182 are single and dual operational amplifiers featuring very low offset voltages with virtually zero drift versus temperature changes. The TSZ181, TSZ182 offer rail-to-rail input and output, excellent speed/power consumption ratio, and 3 MHz gain bandwidth product, while consuming just 1 mA at 5 V. The device also features an ultra-low input bias current. These features make the TSZ18x ideal for high-accuracy high-bandwidth sensor interfaces. | Maturity s | Maturity status link | | | | | | | | | |------------|------------------------------------|--|--|--|--|--|--|--|--| | TSZ181 | | | | | | | | | | | TSZ | Z182 | | | | | | | | | | Related | products | | | | | | | | | | TSZ121 | For zero drift | | | | | | | | | | TSZ122 | amplifiers with more power savings | | | | | | | | | | TSZ124 | (400 kHz for 40 μA) | | | | | | | | | | TSV711 | For continuous-time | | | | | | | | | | TSV731 | precision amplifiers | | | | | | | | | # 1 Package pin connections Figure 1. Pin connections for each package (top view) DFN6 1.2x1.3 (TSZ181) MiniSO8 and SO8 (TSZ182) 1. The exposed pad of the DFN8 2x2 can be connected to $V_{\text{CC-}}$ or left floating. DS11863 - Rev 5 page 2/43 ### 2 Absolute maximum ratings and operating conditions Table 1. Absolute maximum ratings (AMR) | Symbol | Parameter | Value | Unit | | |-------------------|------------------------------------------------|------------------|------------------------------------------|------| | V <sub>CC</sub> | Supply voltage (1) | 6 | | | | V <sub>id</sub> | Differential input voltage (2) | ±V <sub>CC</sub> | V | | | V <sub>in</sub> | Input voltage (3) | | $(V_{CC} -) - 0.2$ to $(V_{CC} +) + 0.2$ | | | l <sub>in</sub> | Input current (4) | | 10 | mA | | T <sub>stg</sub> | Storage temperature | -65 to 150 | °C | | | Tj | Maximum junction temperature | 150 | | | | | | DFN8 2x2 | 57 | | | | | DFN6 1.2x1.3 | 232 | | | R <sub>thja</sub> | Thermal resistance junction-to-ambient (5) (6) | SOT23-5 | 250 | °C/W | | | | MiniSO8 | 190 | | | | | SO8 | 125 | | | ESD | HBM: human body model <sup>(7)</sup> | | 4 | kV | | ESD | CDM: charged device model (8) | | 1.5 | , KV | | | Latch-up immunity | | 200 | mA | - 1. All voltage values, except differential voltage, are with respect to network ground terminal. - 2. The differential voltage is the non-inverting input terminal with respect to the inverting input terminal. - 3. V<sub>CC</sub> V<sub>in</sub> must not exceed 6 V, V<sub>in</sub> must not exceed 6 V. - 4. Input current must be limited by a resistor in series with the inputs. - 5. R<sub>th</sub> are typical values. - 6. Short-circuits can cause excessive heating and destructive dissipation. - Human body model: 100 pF discharged through a 1.5 kΩ resistor between two pins of the device, done for all couples of pin combinations with other pins floating. - 8. Charged device model: all pins plus package are charged together to the specified voltage and then discharged directly to ground. **Table 2. Operating conditions** | Symbol | Parameter | Value | Unit | |-------------------|--------------------------------------|------------------------------------------|------| | V <sub>CC</sub> | Supply voltage | 2.2 to 5.5 | V | | V <sub>icm</sub> | Common mode input voltage range | $(V_{CC} -) - 0.1$ to $(V_{CC} +) + 0.1$ | V | | T <sub>oper</sub> | Operating free-air temperature range | -40 to 125 | °C | DS11863 - Rev 5 page 3/43 ### 3 Electrical characteristics Table 3. Electrical characteristics at V $_{CC+}$ = 2.2 V with V $_{CC-}$ = 0 V, V $_{icm}$ = V $_{CC}$ /2, T = 25 °C, and R $_{L}$ = 10 k $\Omega$ connected to V $_{CC}$ /2 (unless otherwise specified) | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |----------------------|----------------------------------------------------------------------------------------------|------------------------------------------------------------------------|------|------|---------|---------| | | | DC performance | ' | | ' | | | V. | Innuit offset valtege | T = 25 °C | | 3.5 | 35 | / | | $V_{io}$ | Input offset voltage | -40 °C < T< 125 °C | | | 45 | μV | | ΔV <sub>io</sub> /ΔΤ | Input offset voltage drift (1) | -40 °C < T< 125 °C | | | 0.1 | μV/°C | | , | | T = 25 °C | | 30 | 200 (2) | | | l <sub>ib</sub> | Input bias current (V <sub>out</sub> = V <sub>CC</sub> /2) | -40 °C < T< 125 °C | | | 300 (2) | 0 | | , | land off act administration (V | T = 25 °C | | 60 | 400 (2) | pА | | l <sub>io</sub> | Input offset current (V <sub>out</sub> = V <sub>CC</sub> /2) | -40 °C < T< 125 °C | | | 600 (2) | | | | Common-mode rejection ratio, 20 log (ΔV <sub>icm</sub> / | T = 25 °C | 96 | 115 | | | | CMR1 | $\Delta V_{io}$ ), $V_{ic}$ = 0 V to $V_{CC}$ , $V_{out}$ = $V_{CC}/2$ , $R_L > 1 M\Omega$ | -40 °C < T< 125 °C | 94 | | | | | 01.150 | Common mode rejection ratio, 20 log (ΔV <sub>icm</sub> / | T = 25 °C | 102 | 120 | | dB | | CMR3 | $\Delta V_{io}$ ), $V_{ic}$ = 1.1 V to $V_{CC}$ , $V_{out}$ = $V_{CC}/2$ , $R_L > 1 M\Omega$ | -40 °C < T< 125 °C | 100 | | | uБ | | A <sub>vd</sub> | Large signal voltage gain, V <sub>out</sub> = 0.5 V to | T = 25 °C | 112 | 130 | | | | / \va | (V <sub>cc</sub> - 0.5 V) | -40 °C < T< 125 °C | 100 | | | | | V <sub>OH</sub> | High-level output voltage, $V_{OH} = V_{cc} - V_{out}$ | T = 25 °C | | 15 | 40 | | | VOH | riigii-ievei output voitage, von - vcc - vout | -40 °C < T< 125 °C | | | 70 | m\/ | | V <sub>OL</sub> | Low-level output voltage | T = 25 °C | | 10 | 30 | mV | | VOL | Low-level output voltage | -40 °C < T< 125 °C | | | 70 | | | | I <sub>sink</sub> (V <sub>out</sub> = V <sub>CC</sub> ) | T = 25 °C | 4 | 6 | | | | 1 . | sink (Vout - VCC) | -40 °C < T< 125 °C | 2.5 | | | | | l <sub>out</sub> | I <sub>source</sub> (V <sub>out</sub> = 0 V) | T = 25 °C | 3.5 | 4 | | mA | | | Isource (Vout = 0 V) | -40 °C < T< 125 °C | 2 | | | IIIA | | I <sub>CC</sub> | Supply current (per channel, V <sub>out</sub> = V <sub>CC</sub> /2, | T = 25 °C | | 0.7 | 1 | | | icc | $R_L > 1 M\Omega$ ) | -40 °C < T< 125 °C | | | 1.2 | | | | | AC performance | | | | | | | | T = 25 °C, R <sub>L</sub> = 10 kΩ,<br>$C_L$ = 100 pF | 1.6 | 2.3 | | | | GBP | Gain bandwidth product | -40 °C < T< 125 °C,<br>R <sub>L</sub> = 10 kΩ, C <sub>L</sub> = 100 pF | 1.2 | | | MHz | | Фт | Phase margin | D = 10 k0 0 = 100 = F | | 59 | | degrees | | G <sub>m</sub> | Gain margin | $R_L = 10 \text{ k}\Omega, C_L = 100 \text{ pF}$ | | 16 | | dB | | 0.5 | . (2) | T = 25 °C | 3 | 4.6 | | | | SR | Slew rate (3) | -40 °C < T< 125 °C | 2.5 | | | V/µs | | t <sub>s</sub> | Settling time | To 0.1%, V <sub>in</sub> = 0.8 Vpp | | 500 | | ns | DS11863 - Rev 5 page 4/43 | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |-------------------|---------------------------------------------|--------------------|------|------|------|----------| | e <sub>n</sub> Ec | Faulty plant input pains valtage density | f = 1 kHz | | 50 | | nV/√Hz | | | Equivalent input noise voltage density | f = 10 kHz | | 50 | | IIV/VIIZ | | e <sub>n-pp</sub> | Voltage noise | f = 0.1 to 10 Hz | | 0.6 | | μVpp | | Cs | Channel separation | f = 1 kHz | | 120 | | dB | | t <sub>init</sub> | Initialization time, G = 100 <sup>(4)</sup> | T = 25 °C | | 60 | | | | | | -40 °C < T< 125 °C | | 100 | | μs | - See Section 5.5 Input offset voltage drift over temperature. Input offset measurements are performed on x100 gain configuration. The amplifiers and the gain setting resistors are at the same temperature. - 2. Guaranteed by design. - 3. Slew rate value is calculated as the average between positive and negative slew rates. - 4. Initialization time is defined as the delay between the moment when supply voltage exceeds 2.2 V and output voltage stabilization Table 4. Electrical characteristics at $V_{CC+}$ = 3.3 V with $V_{CC-}$ = 0 V, $V_{icm}$ = $V_{CC}/2$ , T = 25 °C, and $R_L$ = 10 k $\Omega$ connected to $V_{CC}/2$ (unless otherwise specified) | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |----------------------|------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|------|------|--------------------|-------| | | | DC performance | | | | | | \/ | land to effect a college | T = 25 °C | | 2 | 30 | \/ | | $V_{io}$ | Input offset voltage | -40 °C < T< 125 °C | | | 40 | μV | | ΔV <sub>io</sub> /ΔΤ | Input offset voltage drift (1) | -40 °C < T< 125 °C | | | 0.1 | μV/°C | | | legathing compatible (V = V /2) | T = 25 °C | | 30 | 200 (2) | | | I <sub>ib</sub> | Input bias current (V <sub>out</sub> = V <sub>CC</sub> /2) | -40 °C < T< 125 °C | | | 300 (2) | | | | loos to ffeet a support (V V V V) | T = 25 °C | | 60 | 400 (2) | рA | | l <sub>io</sub> | Input offset current (V <sub>out</sub> = V <sub>CC</sub> /2) | -40 °C < T< 125 °C | | | 600 <sup>(2)</sup> | | | | | $V_{ic} = 0 V to V_{CC}$ | 40.4 | | | | | OMBA | Common mode rejection ratio, 20 log ( $\Delta V_{icm}$ /<br>$\Delta V_{io}$ ), $V_{out}$ = $V_{CC}$ /2, $R_L$ > 1 M $\Omega$ | T = 25 °C | 104 | 120 | | | | CMR1 | | $V_{ic} = 0 V to V_{CC}$ | 400 | | | | | | | -40 °C < T< 125 °C | 102 | | | | | | | $V_{ic}$ = 0 V to $V_{CC}$ - 1.8 V, | 106 | 132 | | dB | | CMR2 | Common mode rejection ratio, 20 log (ΔV <sub>icm</sub> / | T = 25 °C | 100 | 132 | | uБ | | CIVIRZ | $\Delta V_{io}$ ), $V_{out} = V_{CC}/2$ , $R_L > 1 M\Omega$ | $V_{ic}$ = 0 V to $V_{CC}$ - 2 V, | 106 | | | | | | | -40 °C < T< 125 °C | 100 | | | | | A <sub>vd</sub> | Large signal voltage gain, V <sub>out</sub> = 0.5 V to | T = 25 °C | 120 | 138 | | | | ∼vd | (V <sub>CC</sub> - 0.5 V) | -40 °C < T< 125 °C | 110 | | | | | V <sub>OH</sub> | High-level output voltage, V <sub>OH</sub> = V <sub>cc</sub> - V <sub>out</sub> | T = 25 °C | | 16 | 40 | | | VOH | i light-level output voltage, VOH - Vcc - Vout | -40 °C < T< 125 °C | | | 70 | mV | | Voi | Low-level output voltage | T = 25 °C | | 11 | 30 | IIIV | | V <sub>OL</sub> | Low-level output voltage | -40 °C < T< 125 °C | | | 70 | | DS11863 - Rev 5 page 5/43 | Parameter | Conditions | Min. | Тур. | Max. | Unit | |---------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 ()/ - )/ ) | T = 25 °C | 10 | 15 | | | | Isink (Vout = VCC) | -40 °C < T< 125 °C | 7.5 | | | | | 1 0/ -000 | T = 25 °C | 6 | 11 | | mA | | Isource (Vout = U V) | -40 °C < T< 125 °C | 4 | | | | | Supply current (per channel, V <sub>out</sub> = V <sub>CC</sub> /2, | T = 25 °C | | 0.7 | 1 | A | | $R_L > 1 M\Omega$ ) | -40 °C < T< 125 °C | | | 1.2 | mA | | | AC performance | - | | | | | Gain bandwidth product | T = 25 °C, $R_L$ = 10 kΩ,<br>$C_L$ = 100 pF | 2 | 2.8 | | | | | -40 °C < T< 125 °C,<br>$R_L$ = 10 kΩ, $C_L$ = 100 pF | 1.6 | | | MHz | | Phase margin | D 4010 0 400 F | | 56 | | degrees | | Gain margin | $R_L = 10 \text{ k}\Omega, C_L = 100 \text{ pF}$ | | 15 | | dB | | . (0) | T = 25 °C | 2.6 | 4.5 | | .,, | | Slew rate (9) | -40 °C < T< 125 °C | 2.1 | | | V/µs | | Settling time | To 0.1%, V <sub>in</sub> = 1.2 Vpp | | 550 | | ns | | | f = 1 kHz | | 40 | | 24/11 | | Equivalent input noise voltage density | f = 10 kHz | | 40 | | nV/√Hz | | Voltage noise | f = 0.1 to 10 Hz | | 0.5 | | μVpp | | Channel separation | f = 1 kHz | | 120 | | dB | | | T = 25 °C | | 60 | | | | Initialization time, G = 100 <sup>(4)</sup> | -40 °C < T< 125 °C | | 100 | | μs | | | $I_{sink} (V_{out} = V_{CC})$ $I_{source} (V_{out} = 0 V)$ Supply current (per channel, $V_{out} = V_{CC}/2$ , $R_L > 1 M\Omega)$ Gain bandwidth product $Phase \; margin$ $Gain \; margin$ $Slew \; rate \; ^{(3)}$ $Settling \; time$ $Equivalent \; input \; noise \; voltage \; density$ $Voltage \; noise$ | $I_{\text{sink}}\left(V_{\text{out}} = V_{\text{CC}}\right) \\ I_{\text{source}}\left(V_{\text{out}} = 0 \text{ V}\right) I_{\text$ | $I_{sink} (V_{out} = V_{CC}) $ | $I_{sink} (V_{out} = V_{CC}) $ | $I_{sink}(V_{out} = V_{CC}) \\ I_{source}(V_{out} = 0 \ V) I_{so$ | See Section 5.5 Input offset voltage drift over temperature. Input offset measurements are performed on x100 gain configuration. The amplifiers and the gain setting resistors are at the same temperature. Table 5. Electrical characteristics at $V_{CC+}$ = 5 V with $V_{CC-}$ = 0 V, $V_{icm}$ = $V_{CC}/2$ , T = 25 °C, and $R_L$ = 10 k $\Omega$ connected to $V_{CC}/2$ (unless otherwise specified) | Symbol | Parameter | Conditions Min. | | Тур. | Max. | Unit | | | |----------------------|--------------------------------------------------------------|--------------------|--|------|---------|-------|--|--| | | DC performance | | | | | | | | | \/. | Input offset voltage | T = 25 °C | | 1 | 25 | / | | | | V <sub>io</sub> | Input offset voltage | -40 °C < T< 125 °C | | | 35 | μV | | | | ΔV <sub>io</sub> /ΔΤ | Input offset voltage drift (1) | -40 °C < T< 125 °C | | | 0.1 | μV/°C | | | | | land his a sum of AV (A) | T = 25 °C | | 30 | 200 (2) | | | | | I <sub>ib</sub> | Input bias current ( $V_{out} = V_{CC}/2$ ) | -40 °C < T< 125 °C | | | 300 (2) | | | | | I <sub>io</sub> | Input effect current (V = V /2) | T = 25 °C | | 60 | 400 (2) | pA | | | | | Input offset current (V <sub>out</sub> = V <sub>CC</sub> /2) | -40 °C < T< 125 °C | | | 600 (2) | | | | DS11863 - Rev 5 page 6/43 <sup>2.</sup> Guaranteed by design. <sup>3.</sup> Slew rate value is calculated as the average between positive and negative slew rates. <sup>4.</sup> Initialization time is defined as the delay between the moment when supply voltage exceeds 2.2 V and output voltage stabilization | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |-------------------|----------------------------------------------------------------------------------|------------------------------------------------------|------|------|------|---------| | | | $V_{ic} = 0 V \text{ to } V_{CC}$ | 400 | 400 | | | | 01.15.4 | Common mode rejection ratio, 20 log (ΔV <sub>icm</sub> / | T = 25 °C | 108 | 126 | | | | CMR1 | $\Delta V_{io}$ ), $V_{out} = V_{CC}/2$ , $R_L > 1 M\Omega$ | $V_{ic} = 0 V to V_{CC}$ | 400 | | | | | | | -40 °C < T< 125 °C | 108 | | | | | | | $V_{ic}$ = 0 V to $V_{CC}$ - 1.8 V, | 440 | 420 | | | | CMD2 | Common mode rejection ratio, 20 log (ΔV <sub>icm</sub> / | T = 25 °C | 112 | 136 | | | | CMR2 | $\Delta V_{io}$ ), $V_{out} = V_{CC}/2$ , $R_L > 1 M\Omega$ | $V_{ic}$ = 0 V to $V_{CC}$ - 2 V, | 110 | | | | | | | -40 °C < T< 125 °C | 112 | | | | | SVR1 | Supply voltage rejection ratio, 20 log (ΔV <sub>CC</sub> / | T = 25 °C | 105 | 123 | | dB | | SVKI | $\Delta V_{io}$ ), $V_{CC}$ = 2.2 to 5.5 V, $V_{ic}$ = 0 V, $R_L$ > 1 M $\Omega$ | -40 °C < T< 125 °C | 104 | | | | | Λ. | Large signal voltage gain, V <sub>out</sub> = 0.5 V to | T = 25 °C | 120 | 144 | | | | $A_{vd}$ | (V <sub>cc</sub> - 0.5 V) | -40 °C < T< 125 °C | 110 | | | | | | | V <sub>RF</sub> = 100 mVp, f = 400 MHz | | 52 | | | | EMIRR | EMI rejection ratio, EMIRR = -20 log (V <sub>RFpeak</sub> / | V <sub>RF</sub> = 100 mV <sub>p</sub> , f = 900 MHz | | 52 | | | | (3) | ΔV <sub>io</sub> ) | V <sub>RF</sub> = 100 mV <sub>p</sub> , f = 1800 MHz | | 72 | | | | | | V <sub>RF</sub> = 100 mV <sub>p</sub> ,f = 2400 MHz | | 85 | | | | | | T = 25 °C | | 18 | 40 | | | V <sub>OH</sub> | High-level output voltage, V <sub>OH</sub> = V <sub>cc</sub> - V <sub>out</sub> | -40 °C < T< 125 °C | | | 70 | | | | | T = 25 °C | | 13 | 30 | mV | | $V_{OL}$ | Low-level output voltage | -40 °C < T< 125 °C | | | 70 | | | | | T = 25 °C | 20 | 29 | | | | | $I_{sink}(V_{out} = V_{CC})$ | -40 °C < T< 125 °C | 15 | | | | | l <sub>out</sub> | | T = 25 °C | 15 | 25 | | | | | I <sub>source</sub> (V <sub>out</sub> = 0 V) | -40 °C < T< 125 °C | 10 | | | - mA | | | Supply current (per channel, V <sub>out</sub> = V <sub>CC</sub> /2, | T = 25 °C | | 0.8 | 1 | | | I <sub>CC</sub> | $R_L > 1 M\Omega$ ) | -40 °C < T< 125 °C | | | 1.2 | | | | | AC performance | | | | | | | | T = 25 °C, $R_L$ = 10 kΩ, | | | | | | | | C <sub>L</sub> = 100 pF | 2 | 3 | | | | GBP | Gain bandwidth product | -40 °C < T< 125 °C, R <sub>L</sub> = 10 kΩ, | | | | MHz | | | | C <sub>L</sub> = 100 pF | 1.6 | | | | | Φm | Phase margin | | | 56 | | degrees | | G <sub>m</sub> | Gain margin | $R_L = 10 \text{ k}\Omega, C_L = 100 \text{ pF}$ | | 15 | | dB | | | _ | T = 25 °C | 2.9 | 4.7 | | | | SR | Slew rate (4) | -40 °C < T< 125 °C | 2.4 | | | V/µs | | | | To 0.1 %, V <sub>in</sub> = 1.5 Vpp | | 600 | | ns | | ts | Settling time | To 0.01 %, V <sub>in</sub> = 1 Vpp | | 4 | | μs | | | | f = 1 kHz | | 37 | | μο | | $e_{n}$ | Equivalent input noise voltage | f = 10 kHz | | 37 | | nV/√Hz | | Δ. | Voltage noise | f = 0.1 to 10 Hz | | 0.4 | | u\/nn | | e <sub>n-pp</sub> | voitage noise | 1 – 0.1 to 10 HZ | | 0.4 | | μVpp | DS11863 - Rev 5 page 7/43 | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |-------------------|---------------------------------------------------------------|--------------------|------|------|------|------| | Cs | Channel separation | f = 100 Hz | | 135 | | dB | | t | t <sub>init</sub> Initialization time, G = 100 <sup>(5)</sup> | T = 25 °C | | 60 | | ue | | ζ <sub>init</sub> | | -40 °C < T< 125 °C | | 100 | | μs | - See Section 5.5 Input offset voltage drift over temperature. Input offset measurements are performed on x100 gain configuration. The amplifiers and the gain setting resistors are at the same temperature. - 2. Guaranteed by design - 3. Tested on the MiniSO8 package, RF injection on the IN- pin - 4. Slew rate value is calculated as the average between positive and negative slew rates - 5. Initialization time is defined as the delay between the moment when supply voltage exceeds 2.2 V and output voltage stabilization DS11863 - Rev 5 page 8/43 ### 4 Electrical characteristic curves DS11863 - Rev 5 page 9/43 Figure 9. Input offset voltage distribution at $V_{CC}$ = 2.2 V, T = -40 °C T=-40°C Vcc=2.2V, Vicm=1.1V 20 Population (%) Input offset voltage (µV) Figure 10. Input offset voltage vs. supply voltage 35 30 Vicm=Vcc/2 25 20 15 10 T=25°C Vio (µV) 0 -5 -10 -15 -20 T=125°C -25 -30 -35 **2.5** 2.8 **3.0** 3.3 3.5 3.8 4.0 4.3 4.5 4.8 5.0 5.3 5.5 Vcc(V) page 10/43 DS11863 - Rev 5 page 11/43 Figure 20. Input bias current vs. temperature at $V_{CC} = 5 \text{ V}$ Figure 21. Output rail linearity 5.00 4.96 4.92 4.88 Ontbut voltage (V) 4.84 4.80 0.16 0.12 4.80 0.16 RI=2kΩ Follower configuration T=25°C 0.08 0.04 0.00 0.04 0.08 4.84 4.92 Input voltage (V) Figure 22. Bode diagram at V<sub>CC</sub> = 5.5 V Figure 23. Bode diagram at $V_{CC}$ = 2.2 V Figure 24. Bode diagram at V<sub>CC</sub> = 3.3 V Figure 25. Open loop gain vs. frequency DS11863 - Rev 5 page 12/43 1.0 0.5 0.0 2.5 3.0 6.0 5.5 5.0 4.5 4.5 4.0 8 3.5 8 3.0 8 2.5 2.0 8 1.5 RI=10k $\Omega$ , CI=100pF 4.0 Supply Voltage (V) Vin: from 0.3V to Vcc-0.3V SR calculated from 10% to 90% 5.0 5.5 Figure 27. Negative slew rate vs. supply voltage Negative Slew Rate (V/µs) -2 T=-40°C -3 T=25°C -5 T=125°C RI=10kΩ, CI=100pF -6 Vin: from Vcc-0.3V to 0.3V SR calculated from 10% to 90% 2.5 3.0 3.5 4.0 4.5 5.0 Supply Voltage (V) DS11863 - Rev 5 page 13/43 Figure 34. Large signal V<sub>CC</sub> = 5 V 2 1 1 V<sub>CC</sub> = 5V RI=10kΩ CI=100pF T=25°C Time (μs) DS11863 - Rev 5 page 14/43 Figure 39. Settling time positive step (-2 V to 0 V) <u>m</u> 8.00 Output Delta from final value 6.00 Vcc = 5VT=25°C 0.1% Settling = +/- $500\mu V$ 4.00 Step applied at t=0 2.00 0.00 -2.00 0 3 Time (µs) DS11863 - Rev 5 page 15/43 DS11863 - Rev 5 page 16/43 ### 5 Application information ### 5.1 Operation theory The TSZ18x is a high precision CMOS device. It can achieve a low offset drift and no 1/f noise thanks to its chopper architecture. Chopper-stabilized amps constantly correct low-frequency errors across the inputs of the amplifier. Chopper-stabilized amplifiers can be explained with respect to: - · Time domain - Frequency domain #### 5.1.1 Time domain The basis of the chopper amplifier is realized in two steps. These steps are synchronized thanks to a clock running at 2.4 MHz. Figure 46. Block diagram in the time domain (step 1) Figure 47. Block diagram in the time domain (step 2) Figure 46. Block diagram in the time domain (step 1) shows step 1, the first clock cycle, where $V_{io}$ is amplified in the normal way. Figure 47. Block diagram in the time domain (step 2) shows step 2, the second clock cycle, where Chop1 and Chop2 swap paths. At this time, the $V_{io}$ is amplified in a reverse way as compared to step 1. At the end of these two steps, the average V<sub>io</sub> is close to zero. The A2(f) amplifier has a small impact on the $V_{io}$ because the $V_{io}$ is expressed as the input offset and is consequently divided by A1(f). In the time domain, the offset part of the output signal before filtering is shown in Figure 48. V<sub>io</sub> cancellation principle. DS11863 - Rev 5 page 17/43 Figure 48. V<sub>io</sub> cancellation principle The low pass filter averages the output value resulting in the cancellation of the Vio offset. The 1/f noise can be considered as an offset in low frequency and it is canceled like the V<sub>io</sub>, thanks to the chopper technique. #### 5.1.2 Frequency domain The frequency domain gives a more accurate vision of chopper-stabilized amplifier architecture. Figure 49. Block diagram in the frequency domain The modulation technique transposes the signal to a higher frequency where there is no 1/f noise, and demodulate it back after amplification. - According to Figure 49. Block diagram in the frequency domain, the input signal V<sub>in</sub> is modulated once (Chop1) so all the input signal is transposed to the high frequency domain. - 2. The amplifier adds its own error (V<sub>io</sub> (output offset voltage) + the noise V<sub>n</sub> (1/f noise)) to this modulated signal. - 3. This signal is then demodulated (Chop2), but since the noise and the offset are modulated only once, they are transposed to the high frequency, leaving the output signal of the amplifier without any offset and low frequency noise. Consequently, the input signal is amplified with a very low offset and 1/f noise. - 4. To get rid of the high frequency part of the output signal (which is useless) a low pass filter is implemented. To further suppress the remaining ripple down to a desired level, another low pass filter may be added externally on the output of the TSZ18x. ### 5.2 Operating voltages The TSZ18x device can operate from 2.2 to 5.5 V. The parameters are fully specified for 2.2 V, 3.3 V, and 5 V power supplies. However, the parameters are very stable in the full $V_{CC}$ range and several characterization curves show the TSZ18x device characteristics at 2.2 V and 5.5 V. Additionally, the main specifications are guaranteed in extended temperature ranges from -40 to 125 °C. ### 5.3 Input pin voltage ranges The TSZ18x device has internal ESD diode protection on the inputs. These diodes are connected between the input and each supply rail to protect the input MOSFETs from electrical discharge. DS11863 - Rev 5 page 18/43 If the input pin voltage exceeds the power supply by 0.5 V, the ESD diodes become conductive and excessive current can flow through them. Without limitation this over current can damage the device. In this case, it is important to limit the current to 10 mA, by adding resistance on the input pin, as described in Figure 50. Input current limitation. Figure 50. Input current limitation ### 5.4 Rail-to-rail input/output The TSZ18x has a rail-to-rail input, and the input common mode range is extended from ( $V_{CC}$ -) - 0.1 V to ( $V_{CC+}$ ) + 0.1 V. The operational amplifier output levels can go close to the rails: to a maximum of 40 mV above and below the rail when connected to a 10 k $\Omega$ resistive load to $V_{CC}/2$ . #### 5.5 Input offset voltage drift over temperature The maximum input voltage drift variation over temperature is defined as the offset variation related to the offset value measured at 25 °C. The operational amplifier is one of the main circuits of the signal conditioning chain, and the amplifier input offset is a major contributor to the chain accuracy. The signal chain accuracy at 25 °C can be compensated during production at application level. The maximum input voltage drift over temperature enables the system designer to anticipate the effect of temperature variations. The maximum input voltage drift over temperature is computed using Equation 1. #### **Equation 1** $$\frac{\Delta V_{io}}{\Delta T} = \max \left| \frac{V_{io}(T) - V_{io}(25 \,^{\circ}C)}{T - 25 \,^{\circ}C} \right|$$ Where T = -40 °C and 125 °C. The TSZ18x datasheet maximum value is guaranteed by measurements on a representative sample size ensuring a $C_{\text{pk}}$ (process capability index) greater than 1.3. #### 5.6 Capacitive load Driving large capacitive loads can cause stability problems. Increasing the load capacitance produces gain peaking in the frequency response, with overshoot and ringing in the step response. It is usually considered that with a gain peaking higher than 2.3 dB an op amp might become unstable. Generally, the unity gain configuration is the worst case for stability and the ability to drive large capacitive loads. Figure 51. Stability criteria with a serial resistor at $V_{CC}$ = 5 V, Figure 52. Stability criteria with a serial resistor at $V_{CC}$ = 3.3 V, and Figure 53. Stability criteria with a serial resistor at $V_{CC}$ = 2.2 V show the serial resistors that must be added to the output, to make a system stable. Figure 54. Test configuration for Riso shows the test configuration using an isolation resistor, Riso. DS11863 - Rev 5 page 19/43 Figure 51. Stability criteria with a serial resistor at $V_{CC}$ = 5 V Figure 52. Stability criteria with a serial resistor at V<sub>CC</sub> = 3.3 V Figure 53. Stability criteria with a serial resistor at V<sub>CC</sub> = 2.2 V DS11863 - Rev 5 page 20/43 Figure 54. Test configuration for Riso Note that the resistance Riso is in series with Rload and thus acts as a voltage divider, and reduces the output swing a little. Thanks to the natural good stability of TSZ18x, the Riso needed to keep the system stable when the capacitive load exceeds 200pF is lower than 50 $\Omega$ (V<sub>CC</sub> = 5 V), and so the error introduced is generally negligible. The Riso also modifies the open loop gain of the circuit, and tends to improve the phase margin as described in Table 6. Riso impact on stability. Capacitive load 100 pF 1 nF 10 nF 100 nF 1 µF Riso (Ω) 0 100 100 8 13 10 6 Measured overshoot (%) 20.9 15 23 9 16 8 21 10 12 8 Estimated phase margin (°) 47 53 46 59 52 61 47 58 56 61 Table 6. Riso impact on stability #### 5.7 PCB layout recommendations Particular attention must be paid to the layout of the PCB tracks connected to the amplifier, load and power supply. It is good practice to use short and wide PCB traces to minimize voltage drops and parasitic inductance. To minimize parasitic impedance over the entire surface, a multi-via technique that connects the bottom and top layer ground planes together in many locations is often used. The copper traces that connect the output pins to the load and supply pins should be as wide as possible to minimize trace resistance. A ground plane generally helps to reduce EMI, which is why it is generally recommended to use a multilayer PCB and use the ground plane as a shield to protect the internal track. In this case, pay attention to separate the digital from the analog ground and avoid any ground loop. Place external components as close as possible to the op amp and keep the gain resistances, Rf and Rg, close to the inverting pin to minimize parasitic capacitances. #### 5.8 Optimized application recommendation The TSZ18x is based on a chopper architecture. As the device includes internal switching circuitry, it is strongly recommended to place a 0.1 µF capacitor as close as possible to the supply pins. A good decoupling has several advantages for an application. First, it helps to reduce electromagnetic interference. Due to the modulation of the chopper, the decoupling capacitance also helps to reject the small ripple that may appear on the output. The TSZ18x has been optimized for use with 10 $k\Omega$ in the feedback loop. With this, or a higher value resistance, this device offers the best performance. DS11863 - Rev 5 page 21/43 ### 5.9 EMI rejection ration (EMIRR) The electromagnetic interference (EMI) rejection ratio, or EMIRR, describes the EMI immunity of operational amplifiers. An adverse effect that is common to many op amps is a change in the offset voltage as a result of RF signal rectification. The TSZ18x has been specially designed to minimize susceptibility to EMIRR and show an extremely good sensitivity. Figure 55. EMIRR on IN+ pin shows the EMIRR IN+, Figure 56. EMIRR on IN- pin shows the EMIRR IN- of the TSZ18x measured from 10 MHz up to 2.4 GHz. Figure 55. EMIRR on IN+ pin #### 5.10 1/f noise 1/f noise, also known as pink noise or flicker noise, is caused by defects, at the atomic level, in semiconductor devices. The noise is a non-periodic signal and it cannot be calibrated. So for an application requiring precision, it is extremely important to take this noise into account. 1/f noise is a major noise contributor at low frequencies and causes a significant output voltage offset when amplified by the noise gain of the circuit. But, the TSZ18x, thanks to its chopper architecture, rejects 1/f noise and thus makes this device an excellent choice for DC high precision applications. As shown in Figure 28. Noise 0.1 - 10 Hz vs. time, 0.1 Hz to 10 Hz amplifier voltage noise is only 400 nVpp for a $V_{CC}$ = 5 V. Figure 29. Noise vs. frequency and Figure 30. Noise vs. frequency and temperature show the voltage noise density of the amplifier with no 1/f noise on a large bandwith. Figure 57. Noise vs frequency between 0.1 and 10 Hz exhibiting no 1/f noise below depicts noise vs frequency between 0.1 and 10 Hz exhibiting no 1/f noise. DS11863 - Rev 5 page 22/43 Figure 57. Noise vs frequency between 0.1 and 10 Hz exhibiting no 1/f noise ### 5.11 Overload recovery Overload recovery is defined as the time required for the op amp output to recover from a saturated state to a linear state. The saturation state occurs when the output voltage gets very close to either rail in the application. It can happen due to an excessive input voltage or when the gain setting is too high. When the output of the TSZ18x enters in saturation state it needs 10 $\mu$ s to get back to a linear state as shown in Figure 58. Negative overvoltage recovery $V_{CC}$ = 5 V and Figure 59. Positive overvoltage recovery $V_{CC}$ = 5 V. Figure 36. Negative overvoltage recovery $V_{CC}$ = 2.2 V and Figure 37. Positive overvoltage recovery $V_{CC}$ = 2.2 V show the overvoltage recovery for a $V_{CC}$ = 2.2 V. #### 5.12 Phase reversal protection Some op amps can show a phase reversal when the common-mode voltage exceeds the $V_{\mbox{\footnotesize{CC}}}$ range. Phase reversal is a specific behavior of an op amp where its output reacts as if the inputs were inverted when at least one input is out of the specified common-mode voltage. The TSZ18x has been carefully designed to prevent any output phase reversal. The TSZ18x is a rail-to-rail input op amp, therefore, the common-mode range can extend up to the rails. If the input signal goes above the rail it does not cause any inversion of the output signal as shown in Figure 60. No phase reversal. If, in the application, the operating common-mode voltage is exceeded please read Section 5.3 Input pin voltage ranges. DS11863 - Rev 5 page 23/43 Figure 60. No phase reversal ### 5.13 Open loop gain close to the rail One of the key parameters of current measurement in low-side applications is precision. Moreover, it is generally interesting to be able to make a measurement when there is no current through the shunt resistance. But, when the output voltage gets close the rail some internal transistors saturate resulting in a loss of open loop gain. Therefore, the output voltage can be as high as several mV while it is expected to be close to 0 V. The TSZ18x has been designed to keep a high gain even when the op amp output is very close to the rail, to ensure good accuracy at low current. Figure 61. Gain vs. output voltage, $V_{CC}$ = 5 V, $R_I$ = 10 k $\Omega$ to GND shows the open loop gain of the TSZ18x vs. output voltage. A single power supply of 5 V and a common-mode voltage of 0 V is used, with a 10 k $\Omega$ resistor connected to GND. Figure 61. Gain vs. output voltage, $V_{CC}$ = 5 V, $R_I$ = 10 k $\Omega$ to GND #### 5.14 Application examples #### 5.14.1 Measuring gas concentration using the NDIR principle (thermopile) A thermopile is a serial interconnected array of thermocouples. Based on the Seebeck principle, a thermocouple is able to deliver an output voltage which depends on the temperature difference between a reference junction and an active junction. An NDIR sensor (non dispersive infrared) is generally composed of an infrared (IR) source, an optical cavity, a dual channel detector, and an internal thermistor. Both channels are made with a thermopile. One channel is considered as a reference and the other is considered as the active channel. DS11863 - Rev 5 page 24/43 Certain gases absorb IR radiation at a specific wavelength. Each channel has a specific wavelength filter. The active channel has a filter centered on gas absorption while the reference channel has a filter on another wavelength which is still in the IR range. When a gas enters the optical cavity, the radiation hitting the active channel decreases, whereas it remains the same on the reference channel. The difference between the reference and active channel gives the concentration of gas present in the optical cavity. As the thermopile delivers extremely low voltages (hundreds of $\mu V$ to several mV) the output signal must be amplified with a high gain and a very low offset in order to minimize DC errors. Moreover, the drift of Vio depending on temperature must be as low as possible not to impact the measurement once the calibration has been made. An NDIR sensor generally works at low frequency and the noise of the amplifiers must be as low as possible (0.1-10 Hz $e_{n-pp}$ = 0.4 $\mu$ Vpp). Thanks to its chopper architecture, the TSZ18x combines all these specifications, particularly in having a $\Delta V_{io}/\Delta t$ of 0.1 $\mu V/^{\circ}C$ , no 1/f noise in low frequency, and a white noise of 37 $nV/\sqrt{Hz}$ . Figure 62. Principle schematic shows an NDIR gas sensing schematic where the active and reference channels are pre-amplified before treatment by an ADC thanks to the TSZ18x. A Vref voltage (in hundreds of mV) can be used to ensure the amplifiers are not saturated when the signal is close to the low rail. A gain of 1000 is used to allow amplification of the signal coming from the NDIR sensor (3 mV). Figure 62. Principle schematic #### 5.14.2 Precision instrumentation amplifier The instrumentation amplifier uses three op amps. The circuit, shown in Figure 63. Precision instrumentation amplifier schematic, exhibits high input impedance, so that the source impedance of the connected sensor has no impact on the amplification. DS11863 - Rev 5 page 25/43 Figure 63. Precision instrumentation amplifier schematic The gain is set by tuning the Rg resistor. To have the best performance, it is suggested to have R1 = R2 = R3 = R4. The output is given by Equation 2. #### **Equation 2** $$V_{out} = (V_2 - V_1) \left[ \frac{2R_f}{R_a} + 1 \right]$$ The matching of R1, R2 and R3, R4 is important to ensure a good common mode rejection ratio (CMR). #### 5.14.3 Low-side current sensing Power management mechanisms are found in most electronic systems. Current sensing is useful for protecting applications. The low-side current sensing method consists of placing a sense resistor between the load and the circuit ground. The resulting voltage drop is amplified using the TSZ181 (see Figure 64. Low-side current sensing schematic). Figure 64. Low-side current sensing schematic Vout can be expressed as follows: #### **Equation 3** $$V_{out} = R_{shunt} \times I \left( 1 - \frac{R_{g2}}{R_{g2} + R_{f2}} \right) \left( 1 + \frac{R_{f1}}{R_{g1}} \right) + I_p \left( \frac{R_{g2} \times R_{f2}}{R_{g2} + R_{f2}} \right) \times \left( 1 + \frac{R_{f1}}{R_{g1}} \right) - I_n \times R_{f1} - V_{io} \left( 1 + \frac{R_{f1}}{R_{g1}} \right) + I_p \left( \frac{R_{g2} \times R_{f2}}{R_{g2} + R_{f2}} \right) \times \left( 1 + \frac{R_{f1}}{R_{g1}} \right) - I_n \times R_{f1} - V_{io} \left( 1 + \frac{R_{f1}}{R_{g1}} \right) + I_p \left( \frac{R_{g2} \times R_{f2}}{R_{g2} + R_{f2}} \right) \times \left( 1 + \frac{R_{f1}}{R_{g1}} \right) - I_n \times R_{f1} - V_{io} \left( 1 + \frac{R_{f1}}{R_{g1}} \right) + I_p \left( \frac{R_{g2} \times R_{f2}}{R_{g2} + R_{f2}} \right) \times \left( 1 + \frac{R_{f1}}{R_{g1}} \right) - I_n \times R_{f1} - V_{io} \left( 1 + \frac{R_{f1}}{R_{g1}} \right) + I_p \left( \frac{R_{g2} \times R_{f2}}{R_{g2} + R_{f2}} \right) \times \left( 1 + \frac{R_{f1}}{R_{g1}} \right) - I_n \times R_{f1} - V_{io} \left( 1 + \frac{R_{f1}}{R_{g1}} \right) + I_p \left( \frac{R_{g2} \times R_{f2}}{R_{g2} + R_{f2}} \right) \times \left( 1 + \frac{R_{f1}}{R_{g1}} \right) - I_n \times R_{f1} - V_{io} \left( 1 + \frac{R_{f1}}{R_{g1}} \right) + I_p \left( \frac{R_{g2} \times R_{f2}}{R_{g2} + R_{f2}} \right) + I_p \left( \frac{R_{g2} \times R_{f2}}{R_{g2} + R_{f2}} \right) + I_p \left( \frac{R_{g2} \times R_{f2}}{R_{g2} + R_{f2}} \right) + I_p \left( \frac{R_{g2} \times R_{f2}}{R_{g2} + R_{f2}} \right) + I_p \left( \frac{R_{g2} \times R_{f2}}{R_{g2} + R_{f2}} \right) + I_p \left( \frac{R_{g2} \times R_{f2}}{R_{g2} + R_{f2}} \right) + I_p \left( \frac{R_{g2} \times R_{f2}}{R_{g2} + R_{f2}} \right) + I_p \left( \frac{R_{g2} \times R_{f2}}{R_{g2} + R_{f2}} \right) + I_p \left( \frac{R_{g2} \times R_{f2}}{R_{g2} + R_{f2}} \right) + I_p \left( \frac{R_{g2} \times R_{f2}}{R_{g2} + R_{f2}} \right) + I_p \left( \frac{R_{g2} \times R_{f2}}{R_{g2} + R_{f2}} \right) + I_p \left( \frac{R_{g2} \times R_{f2}}{R_{g2} + R_{f2}} \right) + I_p \left( \frac{R_{g2} \times R_{f2}}{R_{g2} + R_{f2}} \right) + I_p \left( \frac{R_{g2} \times R_{f2}}{R_{g2} + R_{f2}} \right) + I_p \left( \frac{R_{g2} \times R_{f2}}{R_{g2} + R_{f2}} \right) + I_p \left( \frac{R_{g2} \times R_{f2}}{R_{g2} + R_{f2}} \right) + I_p \left( \frac{R_{g2} \times R_{f2}}{R_{g2} + R_{f2}} \right) + I_p \left( \frac{R_{g2} \times R_{f2}}{R_{g2} + R_{f2}} \right) + I_p \left( \frac{R_{g2} \times R_{f2}}{R_{g2} + R_{f2}} \right) + I_p \left( \frac{R_{g2} \times R_{f2}}{R_{g2} + R_{f2}} \right) + I_p \left( \frac{R_{g2} \times R_{f2}}{R_{g2} + R_{f2}} \right) + I_p \left( \frac{R_{g2} \times R_{f2}}{R_{g2} + R_{f2}} \right) + I_p \left( \frac{R_{g2} \times R_{f2}}{R_{g2} + R_{f2}} \right) + I_p \left( \frac{R_{g2} \times R_{f2}}{R_{g2} + R_{f2}} \right) + I_p \left( \frac{R_{g2} \times R_{$$ Assuming that $R_{f2} = R_{f1} = R_f$ and $R_{g2} = R_{g1} = R_g$ , Equation 3 can be simplified as follows: #### **Equation 4** $$V_{out} = R_{shunt} \times I\left(\frac{R_f}{R_g}\right) - V_{io}\left(1 + \frac{R_f}{R_g}\right) + R_f \times I_{io}$$ DS11863 - Rev 5 page 26/43 The main advantage of using the chopper of the TSZ18x for a low-side current sensing, is that the errors due to $V_{io}$ and $I_{io}$ are extremely low and may be neglected. Therefore, for the same accuracy, the shunt resistor can be chosen with a lower value, resulting in lower power dissipation, lower drop in the ground path, and lower cost. Particular attention must be paid to the matching and precision of $R_{g1}$ , $R_{g2}$ , $R_{f1}$ , and $R_{f2}$ , to maximize the accuracy of the measurement. DS11863 - Rev 5 page 27/43 # 6 Package information In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: www.st.com. ECOPACK® is an ST trademark. DS11863 - Rev 5 page 28/43 # 6.1 DFN6 1.2 x 1.3 package information Figure 65. DFN6 1.2 x 1.3 package outline DS11863 - Rev 5 page 29/43 Table 7. DFN6 1.2 x 1.3 mechanical data | | Dimensions | | | | | | | | |-----|------------|-------------|-------|--------|-------|-------|--|--| | Ref | | Millimeters | | Inches | | | | | | | Min. | Тур. | Max. | Min. | Тур. | Max. | | | | Α | 0.31 | 0.38 | 0.40 | 0.012 | 0.015 | 0.016 | | | | A1 | 0.00 | 0.02 | 0.05 | 0.000 | 0.001 | 0.002 | | | | b | 0.15 | 0.18 | 0.25 | 0.006 | 0.007 | 0.010 | | | | С | | 0.05 | | | 0.002 | | | | | D | | 1.20 | | | 0.047 | | | | | E | | 1.30 | | | 0.051 | | | | | е | | 0.40 | | | 0.016 | | | | | L | 0.475 | 0.525 | 0.575 | 0.019 | 0.021 | 0.023 | | | | L3 | 0.375 | 0.425 | 0.475 | 0.015 | 0.017 | 0.019 | | | Figure 66. DFN6 1.2 x 1.3 recommended footprint DS11863 - Rev 5 page 30/43 # 6.2 DFN8 2 x 2 package information Figure 67. DFN8 2 x 2 package outline Table 8. DFN8 2 x 2 mechanical data | | Dimensions | | | | | | | | |------|------------|-------------|-------|--------|-------|-------|--|--| | Ref. | | Millimeters | | Inches | | | | | | | Min. | Тур. | Max. | Min. | Тур. | Max. | | | | Α | 0.51 | 0.55 | 0.60 | 0.020 | 0.022 | 0.024 | | | | A1 | | | 0.05 | | | 0.002 | | | | А3 | | 0.15 | | | 0.006 | | | | | b | 0.18 | 0.25 | 0.30 | 0.007 | 0.010 | 0.012 | | | | D | 1.85 | 2.00 | 2.15 | 0.073 | 0.079 | 0.085 | | | | D2 | 1.45 | 1.60 | 1.70 | 0.057 | 0.063 | 0.067 | | | | E | 1.85 | 2.00 | 2.15 | 0.073 | 0.079 | 0.085 | | | | E2 | 0.75 | 0.90 | 1.00 | 0.030 | 0.035 | 0.039 | | | | е | | 0.50 | | | 0.020 | | | | | L | 0.225 | 0.325 | 0.425 | 0.009 | 0.013 | 0.017 | | | | ddd | | | 0.08 | | | 0.003 | | | DS11863 - Rev 5 page 31/43 0.50mm 0.50mm Figure 68. DFN8 2 x 2 recommended footprint ### 6.3 MiniSO8 package information Figure 69. MiniSO8 package outline Table 9. MiniSO8 package mechanical data | Ref. | Dimensions | | | | | | |------|-------------|------|------|--------|-------|--------| | | Millimeters | | | Inches | | | | | Min. | Тур. | Max. | Min. | Тур. | Max. | | А | | | 1.1 | | | 0.043 | | A1 | 0 | | 0.15 | 0 | | 0.0006 | | A2 | 0.75 | 0.85 | 0.95 | 0.030 | 0.033 | 0.037 | DS11863 - Rev 5 page 32/43 | | Dimensions | | | | | | |------|-------------|------|------|--------|-------|-------| | Ref. | Millimeters | | | Inches | | | | | Min. | Тур. | Max. | Min. | Тур. | Max. | | b | 0.22 | | 0.40 | 0.009 | | 0.016 | | С | 0.08 | | 0.23 | 0.003 | | 0.009 | | D | 2.80 | 3.00 | 3.20 | 0.11 | 0.118 | 0.126 | | Е | 4.65 | 4.90 | 5.15 | 0.183 | 0.193 | 0.203 | | E1 | 2.80 | 3.00 | 3.10 | 0.11 | 0.118 | 0.122 | | е | | 0.65 | | | 0.026 | | | L | 0.40 | 0.60 | 0.80 | 0.016 | 0.024 | 0.031 | | L1 | | 0.95 | | | 0.037 | | | L2 | | 0.25 | | | 0.010 | | | k | 0° | | 8° | 0° | | 8° | | ccc | | | 0.10 | | | 0.004 | ### 6.4 SO-8 package information Figure 70. SO8 package outline Table 10. SO-8 mechanical data | Symbol | Milimeters | | | Inches <sup>(1)</sup> | | | |--------|------------|------|------|-----------------------|------|-------| | Symbol | Min. | Тур. | Max. | Min. | Тур. | Max. | | А | | | 1.75 | | | 0.069 | | A1 | 0.10 | | 0.25 | 0.004 | | 0.010 | | A2 | 1.25 | | | 0.049 | | | | b | 0.28 | | 0.48 | 0.011 | | 0.019 | DS11863 - Rev 5 page 33/43 | Symbol | | Milimeters | | | Inches <sup>(1)</sup> | | |--------|------|------------|------|-------|-----------------------|-------| | Symbol | Min. | Тур. | Max. | Min. | Тур. | Max. | | С | 0.17 | | 0.23 | 0.007 | | 0.010 | | D | 4.80 | 4.90 | 5.00 | 0.189 | 0.193 | 0.197 | | Е | 5.80 | 6.00 | 6.20 | 0.228 | 0.236 | 0.244 | | E1 | 3.80 | 3.90 | 4.00 | 0.150 | 0.154 | 0.157 | | е | | 1.27 | | | 0.050 | | | h | 0.25 | | 0.50 | 0.010 | | 0.020 | | L | 0.40 | | 1.27 | 0.016 | | 0.050 | | L1 | | 1.04 | | | 0.040 | | | k | 0° | | 8° | 0° | | 8° | | ccc | | | 0.10 | | | 0.004 | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. # 6.5 SOT23-5 package information Figure 71. SOT23-5 package outline Table 11. SOT23-5 mechanical data | | Dimensions | | | | | | | |------|-------------|------|------|--------|-------|-------|--| | Ref. | Millimeters | | | Inches | | | | | | Min. | Тур. | Max. | Min. | Тур. | Max. | | | Α | 0.90 | 1.20 | 1.45 | 0.035 | 0.047 | 0.057 | | DS11863 - Rev 5 page 34/43 | | Dimensions | | | | | | | |------|-------------|------|------------|-----------|-------|------------|--| | Ref. | Millimeters | | | Inches | | | | | | Min. | Тур. | Max. | Min. | Тур. | Max. | | | A1 | | | 0.15 | | | 0.006 | | | A2 | 0.90 | 1.05 | 1.30 | 0.035 | 0.041 | 0.051 | | | В | 0.35 | 0.40 | 0.50 | 0.014 | 0.016 | 0.020 | | | С | 0.09 | 0.15 | 0.20 | 0.004 | 0.006 | 0.008 | | | D | 2.80 | 2.90 | 3.00 | 0.110 | 0.114 | 0.118 | | | D1 | | 1.90 | | | 0.075 | | | | е | | 0.95 | | | 0.037 | | | | E | 2.60 | 2.80 | 3.00 | 0.102 | 0.110 | 0.118 | | | F | 1.50 | 1.60 | 1.75 | 0.059 | 0.063 | 0.069 | | | L | 0.10 | 0.35 | 0.60 | 0.004 | 0.014 | 0.024 | | | K | 0 degrees | | 10 degrees | 0 degrees | | 10 degrees | | DS11863 - Rev 5 page 35/43 # 7 Ordering information Table 12. Order code | Order code | Temperature range | Package | Packing | Marking | | |----------------|-------------------------------|--------------|---------------|----------|--| | TSZ181ILT | -40 to 125 °C | SOT23-5 | | K215 | | | TSZ181IQ1T | | DFN6 1.2x1.3 | Tape and reel | KB | | | TSZ182IQ2T | | DFN8 2x2 | | K4G | | | TSZ182IST | | MiniSO8 | | K4G | | | TSZ182IDT | | SO8 | | TSZ182I | | | TSZ181IYLT (1) | | SOT23-5 | | K216 | | | TSZ182IYST (1) | Automotive grade -40 to 125°C | MiniSO8 | | K420 | | | TSZ182IYDT | -40 to 125 C | SO8 | - | TSZ182IY | | Qualified and characterized according to AEC Q100 and Q003 or equivalent, advanced screening according to AEC Q001 & Q002 or equivalent. DS11863 - Rev 5 page 36/43 # **Revision history** Table 13. Document revision history | Date | Revision | Changes | |-------------|----------|-------------------------------------------------------------------------------------------------------| | 21-Nov-2016 | 1 | Initial release | | 13-Jul-2017 | 2 | Added SO-8 package information and updated automotive qualification status in Table 10 "Order codes". | | 06-Nov-2017 | 3 | Added: new packages DFN6 1.2x1.3 and SOT23-5. Updated: Table 10 "Order codes". | | 14-Mar-2018 | 4 | Updated footnote Table 12. Order code. | | 27-Aug-2018 | 5 | Updated Figure 1. Pin connections for each package (top view). | DS11863 - Rev 5 page 37/43 # **Contents** | 1 | Pack | age pin connections | 2 | |---|-------|---------------------------------------------------------------------------------|------| | 2 | Abso | olute maximum ratings and operating conditions | 3 | | 3 | Elect | rical characteristics | 4 | | 4 | Elect | rical characteristic curves | 9 | | 5 | Appl | ication information | .17 | | | 5.1 | Operation theory | . 17 | | | | <b>5.1.1</b> Time domain | . 17 | | | | 5.1.2 Frequency domain | . 18 | | | 5.2 | Operating voltages | . 18 | | | 5.3 | Input pin voltage ranges | . 18 | | | 5.4 | Rail-to-rail input/output | . 19 | | | 5.5 | Input offset voltage drift over temperature | . 19 | | | 5.6 | Capacitive load | . 19 | | | 5.7 | PCB layout recommendations | .21 | | | 5.8 | Optimized application recommendation | .21 | | | 5.9 | EMI rejection ration (EMIRR) | .21 | | | 5.10 | 1/f noise | . 22 | | | 5.11 | Overload recovery | . 23 | | | 5.12 | Phase reversal protection | . 23 | | | 5.13 | Open loop gain close to the rail | . 24 | | | 5.14 | Application examples | . 24 | | | | <b>5.14.1</b> Measuring gas concentration using the NDIR principle (thermopile) | . 24 | | | | 5.14.2 Precision instrumentation amplifier | . 25 | | | | 5.14.3 Low-side current sensing | . 26 | | 6 | Pack | age information | .28 | | | 6.1 | DFN6 1.2x1.3 package information | . 28 | | | 6.2 | DFN8 2 x 2 package information | . 30 | | | 6.3 | MiniSO8 package information | . 32 | | | 6.4 | SO-8 package information | . 33 | | | 6.5 | SOT23-5 package information | . 34 | |-----|---------|-----------------------------|------| | 7 | Orde | ring information | .36 | | Rev | ision l | nistory | .37 | DS11863 - Rev 5 page 39/43 # **List of tables** | Table 1. | Absolute maximum ratings (AMR) | 3 | |-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---| | Table 2. | Operating conditions | 3 | | Table 3. | Electrical characteristics at $\mathbf{V}_{CC+}$ = 2.2 V with $\mathbf{V}_{CC-}$ = 0 V, $V_{icm}$ = $\mathbf{V}_{CC}/2$ , T = 25 °C, and $R_L$ = 10 k $\Omega$ connected to $CC/2$ (unless otherwise specified) | | | Table 4. | Electrical characteristics at $V_{CC^+}$ = 3.3 V with $V_{CC^-}$ = 0 V, $V_{icm}$ = $V_{CC}/2$ , T = 25 °C, and $R_L$ = 10 k $\Omega$ connected t $V_{CC}/2$ (unless otherwise specified) | | | Table 5. | Electrical characteristics at $V_{CC+}$ = 5 V with $V_{CC-}$ = 0 V, $V_{icm}$ = $V_{CC}/2$ , T = 25 °C, and $R_L$ = 10 k $\Omega$ connected t $V_{CC}/2$ (unless otherwise specified) | | | Table 6. | Riso impact on stability | 1 | | Table 7. | DFN6 1.2 x 1.3 mechanical data | 0 | | Table 8. | DFN8 2 x 2 mechanical data | 1 | | Table 9. | MiniSO8 package mechanical data | 2 | | Table 10. | SO-8 mechanical data | 3 | | Table 11. | SOT23-5 mechanical data | 4 | | Table 12. | Order code | 6 | | Table 13. | Document revision history | 7 | DS11863 - Rev 5 page 40/43 # **List of figures** | Figure 1. | Pin connections for each package (top view) | | |--------------------------|--------------------------------------------------------------------------|-----| | Figure 2. | Supply current vs. supply voltage | | | Figure 3. | Input offset voltage distribution at V <sub>CC</sub> = 5 V | | | Figure 4. | Input offset voltage distribution at V <sub>CC</sub> = 3.3 V | | | Figure 5. | Input offset voltage distribution at V <sub>CC</sub> = 2.2 V | . 9 | | Figure 6. | Input offset voltage distribution at V <sub>CC</sub> = 5 V, T = 125 °C | . 9 | | Figure 7. | Input offset voltage distribution at V <sub>CC</sub> = 5 V, T = -40 °C | . 9 | | Figure 8. | Input offset voltage distribution at V <sub>CC</sub> = 2.2 V, T = 125 °C | 10 | | Figure 9. | Input offset voltage distribution at V <sub>CC</sub> = 2.2 V, T = -40 °C | | | Figure 10. | Input offset voltage vs. supply voltage | | | Figure 11. | Input offset voltage vs. input common-mode at V <sub>CC</sub> = 5.5 V | | | Figure 12. | Input offset voltage vs. input common-mode at V <sub>CC</sub> = 3.3 V | | | Figure 13. | Input offset voltage vs. input common-mode at V <sub>CC</sub> = 2.2 V | | | Figure 14. | Input offset voltage vs. temperature | | | Figure 15. | V <sub>OH</sub> vs. supply voltage | | | Figure 16. | V <sub>OL</sub> vs. supply voltage. | | | Figure 17. | Output current vs. output voltage at V <sub>CC</sub> = 5.5 V | | | Figure 18. | Output current vs. output voltage at V <sub>CC</sub> = 5.5 V | | | | | | | Figure 19. | Input bias current vs. common-mode at V <sub>CC</sub> = 5 V | | | Figure 20. | Input bias current vs. temperature at V <sub>CC</sub> = 5 V | | | Figure 21. | Output rail linearity | | | Figure 22. | Bode diagram at V <sub>CC</sub> = 5.5 V | | | Figure 23. | Bode diagram at V <sub>CC</sub> = 2.2 V | | | Figure 24. | Bode diagram at V <sub>CC</sub> = 3.3 V | | | Figure 25. | Open loop gain vs. frequency | | | Figure 26. | Positive slew rate vs. supply voltage | | | Figure 27. | Negative slew rate vs. supply voltage | | | Figure 28. | Noise 0.1 - 10 Hz vs. time | | | Figure 29. Figure 30. | Noise vs. frequency | | | Figure 31. | Output overshoot vs. load capacitance | | | Figure 31. | Small signal V <sub>CC</sub> = 5 V | | | Figure 33. | Small signal V <sub>CC</sub> = 2.2 V | | | Figure 34. | Large signal V <sub>CC</sub> = 5 V | | | Figure 35. | Large signal V <sub>CC</sub> = 2.2 V | | | Figure 36. | Negative overvoltage recovery V <sub>CC</sub> = 2.2 V | | | | | | | Figure 37. | Positive overvoltage recovery V <sub>CC</sub> = 2.2 V | | | Figure 38. | Output impedance vs. frequency | | | Figure 39. | Settling time positive step (-2 V to 0 V) | | | Figure 40.<br>Figure 41. | Settling time positive step (2 V to 0 V) | | | Figure 41. | Settling time negative step (0.8 V to 0 V) | | | Figure 43. | Maximum output voltage vs. frequency | | | Figure 44. | Crosstalk vs. frequency | | | Figure 45. | PSRR vs. frequency | | | Figure 46. | Block diagram in the time domain (step 1) | | | Figure 47. | Block diagram in the time domain (step 2) | | | Figure 48. | V <sub>io</sub> cancellation principle | | | Figure 49. | Block diagram in the frequency domain | | | | | | DS11863 - Rev 5 page 41/43 | Figure 50. | Input current limitation | 19 | |------------|-----------------------------------------------------------------------|----| | Figure 51. | Stability criteria with a serial resistor at V <sub>CC</sub> = 5 V | 20 | | Figure 52. | Stability criteria with a serial resistor at V <sub>CC</sub> = 3.3 V | 20 | | Figure 53. | Stability criteria with a serial resistor at V <sub>CC</sub> = 2.2 V | 20 | | Figure 54. | Test configuration for Riso | 21 | | Figure 55. | EMIRR on IN+ pin | 22 | | Figure 56. | EMIRR on IN- pin | 22 | | Figure 57. | Noise vs frequency between 0.1 and 10 Hz exhibiting no 1/f noise | 23 | | Figure 58. | Negative overvoltage recovery V <sub>CC</sub> = 5 V | 23 | | Figure 59. | Positive overvoltage recovery V <sub>CC</sub> = 5 V | 23 | | Figure 60. | No phase reversal | 24 | | Figure 61. | Gain vs. output voltage, $V_{CC}$ = 5 V, $R_I$ = 10 k $\Omega$ to GND | 24 | | Figure 62. | Principle schematic | 25 | | Figure 63. | Precision instrumentation amplifier schematic | 26 | | Figure 64. | Low-side current sensing schematic | 26 | | Figure 65. | DFN6 1.2 x 1.3 package outline | 29 | | Figure 66. | DFN6 1.2 x 1.3 recommended footprint | 30 | | Figure 67. | DFN8 2 x 2 package outline | 31 | | Figure 68. | DFN8 2 x 2 recommended footprint | 32 | | Figure 69. | MiniSO8 package outline | 32 | | Figure 70. | SO8 package outline | 33 | | Figure 71. | SOT23-5 package outline | 34 | DS11863 - Rev 5 page 42/43 #### **IMPORTANT NOTICE - PLEASE READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2018 STMicroelectronics - All rights reserved DS11863 - Rev 5 page 43/43 # **X-ON Electronics** Largest Supplier of Electrical and Electronic Components Click to view similar products for Precision Amplifiers category: Click to view products by STMicroelectronics manufacturer: Other Similar products are found below: 561681F LT6005HGN#PBF LT6238CGN#PBF LT6238HGN#PBF OP05CN8#PBF OP227GN#PBF LT6020IDD-1#PBF LT1124CS8#TR NCV20166SN2T1G NCS20166SN2T1G NCS21802MUTBG LT1637MPS8 LT1498IS8 LT1492CS8 TLC27L7CP TLV2473CDR LMP2234AMA/NOPB LMP7707MA/NOPB 5962-8859301M2A LMP2231AMAE/NOPB LMP2234AMTE/NOPB LMP8672MA/NOPB LMC6022IM/NOPB LMC6024IM/NOPB LMC6081IMX/NOPB LMP2011MA/NOPB LMP2231AMFE/NOPB LMP2232BMA/NOPB LMP2234AMAE/NOPB LMP7715MFE/NOPB LMP7717MAE/NOPB LMV2011MA/NOPB TL034ACDR TLC2201AMDG4 TLE2024BMDWG4 TLV2474AQDRG4Q1 TLV2472QDRQ1 TLE2142MJGB TLC4502IDR TLC27M2ACP TLC2652Q-8DG4 OPA2107APG4 TL054AIDR AD8619WARZ-R7 TLC272CD AD8539ARMZ LTC6084HDD#PBF LTC1050CN8#PBF LT1024CN#PBF LT1996AIDD#PBF