



## N-channel 800 V, 0.55 Ω typ., 8 A MDmesh™ K5 Power MOSFET in a D²PAK package

Datasheet - production data



Figure 1: Internal schematic diagram



### **Features**

| Order code  | V <sub>DS</sub> | R <sub>DS(on)</sub> max. | I <sub>D</sub> |
|-------------|-----------------|--------------------------|----------------|
| STB10LN80K5 | 800 V           | 0.63 Ω                   | 8 A            |

- Industry's lowest R<sub>DS(on)</sub> x area
- Industry's best figure of merit (FoM)
- Ultra-low gate charge
- 100% avalanche tested
- Zener-protected

### **Applications**

• Switching applications

### **Description**

This very high voltage N-channel Power MOSFET is designed using MDmesh™ K5 technology based on an innovative proprietary vertical structure. The result is a dramatic reduction in on-resistance and ultra-low gate charge for applications requiring superior power density and high efficiency.

**Table 1: Device summary** 

| Order code  | Marking  | Package            | Packing       |
|-------------|----------|--------------------|---------------|
| STB10LN80K5 | 10LN80K5 | D <sup>2</sup> PAK | Tape and reel |

Contents STB10LN80K5

## Contents

| 1 | Electric | al ratings                          | 3  |
|---|----------|-------------------------------------|----|
| 2 | Electric | al characteristics                  | 4  |
|   | 2.2      | Electrical characteristics (curves) | 6  |
| 3 | Test cir | cuits                               | 9  |
| 4 | Packag   | e information                       | 10 |
|   | 4.1      | D2PAK package information           | 10 |
|   | 4.2      | Packing information                 | 13 |
| 5 | Revisio  | n history                           | 15 |

STB10LN80K5 Electrical ratings

# 1 Electrical ratings

Table 2: Absolute maximum ratings

| Symbol                                               | Parameter                                                    | Value       | Unit   |
|------------------------------------------------------|--------------------------------------------------------------|-------------|--------|
| V <sub>GS</sub>                                      | Gate-source voltage                                          | ± 30        | V      |
| I <sub>D</sub>                                       | Drain current (continuous) at T <sub>C</sub> = 25 °C         | 8           | Α      |
| I <sub>D</sub>                                       | Drain current (continuous) at T <sub>C</sub> = 100 °C        | 5           | Α      |
| I <sub>D</sub> <sup>(1)</sup> Drain current (pulsed) |                                                              | 32          | Α      |
| P <sub>TOT</sub>                                     | P <sub>TOT</sub> Total dissipation at T <sub>C</sub> = 25 °C |             | W      |
| dv/dt (2)                                            | Peak diode recovery voltage slope                            | 4.5         | \//n = |
| dv/dt (3)                                            | MOSFET dv/dt ruggedness                                      | 50          | V/ns   |
| T <sub>j</sub>                                       | Operating junction temperature range                         | FF to 150   | °C     |
| T <sub>stg</sub>                                     | Storage temperature range                                    | - 55 to 150 | C      |

#### Notes:

Table 3: Thermal data

| Symbol                              | Parameter                        | Value | Unit |
|-------------------------------------|----------------------------------|-------|------|
| R <sub>thj-case</sub>               | Thermal resistance junction-case | 1.14  | °C/W |
| R <sub>thj-pcb</sub> <sup>(1)</sup> | Thermal resistance junction-pcb  | 35    | °C/W |

#### Notes

**Table 4: Avalanche characteristics** 

| Symbol                                                                                                 | Symbol Parameter                                                                              |     | Unit |
|--------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-----|------|
| I <sub>AR</sub>                                                                                        | $I_{AR}$ Avalanche current, repetitive or not repetitive (pulse width limited by $T_{jmax}$ ) |     | А    |
| E <sub>AS</sub> Single pulse avalanche energy (starting Tj = 25 ° C, $I_D = I_{AR}$ , $V_{DD} = 50$ V) |                                                                                               | 240 | mJ   |

 $<sup>\</sup>ensuremath{^{(1)}}\mbox{Pulse}$  width limited by safe operating area.

 $<sup>^{(2)}</sup>I_{SD} \leq 8$  A, di/dt  $\leq$  100 A/ $\mu$ s; V<sub>DS</sub> peak < V(BR)DSS

 $<sup>^{(3)}</sup>V_{DS} \le 640 \text{ V}$ 

 $<sup>^{(1)}\!</sup>When$  mounted on FR-4 board of 1 inch² , 2 oz Cu

Electrical characteristics STB10LN80K5

### 2 Electrical characteristics

 $T_C$  = 25 ° C unless otherwise specified

Table 5: On/off-state

| Symbol              | Parameter                         | Test conditions                                                                  | Min. | Тур. | Max. | Unit |
|---------------------|-----------------------------------|----------------------------------------------------------------------------------|------|------|------|------|
| $V_{(BR)DSS}$       | Drain-source breakdown voltage    | $V_{GS} = 0 \text{ V}, I_D = 1 \text{ mA}$                                       | 800  |      |      | ٧    |
|                     |                                   | $V_{GS} = 0 \text{ V}, V_{DS} = 800 \text{ V}$                                   |      |      | 1    | μΑ   |
| I <sub>DSS</sub>    | Zero gate voltage drain current   | $V_{GS} = 0 \text{ V}, V_{DS} = 800 \text{ V}$<br>$T_{C} = 125 ^{\circ}\text{C}$ |      |      | 50   | μA   |
| I <sub>GSS</sub>    | Gate body leakage current         | $V_{DS} = 0 \text{ V}, V_{GS} = \pm 20 \text{ V}$                                |      |      | ± 10 | μΑ   |
| V <sub>GS(th)</sub> | Gate threshold voltage            | $V_{DS} = V_{GS}$ , $I_D = 100 \mu A$                                            | 3    | 4    | 5    | V    |
| R <sub>DS(on)</sub> | Static drain-source on-resistance | $V_{GS} = 10 \text{ V}, I_D = 4 \text{ A}$                                       |      | 0.55 | 0.63 | Ω    |

Table 6: Dynamic

| Symbol                            | Parameter                             | Test conditions                                                        | Min. | Тур. | Max. | Unit |
|-----------------------------------|---------------------------------------|------------------------------------------------------------------------|------|------|------|------|
| C <sub>iss</sub>                  | Input capacitance                     |                                                                        | -    | 427  | -    | pF   |
| C <sub>oss</sub>                  | Output capacitance                    | $V_{DS} = 100 \text{ V}, f = 1 \text{ MHz},$<br>$V_{GS} = 0 \text{ V}$ | -    | 43   | 1    | pF   |
| $C_{rss}$                         | Reverse transfer capacitance          | VG3 - 0 V                                                              | -    | 0.25 | -    | pF   |
| C <sub>o(tr)</sub> <sup>(1)</sup> | Equivalent capacitance time related   | $V_{DS} = 0$ to 640 V, $V_{GS} = 0$                                    | -    | 72   | -    | pF   |
| C <sub>o(er)</sub> <sup>(2)</sup> | Equivalent capacitance energy related | V                                                                      |      | 27   | ı    | pF   |
| $R_g$                             | Intrinsic gate resistance             | $f = 1 \text{ MHz}$ , $I_D = 0 \text{ A}$                              | -    | 7    | ı    | Ω    |
| $Q_g$                             | Total gate charge                     | $V_{DD} = 640 \text{ V}, I_D = 8 \text{ A}$                            | -    | 15   | -    | nC   |
| $Q_{gs}$                          | Gate-source charge                    | V <sub>GS</sub> = 10 V                                                 | -    | 4.2  | -    | nC   |
| $Q_{gd}$                          | Gate-drain charge                     | See Figure 16: "Test circuit for gate charge behavior"                 | -    | 9    | -    | nC   |

#### Notes:

**Table 7: Switching times** 

| Symbol              | Parameter           | Test conditions                                                  | Min. | Тур. | Max. | Unit |
|---------------------|---------------------|------------------------------------------------------------------|------|------|------|------|
| t <sub>d(on)</sub>  | Turn-on delay time  | $V_{DD}$ = 400 V, $I_{D}$ = 4 A, $R_{G}$ = 4.7 $\Omega$          | ı    | 11.8 | 1    | ns   |
| t <sub>r</sub>      | Rise time           | V <sub>GS</sub> = 10 V                                           | ı    | 10   | 1    | ns   |
| t <sub>d(off)</sub> | Turn-off delay time | See Figure 15: "Test circuit for resistive load switching times" | ı    | 28   | 1    | ns   |
| t <sub>f</sub>      | Fall time           | and Figure 20: "Switching time waveform"                         | -    | 13   | -    | ns   |

 $<sup>^{(1)}</sup>$ Time related is defined as a constant equivalent capacitance giving the same charging time as Coss when  $V_{DS}$  increases from 0 to 80%  $V_{DSS}$ 

 $<sup>^{(2)}</sup>$ Energy related is defined as a constant equivalent capacitance giving the same stored energy as Coss when  $V_{DS}$  increases from 0 to 80%  $V_{DSS}$ 

Table 8: Source-drain diode

| Symbol                          | Parameter                     | Test conditions                                                                     | Min. | Тур. | Max. | Unit |
|---------------------------------|-------------------------------|-------------------------------------------------------------------------------------|------|------|------|------|
| I <sub>SD</sub>                 | Source-drain current          |                                                                                     | -    |      | 8    | Α    |
| I <sub>SDM</sub> <sup>(1)</sup> | Source-drain current (pulsed) |                                                                                     | 1    |      | 32   | Α    |
| V <sub>SD</sub> <sup>(2)</sup>  | Forward on voltage            | $I_{SD} = 8 \text{ A}, V_{GS} = 0 \text{ V}$                                        | 1    |      | 1.5  | V    |
| t <sub>rr</sub>                 | Reverse recovery time         | $I_{SD} = 8 \text{ A, di/dt} = 100 \text{ A/}\mu\text{s,}$                          | -    | 350  |      | ns   |
| Qrr                             | Reverse recovery charge       | $V_{DD} = 60 \text{ V}$                                                             | -    | 3.9  |      | μC   |
| I <sub>RRM</sub>                | Reverse recovery current      | See Figure 17: "Test circuit for inductive load switching and diode recovery times" | ,    | 22.5 |      | А    |
| t <sub>rr</sub>                 | Reverse recovery time         | $I_{SD} = 8 \text{ A, di/dt} = 100 \text{ A/}\mu\text{s,}$                          | -    | 505  |      | ns   |
| Qrr                             | Reverse recovery charge       | $V_{DD} = 60 \text{ V}, T_j = 150 ^{\circ}\text{C}$                                 | -    | 5    |      | μC   |
| I <sub>RRM</sub>                | Reverse recovery current      | See Figure 17: "Test circuit for inductive load switching and diode recovery times" | -    | 20   |      | Α    |

#### Notes:

Table 9: Gate-source Zener diode

| Symbol        | Parameter                     | Test conditions                 | Min. | Тур. | Max. | Unit |  |
|---------------|-------------------------------|---------------------------------|------|------|------|------|--|
| $V_{(BR)GSO}$ | Gate-source breakdown voltage | $I_{GS}$ = ± 1mA, $I_{D}$ = 0 A | 30   | -    | -    | V    |  |

The built-in back-to-back Zener diodes are specifically designed to enhance the ESD performance of the device. The Zener voltage facilitates efficient and cost-effective device integrity protection, thus eliminating the need for additional external componentry.

<sup>&</sup>lt;sup>(1)</sup>Pulse width limited by safe operating area

 $<sup>^{(2)}\</sup>text{Pulsed:}$  pulse duration = 300  $\mu$  s, duty cycle 1.5%

## 2.2 Electrical characteristics (curves)

Figure 3: Thermal impedance  $\begin{array}{c} \kappa \\ \delta = 0.5 \\ \delta = 0.2 \\ \delta = 0.1 \\ \delta = 0.1 \\ \delta = 0.05 \\ \delta = 0.05 \\ \delta = 0.05 \\ \delta = 0.01 \\ \text{Single Pulse} \\ 10^{-2} \\ 10^{-3} & 10^{-4} & 10^{-3} & 10^{-2} & 10^{-1} & t_p(s) \\ \end{array}$ 

Figure 4: Output characteristics

GIPG1510201512450CH

V GS= 11 V

V GS= 9 V

V GS= 7 V

V GS= 6 V

O 4 8 12 16 V DS(V)







STB10LN80K5 Electrical characteristics

Figure 9: Normalized gate threshold voltage vs temperature

V<sub>GS(th)</sub>
(norm.)

1.2

1.0

0.8

0.6

0.4

0.2

-50

0

50

100

T<sub>j</sub>(°C)

Figure 10: Normalized on-resistance vs temperature

R<sub>DS(on)</sub> GIPG151020151154RON

2.6 V<sub>GS</sub> = 10 V

2.2

1.8

1.4

1.0

0.6

0.2

-50

0

50

100

T<sub>j</sub> (°C)









STB10LN80K5 Test circuits

### 3 Test circuits



Figure 16: Test circuit for gate charge behavior

12 V 47 kΩ 100 nF 1 kΩ

Vos 1 kΩ 1 kΩ

Vos 1 kΩ 1 kΩ

AM01466y1







## 4 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: **www.st.com**. ECOPACK® is an ST trademark.

## 4.1 D<sup>2</sup>PAK package information

Figure 21: D<sup>2</sup>PAK (TO-263) type A package outline E1 c2-L1 THERMAL PAD SEATING PLANE COPLANARITY A 1 0.25 GAUGE PLANE V2\_ 0079457\_A\_rev22

Table 10: D<sup>2</sup>PAK (TO-263) type A package mechanical data

|      | mm   |      |       |  |  |
|------|------|------|-------|--|--|
| Dim. | Min. | Тур. | Max.  |  |  |
| А    | 4.40 |      | 4.60  |  |  |
| A1   | 0.03 |      | 0.23  |  |  |
| b    | 0.70 |      | 0.93  |  |  |
| b2   | 1.14 |      | 1.70  |  |  |
| С    | 0.45 |      | 0.60  |  |  |
| c2   | 1.23 |      | 1.36  |  |  |
| D    | 8.95 |      | 9.35  |  |  |
| D1   | 7.50 | 7.75 | 8.00  |  |  |
| D2   | 1.10 | 1.30 | 1.50  |  |  |
| E    | 10   |      | 10.40 |  |  |
| E1   | 8.50 | 8.70 | 8.90  |  |  |
| E2   | 6.85 | 7.05 | 7.25  |  |  |
| е    |      | 2.54 |       |  |  |
| e1   | 4.88 |      | 5.28  |  |  |
| Н    | 15   |      | 15.85 |  |  |
| J1   | 2.49 |      | 2.69  |  |  |
| L    | 2.29 |      | 2.79  |  |  |
| L1   | 1.27 |      | 1.40  |  |  |
| L2   | 1.30 |      | 1.75  |  |  |
| R    |      | 0.4  |       |  |  |
| V2   | 0°   |      | 8°    |  |  |





# 4.2 Packing information

Figure 23: Tape outline



Figure 24: Reel outline



Table 11: D2PAK tape and reel mechanical data

| Таре |      |      | Reel               |      |      |
|------|------|------|--------------------|------|------|
| Dim. | mm   |      | Dim.               | mm   |      |
|      | Min. | Max. | Dim.               | Min. | Max. |
| A0   | 10.5 | 10.7 | А                  |      | 330  |
| В0   | 15.7 | 15.9 | В                  | 1.5  |      |
| D    | 1.5  | 1.6  | С                  | 12.8 | 13.2 |
| D1   | 1.59 | 1.61 | D                  | 20.2 |      |
| E    | 1.65 | 1.85 | G                  | 24.4 | 26.4 |
| F    | 11.4 | 11.6 | N                  | 100  |      |
| K0   | 4.8  | 5.0  | Т                  |      | 30.4 |
| P0   | 3.9  | 4.1  |                    |      |      |
| P1   | 11.9 | 12.1 | Base quantity 100  |      | 1000 |
| P2   | 1.9  | 2.1  | Bulk quantity 1000 |      | 1000 |
| R    | 50   |      |                    |      |      |
| Т    | 0.25 | 0.35 |                    |      |      |
| W    | 23.7 | 24.3 |                    |      |      |

STB10LN80K5 Revision history

# 5 Revision history

Table 12: Document revision history

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                      |  |
|-------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 04-May-2015 | 1        | First release.                                                                                                                                                                                                                                                                                                                               |  |
| 08-Feb-2016 | 2        | Modified: Table 2: "Absolute maximum ratings", Table 3: "Thermal data", Table 4: "Avalanche characteristics", Table 5: "On/off-state", Table 7: "Switching times" and Table 8: "Source-drain diode" Added: Section 3.1: "Electrical characteristics (curves)" Datasheet promoted from preliminary data to production data Minor text changes |  |

#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2016 STMicroelectronics - All rights reserved



### **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for MOSFET category:

Click to view products by STMicroelectronics manufacturer:

Other Similar products are found below:

614233C 648584F IRFD120 JANTX2N5237 SPP20N60S5XK FCA20N60\_F109 FDZ595PZ 2SK2545(Q,T) 405094E 423220D

TPCC8103,L1Q(CM MIC4420CM-TR VN1206L SBVS138LT1G 614234A 715780A NTNS3166NZT5G SSM6J414TU,LF(T 751625C BUK954R8-60E DMN3404LQ-7 NTE6400 SQJ402EP-T1-GE3 2SK2614(TE16L1,Q) 2N7002KW-FAI DMN1017UCP3-7

EFC2J004NUZTDG ECH8691-TL-W FCAB21350L1 P85W28HP2F-7071 DMN1053UCP4-7 NTE221 NTE2384 NTE2903 NTE2941 NTE2945 NTE2946 NTE2960 NTE2967 NTE2969 NTE2976 NTE455 NTE6400A NTE2910 NTE2916 NTE2956 NTE2911 DMN2080UCB4-7 TK10A80W,S4X(S SSM6P69NU,LF