# Automotive configurable 6-channel device Datasheet - production data #### **Features** - · AEC-Q100 qualified - 3 independently self configuring high-/low-side channels - 3 low-side channels - $R_{ON} = 0.7 \Omega$ (typ) at $T_i = 25 ^{\circ}C$ - · Current limit of each output at min. 0.6 A - · PWM direct mode - Bulb mode with recovery mode - · LED mode with slew rate control - Bridge mode with crosscurrent protection - · SPI interface for data communication - Temperature warning - · All outputs overtemperature protected - All outputs short-circuit protected - Configurable open-load detection in off mode - V<sub>CC</sub> supply voltage 3.0 V to 5.25 V - Very low current consumption in standby mode 5 µA (typ) - Internal clamp diodes - HS switches operate down to 3 V crank voltage ### **Applications** - Relay driver - LED driver - Motor driver - · Mirror adjustment ### **Description** The L99MC6GJ IC is a highly flexible monolithic medium current output driver that incorporates 3 dedicated low-side outputs (channels 4 to 6) and 3 independently self configuring outputs (channels 1 to 3) that can be used as either low-side or high-side drivers in any combination. The L99MC6GJ can control inductive loads, incandescent bulbs or LEDs. The L99MC6GJ can be used in a half bridge configuration with crosscurrent protection. The channel 2 can be controlled directly via the IN/PWM pin for PWM applications. The IN/PWM signal can be applied to any other output. The integrated 16-bit standard serial peripheral interface (SPI) controls all outputs and provides diagnostic information: normal operation, openload in off-state, overcurrent, temperature warning, overtemperature. Table 1. Device summary | Package | Order codes | | | | |-------------|-------------|---------------|--|--| | rackage | Tube | Tape and reel | | | | PowerSSO-16 | L99MC6GJ | L99MC6GJTR | | | Contents L99MC6GJ # **Contents** | 1 | Intro | duction | . 8 | |---|-------|----------------------------------------------------------------------------------------|------| | | 1.1 | Application diagram | . 8 | | | 1.2 | Block diagram and pin description | . 9 | | 2 | Des | ription | 12 | | | 2.1 | Dual power supply: V <sub>S</sub> and V <sub>CC</sub> | . 12 | | | | 2.1.1 Channels | | | | 2.2 | Standby mode | 13 | | | 2.3 | Inductive loads | 13 | | | 2.4 | Diagnostic functions | 13 | | | | 2.4.1 Direct input IN/PWM | . 14 | | | | 2.4.2 Temperature warning and thermal shutdown | . 14 | | | | 2.4.3 Open-load detection in off-state | . 14 | | | | 2.4.4 Overload detection | . 14 | | | 2.5 | Bridge mode | 14 | | | 2.6 | LED mode | 15 | | | 2.7 | Bulb mode (programmable soft start function to drive loads with higher inrush current) | 16 | | 3 | Abs | lute maximum ratings | 17 | | 4 | ESD | protection | 18 | | 5 | The | nal data | 19 | | | 5.1 | Temperature warning and thermal shutdown | 19 | | 6 | Elec | rical characteristics | 20 | | | 6.1 | Supply | 20 | | | 6.2 | Undervoltage detection | 20 | | | 6.3 | Channels | 21 | | 7 | SPI | lectrical characteristics | 23 | | | 7.1 | DC characteristics | 23 | | | 7.2 | AC characteristics | |----|------|------------------------------------------------------------------------------| | | 7.3 | Dynamic characteristics | | | 7.4 | SPI timing parameter definition | | 8 | Fund | ctional description of the SPI27 | | | 8.1 | Signal description | | | | 8.1.1 Serial clock (SCK) | | | | 8.1.2 Serial data input (SDI) | | | | 8.1.3 Serial data output (SDO) | | | | 8.1.4 Chip select not (CSN) | | | 8.2 | SPI communication flow | | | | 8.2.1 General description | | | | 8.2.2 Command byte | | | | 8.2.3 Global status register | | | 8.3 | Write operation | | | 8.4 | Read operation | | | 8.5 | Read and Clear Status operation | | | 8.6 | Read Device Information | | 9 | SPI | control and status register | | | 9.1 | RAM memory map 34 | | | 9.2 | ROM memory map (access with OC0 and OC1 set to '1') | | | 9.3 | Control and status registers | | | | 9.3.1 Channel configuration decoding | | | | 9.3.2 Register description | | | 9.4 | Examples | | | | 9.4.1 Example 1:Switch on channel 1 | | | | 9.4.2 Example 2: Bridge mode configuration | | | | 9.4.3 Example 3: Open-load detection in off-state in bridge configuration 40 | | 10 | Maxi | mum demagnetization energy42 | | 11 | Appl | ication examples | | 12 | Pack | tage and PCB thermal data48 | | 14 | 12.1 | PowerSSO-16 thermal data | | | | | Contents L99MC6GJ | 13 | Pack | Package and packing information | | | | |---------|----------|---------------------------------|----|--|--| | | 13.1 | ECOPACK® ····· | 50 | | | | | 13.2 | PowerSSO-16 package information | 50 | | | | | 13.3 | Packing information | 52 | | | | Append | A A xik | Acronyms | 53 | | | | Revisio | n histor | rv | 54 | | | L99MC6GJ List of tables # List of tables | Table 1. | Device summary | 1 | |-----------|-----------------------------------------------------------------------|----| | Table 2. | Pin functions | 10 | | Table 3. | Absolute maximum ratings | | | Table 4. | ESD protection | | | Table 5. | Temperature warning and thermal shutdown | | | Table 6. | Supply | | | Table 7. | Undervoltage detection | | | Table 8. | Channels | | | Table 9. | DC characteristics | | | Table 10. | AC characteristics | | | Table 11. | Dynamic characteristic | | | Table 12. | Command byte - general description | | | Table 13. | Data byte - general description | | | Table 14. | Command byte | | | Table 15. | Operating code definition | | | Table 16. | Global status register | | | Table 17. | Global status register description | | | Table 18. | Command byte for Write mode | | | Table 19. | Command byte for Read mode | | | Table 20. | Command byte for Read and Clear Status operation | | | Table 21. | Command byte for Read Device Information | | | Table 22. | RAM memory map | | | Table 23. | ROM memory map | | | Table 24. | Control register 0 | | | Table 25. | Control register 1 | | | Table 26. | Control register 2 | | | Table 20. | Status register 0 | | | Table 27. | Status register 1 | | | Table 20. | Channel configuration decoding | | | Table 30. | Register description | | | Table 30. | Command byte - example 1 | | | Table 31. | Data byte - example 1 | | | Table 32. | Data byte description - example 1 | | | Table 33. | Command byte 1 - example 2 | | | Table 34. | Data byte 1 - example 2 | | | Table 35. | Data byte description 1 - example 2 | | | Table 30. | Command byte 2 - example 2 | | | Table 37. | Data byte 2 - example 2 | | | Table 36. | Data byte 2 - example 2 | | | Table 39. | Command byte 1 - example 3 | | | Table 40. | Data byte 1 - example 3 | | | Table 41. | | | | | Data byte description 1 - example 3 | | | Table 43. | Command byte 2 - example 3 | | | Table 44. | Data byte 2 - example 3 | | | Table 45. | Data byte description 2 - example 3 | | | Table 46. | Auto and mutual thermal resistance - footprint | | | Table 47. | Auto and mutual thermal resistance - 2 cm <sup>2</sup> of Cu heatsink | | | Table 48. | Auto and mutual thermal resistance - 8 cm <sup>2</sup> of Cu heatsink | 49 | | Table 49. PowerSSO-16 mechanical data | | | • | |---------------------------------------|-----------------------------|---|---| | | | | | | Table 49. | PowerSSO-16 mechanical data | 5 | 1 | | Table 50. | Acronyms | 5 | 3 | | | Document revision history | | | L99MC6GJ List of figures # **List of figures** | Figure 1. | Application diagram | . 8 | |------------|-----------------------------------------------------------------------------------------|-----| | Figure 2. | Block diagram | . 9 | | Figure 3. | Configuration diagram (top view) not in scale | 11 | | Figure 4. | Power-on reset | 12 | | Figure 5. | Output voltage clamping | 13 | | Figure 6. | Example of bridge configuration | 15 | | Figure 7. | Example of programmable soft start function for inductive loads and incandescent bulbs. | 16 | | Figure 8. | Serial input timing | 25 | | Figure 9. | Serial input timing | 25 | | Figure 10. | Output turn on/off delays and slew rates | 26 | | Figure 11. | Clock polarity and clock phase | 27 | | Figure 12. | SPI frame structure | 28 | | Figure 13. | Indication of the global error flag on DO when CSN is low and SCK is stable | 31 | | Figure 14. | Bridge mode drawing | 39 | | Figure 15. | Open-load in bridge mode drawing | 41 | | Figure 16. | Configurable switch HSD - maximum turn-off current versus inductance | 42 | | Figure 17. | Configurable switch LSD - maximum turn-off current versus inductance | 43 | | Figure 18. | Fixed LSD switch - maximum turn-off current versus inductance | 44 | | Figure 19. | L99MC6GJ as driver for incandescent bulb, LEDs and high-side or low-side relays | 45 | | Figure 20. | L99MC6GJ as motor driver (for example, for mirror adjustment) | 46 | | Figure 21. | L99MC6GJ as driver for unipolar stepper motor driver, relay and LEDs | 47 | | Figure 22. | PowerSSO-16 PC board | 48 | | Figure 23. | PowerSSO-16 package dimensions | 50 | | Figure 24. | PowerSSO-16 tube shipment (no suffix) | | | Figure 25. | PowerSSO-16 tape and reel shipment (suffix "TR") | 52 | L99MC6GJ Introduction # Introduction #### **Application diagram** 1.1 $V_{\mathsf{Bat}}$ Active reverse polarity protection VREG Charge Driver and **┦**Ĕ₽ Pump Protections Config. OUT1 PWM/IN Driver and Protections Config. OUT2 Driver and Protections CONTROL Config. OUT3 **LOGIC** Driver and Protections Microcontroller LSD OUT4 Driver and Protections LSD OUT5 sck.] Driver and SPI DI Protections LSD OUT6 DO GND Figure 1. Application diagram GAPG2908141432CFT L99MC6GJ Introduction # 1.2 Block diagram and pin description Figure 2. Block diagram Introduction L99MC6GJ **Table 2. Pin functions** | Pin | Symbol | Function | |---------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 / TAB | GND | Ground: Reference potential | | 6 | IN/PWM | IN/PWM direct mode: Direct input for channel 2. Other channels can be driven in PWM mode via SPI. | | 8 | VCC | Logic voltage supply 3.3 V/5 V: For this input a ceramic capacitor as close as possible to GND is recommended | | 3 | SRC1 | Source of configurable channel 1 | | 4 | DRN1 | Drain of self configurable channel 1, in HS mode also V <sub>S</sub> supply | | 5 | DRN2 | Drain of self configurable channel 2 | | 15 | SRC2 | Source of self configurable channel 2 | | 12 | DRN3 | Drain of self configurable channel 3 | | 13 | SRC3 | Source of self configurable channel 3 | | 2 | DRN4 | Drain of channel 4 | | 16 | DRN5 | Drain of channel 5 | | 14 | DRN6 | Drain of channel 6 | | 11 | DI | SPI data in: The input requires CMOS logic levels and receives serial data from the microcontroller. The data is a 16-bit control word and the most significant bit (MSB, bit 7) is transferred first. | | 9 | DO | SPI data out: The diagnosis data is available via the SPI and this tristate-output. The output remains in tristate, if the chip is not selected by the input CSN (CSN = high). | | | | SPI chip select not (active low): | | 7 | CSN | This input is low active and requires CMOS logic levels. The serial data transfer between the L99MC6GJ and microcontroller is enabled by pulling the input CSN to low-level. | | 10 | SCK | SPI serial clock input: This input controls the internal shift register of the SPI and requires CMOS logic levels. | L99MC6GJ Introduction Figure 3. Configuration diagram (top view) not in scale Description L99MC6GJ # 2 Description ### 2.1 Dual power supply: $V_S$ and $V_{CC}$ The supply voltage $V_{CC}$ (3.3 V/5 V) supplies the whole device. In case of power-on ( $V_{CC}$ increases from undervoltage to $V_{POR\ OFF}$ = 2.7 V, typical) the circuit is initialized by an internally generated power-on reset (POR). If the voltage $V_{CC}$ decreases under the minimum threshold ( $V_{POR\ ON}$ = 2.4 V, typical), the outputs are switched-off (high-impedance) and the status registers are cleared (see *Figure 4*). Figure 4. Power-on reset #### 2.1.1 Channels The channels 1 to 3 are self configuring high-side or low-side n-channel mosfets. This flexibility allows the user to connect loads in high-side or low-side configuration in any combination. In order to provide low $R_{dson}$ values for high-side configured switches (channels 1 to 3), a charge pump (CP) to drive the internal gate voltage(s) is implemented. If the charge pump is activated (ENCP1 = 1, DISCP2 = 0, see Section 9.3: Control and status registers), the internal charge-pump uses $V_S$ from the drain of channel 1, as its power source. Otherwise $V_{CC}$ is used to drive all channels. The channels 4 to 6 are n-channel low-side drivers. The source of the respective mosfet are internally connected to the device GND. **Caution:** For any high-side configuration, channel 1 must be used as a high-side switch. If channel 1 is configured as low-side, the charge pump has to be deactivated to avoid charge pump current from the drain. **Caution:** The charge pump may not be deactivated (see Section 9.3: Control and status registers) if one of the channels is in high-side configuration, while a short-circuit from the source to the battery is present. If these conditions occur, the voltage of the shorted source is applied to the VCC pin. 57 L99MC6GJ Description ### 2.2 Standby mode The standby mode of the L99MC6GJ is activated by SPI command (EN bit of CTRL 0 reset to 0, see *Section 9.3.2: Register description*). The inputs and outputs are switched-off. The status registers are cleared and the control registers are reset to their default values. In the standby mode the current consumption is 5 $\mu$ A (typical value). A SPI command is needed to switch the L99MC6GJ in normal mode. #### 2.3 Inductive loads Each switch is built by a power DMOS transistor. For low-side configured outputs an internal zener clamp from the drain to gate with a breakdown of 31 V minimum provides for fast turn-off of inductive loads. For high-side configured outputs, an internal zener clamp with a breakdown of -15 V maximum provides for fast turn-off of inductive loads (*Figure 5*). The maximum clamping energy is specified in Chapter 10. Figure 5. Output voltage clamping # 2.4 Diagnostic functions All diagnostic functions (overload, open-load, temperature warning and thermal shutdown) are internally filtered and the condition has to be valid for at least 32 µs (open-load: typ. 400 µs, respectively) before the corresponding status bit in the status registers are set. The filters are used to improve the noise immunity of the device. Open-load and temperature warning function are intended for information purpose and do not change the state of the output drivers. On contrary, the overload and thermal shutdown condition disable the corresponding driver (overload) or all drivers (thermal shutdown), respectively. Without setting the overcurrent recovery bit in the input data register to logic high, the microcontroller has to clear the overcurrent status bit to reactivate the corresponding driver. (All switches have a corresponding overcurrent recovery bit) If this bit is set, the device automatically switches-on the outputs again after a short recovery time. With this feature the device can drive loads with start-up currents higher than the overcurrent limits (that is inrush current of incandescent lamps, cold resistance of motors and heaters, *Figure 7*). Description L99MC6GJ ### 2.4.1 Direct input IN/PWM The IN/PWM input allows channel 2 to be enabled without the use of SPI. The IN/PWM pin is OR-ed with the SPI command bit. This pin can be left open if the channel 2 is controlled only via the SPI. This input has an internal pull-down. The IN/PWM signal can also be applied to any other switches by the activation of the PWM mode. This input is suited for non-inductive loads that are pulse width modulated. This allows PWM control without further use of the SPI. #### 2.4.2 Temperature warning and thermal shutdown If the junction temperature rises above $T_{j\ TW}$ a temperature warning flag is set and is detectable via the SPI. If the junction temperature increases above the second threshold $T_{j\ SD}$ , the thermal shutdown bit is set and power DMOS transistors of all output stages are switched-off to protect the device. Temperature warning flag and thermal shutdown bits are latched. In order to reactivate the output stages, the junction temperature must decrease below $T_{j\ SD\ -}T_{j\ SD\ HYS}$ and the thermal shutdown bit has to be cleared by the microcontroller. #### 2.4.3 Open-load detection in off-state The open-load detection monitors the load at each output stage in off mode. A current source of 150 $\mu$ A ( $I_{OLD1-6}$ , $I_{OLS~1-3}$ ) is connected between drain and source or GND. An open-load failure is detected if the drain or source voltage reaches an internal $V_{OLD/S}$ (2.0 V) for at least 3 ms ( $t_{dOL~typ.}$ ). The corresponding open-load bit is set in the status register. In LED mode the open-load detection is disabled and the current source is switched-off, which avoids a turn-on of the LEDs in off-state. #### 2.4.4 Overload detection In case of an overcurrent condition, a flag is set in the corresponding status register. If the overcurrent signal is valid for at least $t_{\rm ISC}$ = 32 $\mu$ s, the overcurrent flag is set and the corresponding driver is switched-off to reduce the power dissipation and to protect the integrated circuit. If the overcurrent recovery bit of the output is zero the microcontroller has to clear the status bit to reactivate the corresponding driver. ### 2.5 Bridge mode The L99MC6GJ can be configured as bridge driver. Up to three half bridges can be used. In Bridge mode the device is crosscurrent protected by an internal delay time. If one driver (LS or HS) is turned-off the activation of the other driver of the same half bridge is automatically delayed by the crosscurrent protection time. After the crosscurrent protection time is expired the slew rate limited switch-off phase of the driver is changed to a fast turn-off phase and the opposite driver is turned-on with slew-rate limitation. Due to this behavior it is always guaranteed that the previously activated driver is totally turned-off before the opposite driver starts to conduct. Due to the built-in reverse diodes of the output transistors, inductive loads can be driven at the outputs without external free-wheeling diodes. 57 L99MC6GJ Description The following combination must be used: channel 1 + 4, channel 2 + 5, channel 3 + 6 (*Figure 6*). A $V_S$ voltage exceeding the low-side clamping voltage ( $V_{DRN\_CL1-6}$ ), while the high one of the high-side drivers is turned on, may cause a destruction of the device. Caution: In bridge mode using channels 2 and 5, the IN/PWM pin has to be grounded. Therefore PWM mode on other channels is not possible. Figure 6. Example of bridge configuration ### 2.6 LED mode Open-load detection in off-state can be deactivated to avoid the turn on of the LEDs by the current source (150 $\mu$ A typ.) when the channel is switched-off. Moreover, it is possible to select a high slew rate to support PWM operations with small duty cycle (see Section 9.3.1: Channel configuration decoding). Description L99MC6GJ # 2.7 Bulb mode (programmable soft start function to drive loads with higher inrush current) Loads with start-up currents higher than the overcurrent limits (for example inrush current of lamps, start current of motors and cold resistance of heaters) can be driven by using the programmable soft start function (that is overcurrent recovery mode). Each driver has a corresponding overcurrent recovery bit. If this bit is set, the device automatically switcheson the outputs again after a fixed recovery time. The PWM modulated current provides sufficient average current to power up the load (for example heat up the bulb) until the load reaches operating condition (*Figure 6*). The device itself cannot distinguish between a real overload and a non linear load like a light bulb. A real overload condition can only be qualified by time. As an example the microcontroller can switch-on light bulbs by setting the overcurrent recovery bit for the first 50 ms. After clearing the recovery bit, the output is automatically disabled if the overload condition still exits. Figure 7. Example of programmable soft start function for inductive loads and incandescent bulbs # 3 Absolute maximum ratings Stressing the device above the rating listed in *Table 3* may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics™ SURE program and other relevant quality document. Table 3. Absolute maximum ratings | Symbol | Parameter | Value | Unit | |---------------------------------|----------------------------------------------------------------------------------------------------|-------------------------------|------| | | DC supply voltage | -0.3 to 28 | V | | V <sub>S</sub> (DRN1 HS config) | Single pulse $t_{max}$ < 400 ms in HS or LS configuration with $R_{load\ min}$ = 40 $\Omega^{(1)}$ | 40 | ٧ | | | Single pulse t <sub>max</sub> < 400 ms in bridge mode | V <sub>DRN_CL1-6</sub> | V | | V <sub>CC</sub> | Stabilized supply voltage, logic supply | -0.3 to 5.5 | V | | DI, DO, SCK,<br>CSN, IN | Digital input/output voltage | -0.3 to V <sub>CC</sub> + 0.3 | V | | DRN 1-6 | Output current capability | ±1,65 | Α | | SRC 1-3 | Output current capability | ±1,65 | Α | | GND | Current capability | 3,30 | Α | | T <sub>j</sub> | Operating junction temperature | -40 to 150 | °C | <sup>1.</sup> The device requires a minimum load impedance of 40 $\Omega$ to sustain a load dump pulse of 40 V according to the ISO 7637 pulse 5b. All maximum ratings are absolute ratings. Leaving the limitation of any of these values may cause an irreversible damage of the integrated circuit. ESD protection L99MC6GJ # 4 ESD protection Table 4. ESD protection | Parameter | Value | Unit | |------------------------------------------------|-------------------|------| | All pins | ±2 <sup>(1)</sup> | kV | | Output pins: DRN1 – DRN6; SRC1, SRC3, SRC5 | ±4 <sup>(2)</sup> | kV | | Machine model (CDF-AEC-Q100-03 rev. F) | ±200 | V | | Charged device model (CDF-AEC-Q100-011 Rev. F) | ±1000 | V | <sup>1.</sup> HBM according to MIL 883C, Method 3015.7 or EIA/JESD22-A114-A <sup>2.</sup> HBM with all unzapped pins grounded L99MC6GJ Thermal data # 5 Thermal data # 5.1 Temperature warning and thermal shutdown Table 5. Temperature warning and thermal shutdown | Item | Symbol | Parameter | | Min. | Тур. | Max. | Unit | |-------|----------------------|----------------------------------------------------|---------------------------|------|------|------|------| | 5.2.1 | T <sub>jTW ON</sub> | Temperature warning threshold junction temperature | T <sub>j</sub> increasing | | | 150 | °C | | 5.2.2 | T <sub>jTW OFF</sub> | Temperature warning threshold junction temperature | T <sub>j</sub> decreasing | 130 | | | ů | | 5.2.3 | T <sub>jTW HYS</sub> | Temperature warning hysteresis | - | | 5 | | K | | 5.2.4 | T <sub>jSD ON</sub> | Thermal shutdown threshold junction temperature | T <sub>j</sub> increasing | | | 170 | °C | | 5.2.5 | T <sub>jSD OFF</sub> | Thermal shutdown threshold junction temperature | T <sub>j</sub> decreasing | 150 | | | ů | | 5.2.6 | T <sub>jSD HYS</sub> | Thermal shutdown hysteresis | - | | 5 | | K | For additional information, please refer to Chapter 12: Package and PCB thermal data. Electrical characteristics L99MC6GJ # 6 Electrical characteristics $V_S$ = 6 V to 16 V, $V_{CC}$ = 3.0 V to 5.3 V, $T_i$ = -40 °C to 150 °C, unless otherwise specified. The voltages are referred to GND and currents are assumed positive, when the current flows into the pin. # 6.1 Supply Table 6. Supply | Item | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |-------|-----------------|------------------------------------------|-----------------------------------------------------------------------------------------------------------------|------|------|------|------| | 6.1.1 | V <sub>S</sub> | Operating supply voltage range | | 6 | | 28 | V | | 6.1.2 | I <sub>S</sub> | V <sub>S</sub> DC supply current | $V_S$ = 13 V, $V_{CC}$ = 5.0 V<br>active mode<br>DRN1 = $V_S$<br>Outputs floating | | 1.5 | 2.0 | mA | | 6.1.3 | I <sub>VS</sub> | V <sub>S</sub> quiescent supply current | $V_S$ = 13 V, $V_{CC}$ = 5 V<br>standby mode<br>DRN1 = $V_S$<br>$T_{Test}$ = -40 °C, 25 °C;<br>Outputs floating | | 3 | 10 | μА | | | | | T <sub>Test</sub> = 130 °C | | 6 | 20 | μА | | 6.1.4 | V <sub>CC</sub> | Operating supply voltage range | | 3.0 | | 5.3 | V | | 6.1.5 | | V <sub>CC</sub> DC supply current | V <sub>S</sub> = 13 V, V <sub>CC</sub> = 5.0 V<br>active mode | | 1.3 | 2 | mA | | 6.1.6 | I <sub>CC</sub> | V <sub>CC</sub> quiescent supply current | $V_S$ = 13 V, $V_{CC}$ = 5.0 V;<br>CSN = $V_{CC}$ ; standby mode<br>Outputs floating | | 5 | 20 | μА | # 6.2 Undervoltage detection Table 7. Undervoltage detection | | | <u> </u> | | | | | | |-------|-----------------------|---------------------------|--------------------------------------------|------|------|------|------| | Item | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit | | 6.2.1 | V <sub>POR OFF</sub> | Power-on reset threshold | V <sub>CC</sub> increasing | | | 3.0 | V | | 6.2.2 | V <sub>POR ON</sub> | Power-on reset threshold | V <sub>CC</sub> decreasing | 2.2 | | | ٧ | | 6.2.3 | V <sub>POR hyst</sub> | Power-on reset hysteresis | V <sub>POR OFF</sub> - V <sub>POR ON</sub> | | 0.3 | | V | 20/55 DocID026835 Rev 3 # 6.3 Channels **Table 8. Channels** | 1500 ms 900 ms 1500 ms 1500 ms | $m\Omega$ $m\Omega$ $m\Omega$ $m\Omega$ $m\Omega$ | |-----------------------------------------|---------------------------------------------------------------------| | 900 m:<br>1500 m:<br>1500 m:<br>2000 m: | mΩ $m\Omega$ | | 1500 ms<br>1500 ms<br>2000 ms | mΩ<br>mΩ | | 1500 m: | mΩ | | 2000 m | | | | mΩ | | 2600 m | | | | mΩ | | 1000 m | mΩ | | 1500 m | mΩ | | 1250 m | mΩ | | 1800 m | mΩ | | 1.4 A | Α | | 1.0 A | Α | | 100 μ | μS | | 100 μ | μS | | 40 μ | μS | | 40 μ | μS | | 500 μ | μS | | 5 μ | μΑ | | μ | μΑ | | -25 U | μΑ | | | 1000<br>1500<br>1250<br>1800<br>1.4<br>1.0<br>100<br>40<br>40<br>40 | Electrical characteristics L99MC6GJ Table 8. Channels (continued) | Item | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |--------|---------------------------|----------------------------------------------------------------------|---------------------------------------------------------------------------|------|------|------|------| | 6.3.11 | V <sub>OLD1-6</sub> | Drain open-load detection voltage on drain | | 1,1 | 2,0 | 2,5 | V | | 6.3.12 | I <sub>OLD1-6</sub> | Open-load detection current on drain | @ V <sub>OLD</sub> | 80 | 190 | 280 | μΑ | | 6.3.13 | V <sub>OLS1-3</sub> | Source open-load detection voltage on source | | 1,1 | 2,0 | 2,5 | ٧ | | 6.3.14 | I <sub>OLS1-3</sub> | Open-load detection current on source | @ V <sub>OLS</sub> | -80 | -190 | -280 | μΑ | | 6.3.15 | t <sub>dOL</sub> | Minimum duration of open-<br>load condition to set the<br>status bit | Guaranteed by design | 2 | 3 | 4 | ms | | 6.3.16 | t <sub>ISC</sub> | Minimum duration of overcurrent condition to switch-off the driver | Guaranteed by design | 10 | _ | 100 | μs | | 6.3.17 | dV <sub>OUT1</sub> /dt | Slew rate of channel 1 to 6 | $V_S = 13.5 \text{ V}, V_{CC} = 5.0 \text{ V};$<br>$I_{load} = 54 \Omega$ | 0.1 | 0.25 | 0.4 | V/µs | | 6.3.18 | dV <sub>OUT1LED</sub> /dt | Slew rate of channel 1 to 6 in LED mode | $V_S$ = 13.5 V, $V_{CC}$ = 5.0 V $I_{load}$ = 54 $\Omega$ | 0.5 | 1.25 | 2.0 | V/µs | | 6.3.19 | V <sub>DRN_CL1-6</sub> | Drain clamp voltage<br>(low-side) | Source = GND<br>I <sub>load</sub> = 0.25 A | 31 | 35 | 39 | V | | 6.3.20 | Vana auta | Source clamp voltage | Drain = $V_S$ , $I_{load} = 0.25 A$ | -22 | -19 | -15 | V | | 0.3.20 | V <sub>SRC_CL1-3</sub> | (high-side) | Standby | -22 | 10 | -1,5 | ٧ | # 7 SPI electrical characteristics $V_S$ = 6 V to 16 V, $V_{CC}$ = 3.0 V to 5.3 V, $T_i$ = -40 °C to 150 °C, unless otherwise specified. The voltages are referred to GND and currents are assumed positive, when the current flows into the pin ### 7.1 DC characteristics Table 9. DC characteristics | Symbol | Parameter | Test condition | Min | Тур | Max | Unit | | | |---------------------|---------------------------------|-------------------------|--------------------|-----|--------------------|------|--|--| | | DI, SCK, CSN, PWM | | | | | | | | | V <sub>IL</sub> | Low-level input voltage | _ | | | 0.3V <sub>DD</sub> | V | | | | V <sub>IH</sub> | High-level input voltage | _ | 0.7V <sub>DD</sub> | | | V | | | | R <sub>CSN in</sub> | Pull-up resistor at input CSN | _ | 20 | 50 | 80 | kΩ | | | | R <sub>CLK in</sub> | Pull-down resistor at input CLK | _ | 20 | 50 | 80 | kΩ | | | | R <sub>DI in</sub> | Pull-down resistor at input DI | _ | 20 | 50 | 80 | kΩ | | | | | DO | | | | | | | | | V <sub>OL</sub> | Low-level output voltage | I <sub>OUT</sub> = 5 mA | | | 0.3V <sub>DD</sub> | V | | | | V <sub>OH</sub> | High-level output voltage | I <sub>OUT</sub> = 5 mA | 0.7V <sub>DD</sub> | | | V | | | ### 7.2 AC characteristics Table 10. AC characteristics | Symbol | Parameter | Min | Тур | Max | Unit | | |------------------|--------------------------------|-----------------------------|-----|-----|------|----| | DI, DO, SCK, CSN | | | | | | | | C <sub>OUT</sub> | Output capacitance (DO) | V <sub>OUT</sub> = 0 to 5 V | _ | _ | 10 | pF | | | Input capacitance (DI) | V <sub>IN</sub> = 0 to 5 V | _ | _ | 10 | pF | | C <sub>IN</sub> | Input capacitance (other pins) | V <sub>IN</sub> = 0 to 5 V | _ | _ | 10 | pF | # 7.3 Dynamic characteristics Table 11. Dynamic characteristic | Symbol | Parameter | Test condition | Min | Тур | Max | Unit | |------------------------|---------------------------------------------|----------------------------------------------------------------------------------------|-----|-----|------|------| | $f_{\mathbb{C}}$ | Clock frequency | _ | _ | _ | 1 | MHz | | t <sub>SCSN</sub> | CSN low setup time | See Figure 8 | 120 | _ | _ | ns | | t <sub>HCSN</sub> | CSN high setup time | See Figure 8 | 1 | _ | _ | μs | | t <sub>CSNQV</sub> | CSN falling until DO valid | _ | 5 | 130 | 250 | ns | | t <sub>CSNQT</sub> | CSN rising until DO tristate | _ | 150 | 650 | 1000 | ns | | t <sub>ssck</sub> | SCK setup time before CSN rising | _ | 200 | | _ | ns | | t <sub>SSDI</sub> | Data in setup time | See Figure 8 | 20 | _ | _ | ns | | t <sub>CHDX</sub> | Data hold setup time | See Figure 8 | 30 | _ | _ | ns | | t <sub>HSCK</sub> | SCK high time | See Figure 8 | 115 | _ | _ | ns | | t <sub>LSCK</sub> | SCK low time | See Figure 8 | 115 | _ | _ | ns | | t <sub>SCKQV</sub> | Clock high to output valid | C <sub>OUT</sub> = 100 pF | _ | 150 | _ | ns | | t <sub>QLQH</sub> | Output rise time | C <sub>OUT</sub> = 100 pF | _ | 110 | _ | ns | | t <sub>QHQL</sub> | Output fall time | C <sub>OUT</sub> = 100 pF | _ | 110 | _ | ns | | t <sub>enDOtriH</sub> | DO enable time from tristate to high-level | C <sub>OUT</sub> = 100 pF, I <sub>OUT</sub> = -1 mA,<br>pull-down load to GND | _ | 100 | 250 | ns | | t <sub>enDOtriL</sub> | DO enable time from tristate to low-level | C <sub>OUT</sub> = 100 pF, I <sub>OUT</sub> =1 mA,<br>pull-up load to V <sub>CC</sub> | _ | 100 | 250 | ns | | t <sub>disDOHtri</sub> | DO disable time from high-level to tristate | C <sub>OUT</sub> = 100 pF, I <sub>OUT</sub> = -4 mA,<br>pull-down load to GND | _ | 625 | 720 | ns | | t <sub>disDOLtri</sub> | DO disable time from low-level to tristate | C <sub>OUT</sub> = 100 pF, I <sub>OUT</sub> = 4 mA,<br>pull-up load to V <sub>CC</sub> | _ | 540 | 620 | ns | # 7.4 SPI timing parameter definition Figure 8. Serial input timing Figure 9. Serial input timing Figure 10. Output turn on/off delays and slew rates # 8 Functional description of the SPI ### 8.1 Signal description #### 8.1.1 Serial clock (SCK) This input signal provides the timing of the serial interface. Data present at serial data input (SDI) is latched on the rising edge of serial clock (SCK). Data on serial data output (SDO) is shifted out at the falling edge of serial clock (see *Figure 11*). The SPI can be driven by a microcontroller with its SPI peripherals running in following mode: CPOL = 0 and CPHA = 0 (see *Figure 11*). ### 8.1.2 Serial data input (SDI) This input is used to transfer data serially into the device. It receives the data to be written. Values are latched on the rising edge of serial clock (SCK). #### 8.1.3 Serial data output (SDO) This output signal is used to transfer data serially out of the device. Data is shifted out on the falling edge of serial clock (SCK). DO also reflects the status of the <Global Error Flag> (<Global Status Register>, bit 7) while CSN is low and no clock signal is present ### 8.1.4 Chip select not (CSN) When this input signal is high, the device is deselected and serial data output (SDO) is high-impedance. Driving this input low enables the communication. The communication must start and stop on a low-level of serial clock (SCK). Figure 11. Clock polarity and clock phase Figure 12. SPI frame structure #### 8.2 SPI communication flow ### 8.2.1 General description The proposed SPI communication is based on a standard SPI interface structure using CSN (chip select not), SDI (serial data in), SDO (serial data out/error) and SCK (serial clock) signal lines. At the beginning of each communication the master reads the *<SPI-frame-ID>* register (ROM address 3EH) of the slave device. This 8-bit register indicates the SPI frame length (16 bit for the L99MC6GJ) and the availability of additional features. Each communication frame consists of an instruction byte which is followed by 1 data byte (see *Figure 12*). The data returned on SDO within the same frame always starts with the <Global Status> register. It provides general status information about the device. It is followed by 1 byte (that is 'In-frame-response', see *Figure 12*). For Write cycles the *<Global Status>* register is followed by the previous content of the addressed register. For Read cycles the <Global Status> register is followed by the content of the addressed register. Table 12. Command byte - general description | MSB | | | | | | | LSB | |----------------|-----|----|----|------|-----|----|-----| | Operating code | | | | Addr | ess | | | | OC1 | OC0 | A5 | A4 | А3 | A2 | A1 | A0 | Table 13. Data byte - general description | MSB | | | | | | | LSB | |------|------|------|-----|------|------|------|------| | Bit7 | Bit6 | Bit5 | Bi4 | Bit3 | Bit2 | Bit1 | Bit0 | #### 8.2.2 Command byte Each communication frame starts with a command byte. It consists of an operating code which specifies the type of operation (<Read>, <Write>, <Read and Clear Status>, <Read Device Information>) and a 6-bit address. Table 14. Command byte | MSB | | | | | | | LSB | |----------------|-----|----|----|------|-----|----|-----| | Operating code | | | | Addr | ess | | | | OC1 | OC0 | A5 | A4 | A3 | A2 | A1 | A0 | #### Operating code definition **Table 15. Operating code definition** | OC1 | OC0 | Meaning | | | | |-----|-----|----------------------------------------|--|--|--| | 0 | 0 | <write mode=""></write> | | | | | 0 | 1 | <read mode=""></read> | | | | | 1 | 0 | Read and Clear Status> | | | | | 1 | 1 | <read device="" information=""></read> | | | | The <Write mode> and <Read mode> operations allow access to the RAM of the device, that is write to control registers or read status information. A <Read and Clear Status> operation addressed to a device specific status register reads back and subsequently clear this status register. A <Read and Clear Status> operation with address 3FH clears all status registers at a time. A <Read and Clear Status> operation addressed to an unused RAM address or configuration register address is identical to a <Read mode> operation (in case of unused RAM address, the second byte is equal to 00H). <Read Device Information> allows access to the ROM area which contains device related information such as the product family, product name, silicon version and register width. ### 8.2.3 Global status register Table 16. Global status register | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------------------------|---------------------|------------|----------------------|---------------------|--------------------|----------------------|--------| | Global error flag<br>(GEF) | Communication error | Chip reset | TSD<br>Chip overload | Temperature warning | Open-load detected | Overcurrent detected | Unused | Table 17. Global status register description | Bit | Description | Polarity | Comment | |-----|----------------------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Unused | Active high | Always returns '0' | | 1 | Overcurrent detected | Active high | Set by any overcurrent event | | 2 | Open-load detected | Active high | Set by any open-load event | | 3 | Temperature warning | Active high | - | | 4 | Thermal shutdown / chip overload | Active high | - | | 5 | Chip reset | Active low | Activated by all internal reset events that change device state or configuration registers (for example software reset, V <sub>CC</sub> undervoltage, etc.). The bit is cleared after a valid communication with any register. This bit is initially '0' and is set to '1' by a valid SPI communication | | Bit | Description | Polarity | Comment | |-----|---------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | Communication error | Active high | Bit is set if the number of clock cycles during CSN = low does not match with the specified frame width or if an invalid bus condition is detected (DI always 1). | | | | | DI always 0 automatically leads to clearing the enable bit in CTRL0 and is not signaled as communication error. | | 7 | Global Error flag | Active high | Logic OR combination of all failures in the <global byte="" status="">.</global> | Table 17. Global status register description (continued) The *<Global Error Flag>* is generated by an OR-combination of all failure events of the device (that is *<Global Status Register>*, [0:6]). SCK SDO: Global Error flag (Bit 7 of "Global Status Byte") will stay as long as CSN is low. Figure 13. Indication of the global error flag on DO when CSN is low and SCK is stable Writing to the selected data input register is only enabled if exactly one frame length is transmitted within one communication frame (that is CSN low). If more or less clock pulses are counted within one frame, the complete frame is ignored and a SPI frame error is signaled in the Global Status register. This safety function is implemented to avoid an unwanted activation of output stages by a wrong communication frame. The last transferred SPI command is still valid in the input shift register. If SCK is stable (high or low) during a CSN low pulse, at the rising edge of CSN the last transferred SPI command is still valid in the input shift register and is repeated. Therefore, it is recommended to send a complete SPI frame to monitor the status of the L99MC6GJ. For Read operations, the *<communication error>* bit in the *<Global Status Register>* is set, but the register to be read is still transferred to the DO pin. If the number of clock cycles is smaller than the frame width, the data at DO is truncated. If the number of clock cycles is larger than the frame width, the data at DO is filled with '0' bits. Due to this safety functionality a daisy chaining of SPI is not possible. Instead, a parallel operation of the SPI bus by controlling the CSN signal of the connected ICs is recommended. Note: If the frame width is greater than 16 bits, initial Read of <SPI-frame-ID> using a 16-bit communication sets the <communication Error bit> of the <Global Status> register. A subsequent correct length transaction is necessary to correct this bit. ### 8.3 Write operation OC0, OC1: operating code (00 for 'Write' mode) Table 18. Command byte for Write mode | MSB | MSB | | | | | | | | | | |----------|--------|----------------|---------|--|--|--|----|--|--|--| | Operatin | g code | | Address | | | | | | | | | 0 | 0 | A5 A4 A3 A2 A1 | | | | | A0 | | | | The Write operation starts with a command byte followed by 1 data byte. For Write cycles the *<Global Status>* register is followed by the previous content of the addressed register. The RAM memory area consists of 8-bit registers. All unused RAM addresses are read as '0'. Failures are indicated by activating the corresponding bit of the <Global Status> register. Note: The register definition for RAM address 00H is device specific. A register value of all 0 causes a device reset (interpreted as 'Data-in short to GND'). # 8.4 Read operation OC0, OC1: operating code (01 for 'Read' mode) Table 19. Command byte for Read mode | MSB | | | | | | | | | | | |----------|-------------------|--|---------|--|--|--|----|--|--|--| | Operatin | g code | | Address | | | | | | | | | 0 | 0 1 A5 A4 A3 A2 A | | | | | | A0 | | | | The Read operation starts with a command byte followed by 1 data byte. The content of the data byte is 'do not care'. The content of the addressed register is shifted out at SDO within the same frame ('in-frame response'). The returned data byte represents the content of the register to be read. Failures are indicated by activating the corresponding bit of the <Global Status> register. ### 8.5 Read and Clear Status operation OC0, OC1: operating code (10 for 'Read and Clear Status' mode) Table 20. Command byte for Read and Clear Status operation | MSB | | | | | | | | | |----------|--------|----|----|------|-----|----|----|--| | Operatin | g code | | | Addr | ess | | | | | 1 | 0 | A5 | A4 | А3 | A2 | A1 | A0 | | The 'Read and Clear Status' operation starts with a command byte followed by 1 data byte. The content of the data byte is 'do not care'. The content of the addressed status register is transferred to SDO within the same frame ('in-frame response') and is subsequently cleared. A <Read and Clear Status> operation with address 3FH clears all status registers simultaneously. A <Read and Clear Status> operation addressed to an unused RAM address or to the configuration register (3FH) is identical to a <Read mode> operation (in case of unused RAM address, the second byte is equal to 00H). The returned data byte represents the content of the register to be read. Failures are indicated by activating the corresponding bit of the <Global Status> register. #### 8.6 Read Device Information OC0, OC1: operating code (11 for 'Read Device Information' mode) Table 21. Command byte for Read Device Information | MSB | | | | | | | | | | |----------|--------|----|---------|--|--|--|--|--|--| | Operatin | g code | | Address | | | | | | | | 1 | 1 | A5 | A0 | | | | | | | The device information is stored at the ROM. In the ROM memory area, the first 8 bits are used. All unused ROM addresses is read as '0'. Note: ROM address 3FH is unused. An attempt to access this address is recognized as a communication line error ('Data-in stuck to $V_{CC}$ ') and the standby mode is automatically entered (all internal registers are cleared). # 9 SPI control and status register ### 9.1 RAM memory map Table 22. RAM memory map | Address | Name | Access | Content | |---------|--------|------------|--------------------------------------------------| | 00h | CTRL 0 | Read/Write | Global enable, channels 3 and 6 control register | | 01h | CTRL 1 | Read/Write | CP, channels 2 and 5 control register | | 02h | CTRL 2 | Read/Write | CP, channels 1 and 4 control register | | 03h | Unused | - | - | | 04h | STAT 0 | Read only | Open-load / thermal status register | | 05h | STAT 1 | Read only | Overcurrent / thermal status register | # 9.2 ROM memory map (access with OC0 and OC1 set to '1') Table 23. ROM memory map | Address | Name | Access | Content | |---------|-----------------------|-----------|--------------------------------------------------------------------| | 00h | ID Header | Read only | 42h (device class ASSP, 2 additional information bytes) | | 01h | Product ID | Read only | 06H | | 02h | Category /<br>Version | Read only | 18h (multi channel driver,<br>last 3 LSB = 0: engineering samples) | | 3Eh | SPI-Frame ID | Read only | 01h (no burst mode, no watchdog, 16 bit frame SPI) | # 9.3 Control and status registers Table 24. Control register 0 | Adress | Access | Data Byte | | | | | | | | | | | |---------|--------|-----------|------------------------------------|------------|------------|---------------|------------|------------|------------|--|--|--| | | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | | | | | | Global enable, Channel 3&6 control | | | | | | | | | | | 00h | R/W | EN | CH6<br>[2] | CH6<br>[1] | CH6<br>[0] | Bridge<br>3&6 | CH3<br>[2] | CH3<br>[1] | CH3<br>[0] | | | | | Default | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | 34/55 DocID026835 Rev 3 Table 25. Control register 1 | Adress | Access | Data Byte | | | | | | | | | | |---------|--------|-----------|---------------------|-------|-------|--------|-------|-------|-------|--|--| | | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | | | | | Channel 2&5 control | | | | | | | | | | 01h | R/W | ENCP | CH5 | CH5 | CH5 | Bridge | CH2 | CH2 | CH2 | | | | | | | [2] | [1] | [0] | 2&5 | [2] | [1] | [0] | | | | Default | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | #### Table 26. Control register 2 | Adress | Access | Data Byte | | | | | | | | | | | |---------|--------|-----------|---------------------|------------|------------|---------------|------------|------------|------------|--|--|--| | Adress | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | | | | | | Channel 1&4 control | | | | | | | | | | | 02h | R/W | DISCP | CH4<br>[2] | CH4<br>[1] | CH4<br>[0] | Bridge<br>1&4 | CH1<br>[2] | CH1<br>[1] | CH1<br>[0] | | | | | Default | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | ### Table 27. Status register 0 | Adress | Access | Data Byte | | | | | | | | | |--------|--------|---------------------------|-------|-----------|-----------|-----------|-----------|-----------|-----------|--| | Auress | Access | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | | | Open-load, thermal status | | | | | | | | | | 04h | R | TSD | TWARN | OL<br>CH6 | OL<br>CH5 | OL<br>CH4 | OL<br>CH3 | OL<br>CH2 | OL<br>CH1 | | #### Table 28. Status register 1 | Adress | Adress Access | Data Byte | | | | | | | | | | |--------|---------------|-----------|-----------------------------|-----------|-----------|-----------|-----------|-----------|-----------|--|--| | Auress | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | | | | | Overcurrent, thermal status | | | | | | | | | | 05h | R | TSD | TWARN | OC<br>CH6 | OC<br>CH5 | OC<br>CH4 | OC<br>CH3 | OC<br>CH2 | OC<br>CH1 | | | ### 9.3.1 Channel configuration decoding ### Table 29. Channel configuration decoding | CHx<br>[2] | CHx<br>[1] | CHx<br>[0] | СНх | PWM<br>mode | Overcurrent recovery | Slew Rate | Open-load detection | |------------|------------|------------|--------------------|-------------|----------------------|-----------|---------------------| | 0 | 0 | 0 | Off <sup>(1)</sup> | No | - | High | Off | | 1 | 1 | 1 | Off <sup>(1)</sup> | No | - | Low | On | | CHx<br>[2] | CHx<br>[1] | CHx<br>[0] | СНх | PWM<br>mode | Overcurrent recovery | Slew Rate | Open-load detection | |------------|------------|------------|-----------------------|-------------|----------------------|-----------|---------------------| | 0 | 0 | 1 | On | No | No | High | - | | 0 | 1 | 0 | On | No | No | Low | - | | 0 | 1 | 1 | On | No | Yes | Low | - | | 1 | 0 | 1 | IN/PWM <sup>(2)</sup> | Yes | No | High | Off | | 1 | 1 | 0 | IN/PWM <sup>(2)</sup> | Yes | No | Low | On | Table 29. Channel configuration decoding (continued) #### 9.3.2 Register description Table 30. Register description | Name | Comment | |--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EN | Global device enable bit. If this bit is reset, the device goes in standby mode. | | CHx<br>[2:0] | Channel output configuration (see <i>Table 29</i> ). Note that channel 2 is directly driven by the external IN/PWM pin and thus can not be configured independently from the PWM configuration of other channels. | | Bridge | Activate Bridge mode between channels 3 and 6, channels 2 and 5, channels 1 and 4. Any polarity change is delayed by masking time of cross conduction protection If wrong SPI commands try to turn on the channels 3 and 6, channels 2 and 5, channels 1 and 4 simultaneously, the high-side (channels 3, 2, 1) has the priority whereas channels 6, 5, 4 is (or stay) deactivated. | | ENCP | This bit is preset to '1' at startup. To deactivate the internal charge pump ENCP has to be reset together with setting DISCP (CTRL 2). This mechanism avoids unwanted charge pump deactivation after an undetected communication error. It is recommended to check the state of the charge pump deactivation bits at every access of CTRL 1 and CTRL 2. | | DISCP | This bit is reset to '0' at startup. To deactivate the internal charge pump DISCP has to be set together with resetting ENCP (CTRL 1) | | TSD | Overtemperature detected: all the drivers are shutdown | | TWARN | Overtemperature warning level detected, information only | | OL [6:1] | Open-load error detected, information only | | OC [6:1] | Overcurrent error detected, drivers are deactivated and re-enabled cyclically when bulb mode is configured. Note: in order to detect a real overload condition, the application software must make sure, that the corresponding OC bit remains cleared after a maximum heat up time of the load. | Note: Every output stage is protected against overtemperature and overcurrent. While still configured as ON, the output stage can be deactivated by the corresponding error bits in the status registers. In order to reactivate the drivers, the status registers have to be cleared by a specific SPI command. 36/55 DocID026835 Rev 3 <sup>1.</sup> The state of the channel 2 is according to the IN/PWM signal $\,$ The output state is according to the IN/PWM signal, note that bridge mode and PWM mode may not be activated at the same time for channels 2 and 5. ## 9.4 Examples ## 9.4.1 Example 1:Switch on channel 1 It is assumed that the charge pump is already activated (ENCP1 = 1 and DISCP2 = 0, POR default) Table 31. Command byte - example 1 | MSB | | | | | | | LSB | |----------|--------|---------|---|---|---|---|-----| | Operatin | g code | Address | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | Table 32. Data byte - example 1 | MSB | | | | | | | LSB | |-----|---|---|---|---|---|---|-----| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | From *Table 31* and *Table 32* follow that the value 01h is written at RAM address 02h (control register 2). Table 33 describe more in detail the data byte structure. Table 33. Data byte description - example 1 | DISCP | CH4 | CH4 | CH4 | Bridge | CH1 | CH1 | CH1 | |-------|-----|-----|-----|--------|-----|-----|-----| | | [2] | [1] | [0] | 1&4 | [2] | [1] | [0] | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Hereafter the actions linked to each value of bit or group of bits: - **DISCP = 0**: Charge pump stays activated - CH4[2:0] = 000b: Channel 4 is off, open-load detection in off-state disabled - BRIDGE\_1&4 = 0: Bridge mode disabled - **CH4[2:0] = 001b**: Channel 1 is on, high slew rate, PWM not activated, overcurrent recovery deactivated. ### 9.4.2 Example 2: Bridge mode configuration Table 34. Command byte 1 - example 2 | MSB | | | | | | | LSB | |----------|--------|-----------|--|--|--|--|-----| | Operatin | g code | Address | | | | | | | 0 | 0 | 0 0 0 0 0 | | | | | 1 | Table 35. Data byte 1 - example 2 | MSB | | | | | | | LSB | |-----|---|---|---|---|---|---|-----| | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | From *Table 34* and *Table 35* follow that the value A8h is written at RAM address 01h (control register 1). Table 36 describe more in detail the data byte structure. Table 36. Data byte description 1 - example 2 | ENCP | CH5 | CH5 | CH5 | Bridge | CH2 | CH2 | CH2 | |------|-----|-----|-----|--------|-----|-----|-----| | | [2] | [1] | [0] | 2&5 | [2] | [1] | [0] | | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | Hereafter the actions linked to each value of bit or group of bits: - ENCP = 1: Charge pump stays activated - **CH5[2:0] = 010b**: Channel 5 is on, PWM disabled, overcurrent recovery mode disabled, low slew rate - BRIDGE\_2&5 = 1: Bridge mode for channel 2 and channel 5 activated - CH2[2:0] = 000b: Channel 2 is off, open-load detection in off-state disabled Table 37. Command byte 2 - example 2 | MSB | | | | | | | | | |----------|--------|-----------|--|--|--|--|--|--| | Operatin | g code | Address | | | | | | | | 0 | 0 | 0 0 0 0 1 | | | | | | | Table 38. Data byte 2 - example 2 | MSB | | | | | | | LSB | |-----|---|---|---|---|---|---|-----| | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | From *Table 37* and *Table 38* follow that the value 0Ah is written at RAM address 02h (control register 2). Table 39 describe more in detail the data byte structure. 57/ Table 39. Data byte description 2 - example 2 | DISCP | CH4 | CH4 | CH4 | Bridge | CH1 | CH1 | CH1 | |-------|-----|-----|-----|--------|-----|-----|-----| | | [2] | [1] | [0] | 1&4 | [2] | [1] | [0] | | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | Hereafter the actions linked to each value of bit or group of bits: - **DISCP = 0**: Charge pump stays activated - CH4[2:0] = 000b: Channel 4 is off, open-load detection in off-state disabled - BRIDGE\_1&4 = 1: Bridge mode for channel 1 and channel 4 activated - CH4[2:0] = 010b: Channel 1 is on, PWM disabled, overcurrent recovery mode disabled, low slew rate Figure 14. Bridge mode drawing ### 9.4.3 Example 3: Open-load detection in off-state in bridge configuration Table 40. Command byte 1 - example 3 | MSB | | | | | | | LSB | |----------|--------|---------|---|---|---|---|-----| | Operatin | g code | Address | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Table 41. Data byte 1 - example 3 | MSB | | | | | | | LSB | |-----|---|---|---|---|---|---|-----| | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | From *Table 40* and *Table 41* follow that the value F8h is written at RAM address 01h (control register 1). Table 42 describe more in detail the data byte structure. Table 42. Data byte description 1 - example 3 | ENCP | CH5 | CH5 | CH5 | Bridge | CH2 | CH2 | CH2 | |------|-----|-----|-----|--------|-----|-----|-----| | | [2] | [1] | [0] | 2&5 | [2] | [1] | [0] | | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | Hereafter the actions linked to each value of bit or group of bits: - **ENCP = 1**: Charge pump stays activated - CH5[2:0] = 111b: Channel 5 is off, open-load detection in off-state enabled - BRIDGE 2&5 = 1: Bridge mode for channel 2 and channel 5 activated - CH2[2:0] = 000b: Channel 2 is off, open-load detection in off-state disabled Table 43. Command byte 2 - example 3 | MSB | | | | | | | LSB | |----------|--------|---------|---|---|---|---|-----| | Operatin | g code | Address | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | Table 44. Data byte 2 - example 3 | MSB | | | | | | | LSB | |-----|---|---|---|---|---|---|-----| | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | From *Table 43* and *Table 44* follow that the value 0Ah is written at RAM address 02h (control register 2). Table 45 describe more in detail the data byte structure. Table 45. Data byte description 2 - example 3 | DISCP | CH4 | CH4 | CH4 | Bridge | CH1 | CH1 | CH1 | |-------|-----|-----|-----|--------|-----|-----|-----| | | [2] | [1] | [0] | 1&4 | [2] | [1] | [0] | | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | Hereafter the actions linked to each value of bit or group of bits: - **DISCP = 0**: Charge pump stays activated - CH4[2:0] = 000b: Channel 4 is off, open-load detection in off-state disabled - BRIDGE\_1&4 = 1: Bridge mode for channel 1 and channel 4 activated - **CH1[2:0] = 010b**: Channel 1 is on, PWM disabled, overcurrent recovery mode disabled, low slew rate Figure 15. Open-load in bridge mode drawing There are two operating conditions: - Case 1: The motor is connected, drain of channel 5 is pulled up by channel 1 (on) through the motor, then no open-load detected on channel 5 - Case 2: The motor is not connected and the drain voltage of channel 5 is below the open-load threshold, then open-load detected on channel 5 # 10 Maximum demagnetization energy Figure 16. Configurable switch HSD - maximum turn-off current versus inductance - **B**: Repetitive pulse, $T_j$ = 100 °C - **C**: Repetitive pulse, $T_j = 125 \, ^{\circ}C$ Figure 17. Configurable switch LSD - maximum turn-off current versus inductance Figure 18. Fixed LSD switch - maximum turn-off current versus inductance # 11 Application examples Figure 19. L99MC6GJ as driver for incandescent bulb, LEDs and high-side or low-side relays Figure 20. L99MC6GJ as motor driver (for example, for mirror adjustment) Figure 21. L99MC6GJ as driver for unipolar stepper motor driver, relay and LEDs # 12 Package and PCB thermal data ### 12.1 PowerSSO-16 thermal data Figure 22. PowerSSO-16 PC board Note: Layout condition of thermal resistance measurements (PCB: double layer, thermal vias, FR4 area = 77 mm x 86 mm, PCB thickness = 1.6 mm, Cu thickness = 70 $\mu$ m (front and back side) thermal vias separation 1.2 mm, thermal via diameter 0.3 mm +/- 0.08 mm, Cu thickness on vias 25 $\mu$ m, footprint dimension 2.5 mm x 4.2 mm). Table 46. Auto and mutual thermal resistance - footprint | | HSD 1 | HSD 2 | HSD 3 | LSD 4 | LSD 5 | LSD 6 | |-------|-------|-------|-------|-------|-------|-------| | HSD 1 | 89.57 | 85.83 | 84.41 | 88.89 | 87.06 | 85.84 | | HSD 2 | 85.83 | 89.57 | 84.41 | 87.06 | 88.89 | 87.06 | | HSD 3 | 84.41 | 84.41 | 89.57 | 85.84 | 87.06 | 88.89 | | LSD 4 | 88.89 | 87.06 | 85.84 | 93.58 | 90.54 | 89.08 | | LSD 5 | 87.06 | 88.89 | 87.06 | 90.54 | 93.58 | 90.54 | | LSD 5 | 85.84 | 87.06 | 88.89 | 89.08 | 90.54 | 93.58 | Table 47. Auto and mutual thermal resistance - 2 cm<sup>2</sup> of Cu heatsink | | HSD 1 | HSD 2 | HSD 3 | LSD 4 | LSD 5 | LSD 6 | |-------|-------|-------|-------|-------|-------|-------| | HSD 1 | 59.96 | 55.06 | 54.23 | 58.25 | 56.08 | 54.71 | | HSD 2 | 55.06 | 59.96 | 54.23 | 56.08 | 58.25 | 56.08 | | HSD 3 | 54.23 | 54.23 | 59.96 | 54.71 | 56.08 | 58.25 | | LSD 4 | 58.25 | 56.08 | 54.71 | 61.80 | 60.37 | 59.45 | | LSD 5 | 56.08 | 58.25 | 56.08 | 60.37 | 61.80 | 60.37 | | LSD 5 | 54.71 | 56.08 | 58.25 | 59.45 | 60.37 | 61.80 | 48/55 DocID026835 Rev 3 Table 48. Auto and mutual thermal resistance - 8 cm<sup>2</sup> of Cu heatsink | | HSD 1 | HSD 2 | HSD 3 | LSD 4 | LSD 5 | LSD 6 | |-------|-------|-------|-------|-------|-------|-------| | HSD 1 | 46.51 | 43.16 | 41.49 | 45.19 | 43.06 | 42.08 | | HSD 2 | 43.16 | 46.51 | 41.49 | 43.06 | 45.19 | 43.06 | | HSD 3 | 41.49 | 41.49 | 46.51 | 42.08 | 43.06 | 45.19 | | LSD 4 | 45.19 | 43.06 | 42.08 | 47.19 | 46.31 | 45.19 | | LSD 5 | 43.06 | 45.19 | 43.06 | 46.31 | 47.19 | 46.31 | | LSD 5 | 42.08 | 43.06 | 45.19 | 45.19 | 46.31 | 47.19 | $\textit{Equation 1} \text{ represents } \Delta T_{j\text{-amb}} \text{ calculation of a full loaded device for the HSD1 junction.}$ ### **Equation 1** $$\begin{split} &\Delta T_{HSD1} = Rth_{HSD1}*Pd_{HSD1} + Rth_{HSD1,HSD2}*Pd_{HSD2} + Rth_{HSD1,HSD3}*Pd_{HSD3} + \\ &+ Rth_{HSD1,LSD4}*Pd_{LSD4} + Rth_{HSD1,LSD5}*Pd_{LSD5} + Rth_{HSD1,LSD6}*Pd_{LSD6} \end{split}$$ #### Package and packing information 13 #### **ECOPACK**® 13.1 In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: www.st.com. ECOPACK® is an ST trademark. #### PowerSSO-16 package information 13.2 Figure 23. PowerSSO-16 package dimensions Table 49. PowerSSO-16 mechanical data | Oh al | Millimeters | | | | | | |--------|-----------------|------------------|------|--|--|--| | Symbol | Min. | Тур. | Max. | | | | | Θ | 0° | | 8° | | | | | Θ1 | 0° | | | | | | | Θ2 | 5° | | 15° | | | | | Θ3 | 5° | | 15° | | | | | A | | | 1.70 | | | | | A1 | 0.00 | | 0.10 | | | | | A2 | 1.10 | | 1.60 | | | | | b | 0.20 | | 0.30 | | | | | b1 | 0.20 | 0.25 | 0.28 | | | | | С | 0.19 | | 0.25 | | | | | c1 | 0.19 | 0.20 | 0.23 | | | | | D | | 4.90 BSC | | | | | | D1 | 3.60 | | 4.20 | | | | | е | 0.50 BSC | | | | | | | E | 6.00 BSC | | | | | | | E1 | | 3.90 BSC | | | | | | E2 | 1.90 | | 2.50 | | | | | h | 0.25 | | 0.50 | | | | | L | 0.40 | 0.60 | 0.85 | | | | | L1 | | 1.00 REF | | | | | | N | | 16 | | | | | | R | 0.07 | | | | | | | R1 | 0.07 | | | | | | | S | 0.20 | | | | | | | | Tolerance of fo | orm and position | | | | | | aaa | | 0.10 | | | | | | bbb | | 0.10 | | | | | | ccc | 0.08 | | | | | | | ddd | | 0.08 | | | | | | eee | 0.10 | | | | | | | fff | 0.10 | | | | | | | 999 | | 0.15 | | | | | ## 13.3 Packing information Figure 24. PowerSSO-16 tube shipment (no suffix) Figure 25. PowerSSO-16 tape and reel shipment (suffix "TR") L99MC6GJ Acronyms # Appendix A Acronyms Table 50. Acronyms | Acronym | Name | |---------|-----------------------------| | CSN | Chip select not | | CTRL | Control register | | POR | Power-on reset | | SCK | Serial clock | | SDI | Serial data input | | SDO | Serial data output | | SPI | Serial peripheral interface | | SR | Slew rate | | STAT | Status register | Revision history L99MC6GJ # **Revision history** 54/55 Table 51. Document revision history | Date | Revision | Changes | |-------------|----------|--------------------------------------------------------------------------------------| | 14-Jan-2015 | 1 | Initial release. | | 25-Mar-2015 | 2 | Updated Table 1: Device summary | | 21-Nov-2016 | 3 | Added AEC-Q100 qualified in <i>Features</i> . Updated <i>Table 4: ESD protection</i> | #### **IMPORTANT NOTICE - PLEASE READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2016 STMicroelectronics - All rights reserved ## **X-ON Electronics** Largest Supplier of Electrical and Electronic Components Click to view similar products for Power Switch ICs - Power Distribution category: Click to view products by STMicroelectronics manufacturer: Other Similar products are found below: TCK111G,LF(S FPF1018 DS1222 TCK2065G,LF SZNCP3712ASNT3G MIC2033-05BYMT-T5 MIC2033-12AYMT-T5 MIC2033-05BYM6-T5 SLG5NT1437VTR SZNCP3712ASNT1G DML1008LDS-7 KTS1670EDA-TR KTS1640QGDV-TR KTS1641QGDV-TR NCV459MNWTBG FPF2260ATMX U6513A MIC2012YM-TR NCP45780IMN24RTWG MAX14919ATP+ MC33882PEP TPS2104DBVR MIC2098-1YMT-TR MIC94062YMT TR MP6231DN-LF MIC2075-2YM MIC94068YML-TR SIP32461DB-T2-GE1 NCP335FCT2G TCK105G,LF(S AP2411S-13 AP2191DWG-7 AP2151DSG-13 MIC94094YC6-TR MIC94093YC6-TR MIC94064YC6-TR MIC94064YC6-TR MIC94085YHT-TR MIC94085YFT-TR MIC94081YFT-TR MIC94042YFL-TR MIC94041YFL-TR MIC2005-1.2YM6-TR TPS2032QDRQ1 NCP333FCT2G BTS3050TFATMA1 NCP331SNT1G TPS2092DR TPS2063DR TPS2042P