# EFM32PG23 Gecko Family Data Sheet The EFM32PG23 Gecko family of microcontrollers is part of the Series 2 Gecko portfolio. EFM32PG23 Gecko MCUs are ideal for enabling energy-friendly embedded applications. The highly efficient solution contains a 80 MHz Cortex-M33 with rich analog and communication peripherals to provide an industry-leading, energy efficient MCU for consumer and industrial applications. #### Gecko applications include: - Metering - · Industrial Automation - · Test and Measurement - Appliances - · Portable Medical Devices #### **KEY FEATURES** - 32-bit ARM® Cortex®-M33 core with 80 MHz maximum operating frequency - · Up to 512 kB of flash and 64 kB of RAM - · Robust peripheral set and up to 34 GPIO - · Low energy operation - 21 uA/MHz (EM0) - 1.03 uA sleep (EM2) - 16-channel ADC with options for 12, 16, or 20-bit resolution - · Best-in-class security with Secure Vault #### 1. Feature List The EFM32PG23 highlighted features are listed below. #### · Low Power System-on-Chip - High Performance 32-bit 80 MHz ARM Cortex®-M33 with DSP instruction and floating-point unit for efficient signal processing - · Up to 512 kB flash program memory - Up to 64 kB RAM data memory ## Low Energy Consumption - 21 µA/MHz in Active Mode (EM0) at 80 MHz - 1.33 μA EM2 DeepSleep current (64 kB RAM retention and RTC running from LFXO) - 1.03 µA EM2 DeepSleep current (16 kB RAM retention and RTC running from LFRCO) #### Secure Vault - Hardware Cryptographic Acceleration for AES128/192/256, ChaCha20-Poly1305, SHA-1, SHA-2/256/384/512, ECDSA +ECDH(P-192, P-256, P-384, P-521), Ed25519 and Curve25519, J-PAKE, PBKDF2 - True Random Number Generator (TRNG) - ARM® TrustZone® - · Secure Boot (Root of Trust Secure Loader) - · Secure Debug Unlock - · DPA Countermeasures - · Secure Key Management with PUF - · Anti-Tamper - · Secure Attestation #### · Wide Operating Range - 1.71 V to 3.8 V single power supply - -40 °C to 125 °C #### · Wide selection of MCU peripherals - · Analog to Digital Converter (IADC) with flexible performance - 12, 16, or 20-bit output - High Speed Mode<sup>\*</sup> up to 2 Msps - High Accuracy Mode\* up to 16 bits ENOB at 3.8 ksps - 2 × Analog Comparator (ACMP) - 2-Channel Digital to Analog Converter (VDAC) - Low-Energy Sensor Interface (LESENSE) - Up to 34 General Purpose I/O pins with output state retention and asynchronous interrupts - · 8 Channel DMA Controller - 12 Channel Peripheral Reflex System (PRS) - 4× 16-bit Timer/Counter with 3 Compare/Capture/PWM channels - 1x 32-bit Timer/Counter with 3 Compare/Capture/PWM channels - · 32-bit Real Time Counter - 24-bit Low Energy Timer for waveform generation - 16-bit Pulse Counter with asynchronous operation (PCNT) - · 2× Watchdog Timer - 3× Enhanced Universal Synchronous/Asynchronous Receiver/Transmitter (EUSART) - 1× Universal Synchronous/Asynchronous Receiver/Transmitter (UART/SPI/SmartCard (ISO 7816)/IrDA/I<sup>2</sup>S) - 2× I<sup>2</sup>C interface with SMBus support - Integrated Low-Energy LCD Controller supporting up to 80 segments - Keypad scanner supporting up to 6×8 matrix (KEYSCAN) - Die temperature sensor with typical +/-1.5 °C accuracy across temperature range #### Packages - QFN40 5 mm × 5 mm × 0.85 mm - QFN48 6 mm × 6 mm × 0.85 mm <sup>\*</sup> IADC High Speed and High Accuracy modes available only on select part numbers. All devices support "Normal" operation mode with speeds up to 1 Msps. ## 2. Ordering Information **Table 2.1. Ordering Information** | Ordering Code | Flash (kB) | RAM (kB) | Secure<br>Vault | GPIO | LCD | IADC High-<br>Speed / High-<br>Accuracy | Package / Pinout | Temp Range | |-------------------------|------------|----------|-----------------|------|-----|-----------------------------------------|------------------------|---------------| | EFM32PG23B310F64IM48-C | 64 | 32 | High | 32 | Yes | Yes | QFN48 with VREF Inputs | -40 to 125 °C | | EFM32PG23B310F512IM48-C | 512 | 64 | High | 32 | Yes | Yes | QFN48 with VREF Inputs | -40 to 125 °C | | EFM32PG23B310F256IM48-C | 256 | 64 | High | 32 | Yes | Yes | QFN48 with VREF Inputs | -40 to 125 °C | | EFM32PG23B310F128IM48-C | 128 | 64 | High | 32 | Yes | Yes | QFN48 with VREF Inputs | -40 to 125 °C | | EFM32PG23B210F64IM48-C | 64 | 32 | High | 34 | Yes | No | QFN48 | -40 to 125 °C | | EFM32PG23B210F512IM48-C | 512 | 64 | High | 34 | Yes | No | QFN48 | -40 to 125 °C | | EFM32PG23B210F256IM48-C | 256 | 64 | High | 34 | Yes | No | QFN48 | -40 to 125 °C | | EFM32PG23B210F128IM48-C | 128 | 64 | High | 34 | Yes | No | QFN48 | -40 to 125 °C | | EFM32PG23B200F64IM40-C | 64 | 32 | High | 29 | Yes | No | QFN40 | -40 to 125 °C | | EFM32PG23B200F512IM40-C | 512 | 64 | High | 29 | Yes | No | QFN40 | -40 to 125 °C | | EFM32PG23B200F256IM40-C | 256 | 64 | High | 29 | Yes | No | QFN40 | -40 to 125 °C | | EFM32PG23B200F128IM40-C | 128 | 64 | High | 29 | Yes | No | QFN40 | -40 to 125 °C | | Field | Options | |-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Product Family | • EFM32PG23: Gecko 23 Family | | Security | A: Secure Vault Mid B: Secure Vault High | | Features [f1][f2][f3] | <ul> <li>f1</li> <li>3: Dedicated VREFP/N inputs. IADC supports High Speed, High Accuracy, and Normal modes</li> <li>2: No dedicated VREFP/N inputs. IADC supports Normal mode only, with VREFP on GPIO (PA00)</li> <li>f2</li> <li>1: Dedicated AIN0 and AIN1 inputs to IADC available</li> <li>0: No dedicated AIN0 and AIN1 inputs</li> <li>f3</li> <li>0: Unused</li> </ul> | | Memory | • F: Flash | | Size | Memory Size in kBytes | | Temperature Grade | • <b>G</b> : -40 to +85 °C<br>• <b>I</b> : -40 to +125 °C | | Package | • M: QFN | | Pins | Number of Package Pins | | Revision | • B: Revision B | | Tape & Reel | • R: Tape & Reel (optional) | Figure 2.1. Ordering Code Key ## **Table of Contents** | 1. | Feature List | . 2 | |----|---------------------------------------------------------------------------------|-----| | 2. | Ordering Information | . 3 | | 3. | System Overview | . 8 | | | 3.1 Introduction | . 8 | | | 3.2 General Purpose Input/Output (GPIO) | . 8 | | | 3.3 Keypad Scanner (KEYSCAN) | . 8 | | | 3.4 Clocking | . 9 | | | 3.4.1 Clock Management Unit (CMU) | | | | 3.4.2 Internal and External Oscillators | | | | 3.5 Counters/Timers and PWM | | | | 3.5.1 Timer/Counter (TIMER) | | | | 3.5.3 System Real Time Clock with Capture (SYSRTC). | | | | 3.5.4 Back-Up Real Time Counter (BURTC) | | | | 3.5.5 Watchdog Timer (WDOG) | . 9 | | | 3.6 Communications and Other Digital Peripherals | | | | 3.6.1 Universal Synchronous/Asynchronous Receiver/Transmitter (USART) | | | | 3.6.2 Enhanced Universal Synchronous/Asynchronous Receiver/Transmitter (EUSART) | | | | 3.6.3 Inter-Integrated Circuit Interface (I <sup>2</sup> C) | | | | 3.6.5 Low Energy Sensor Interface (LESENSE) | | | | 3.7 Secure Vault Features | | | | 3.7.1 Secure Boot with Root of Trust and Secure Loader (RTSL) | | | | 3.7.2 Cryptographic Accelerator | | | | 3.7.3 True Random Number Generator | | | | 3.7.4 Secure Debug with Lock/Unlock | | | | 3.7.6 Secure Key Management with PUF | | | | 3.7.7 Anti-Tamper | | | | 3.7.8 Secure Attestation | .13 | | | 3.8 Analog | .13 | | | 3.8.1 Analog to Digital Converter (IADC) | | | | 3.8.2 Analog Comparator (ACMP) | | | | 3.8.3 Digital to Analog Converter (VDAC) | | | | | | | | 3.9 Power | | | | 3.9.2 Voltage Scaling | | | | 3.9.3 DC-DC Converter | | | | 3.9.4 Power Domains | .16 | | | 3.10 Reset Management Unit (RMU) | .16 | | | 3.11 Core and Memory | .17 | | | 3.11.1 Processor Core | | | | | | | | | .17 | |----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|---|---|---|---|---|---|-----| | | 3.11.2 Memory System Controller (MSC) | | | | | | | | | | | | 3.11.3 Linked Direct Memory Access Controller (LDMA) | | | | | | | | | | | | 3.12 Memory Map | | | | | | | | | | | | 3.13 Configuration Summary | | | | | | | | | .19 | | 4. | Electrical Specifications | | | | | | | | | 20 | | | 4.1 Electrical Characteristics | | | | | | | | | .20 | | | 4.2 Absolute Maximum Ratings | | | | | | | | | .21 | | | 4.3 General Operating Conditions | | | | | | | | | .22 | | | 4.4 DC-DC Converter | | | | | | | | | .23 | | | 4.5 Thermal Characteristics | | | | | | | | | .24 | | | 4.6 Current Consumption | | | | | | | | | .25 | | | 4.6.1 MCU current consumption using DC-DC at 3.3 V input | | | | | | | | | | | | 4.6.2 MCU current consumption at 3.3 V | | | | | | | | | | | | 4.6.3 MCU current consumption at 1.8 V | | • | • | | • | | | | .29 | | | 4.7 Wake Up, Entry, and Exit times | | | | | | | | | .31 | | | 4.8 Flash Characteristics | | | | | | | | | .32 | | | 4.9 Oscillators | | | | | | | | | | | | 4.9.1 High Frequency Crystal Oscillator | | | | | | | | | | | | 4.9.2 Low Frequency Crystal Oscillator | | | | | | | | | | | | 4.9.3 High Frequency RC Oscillator (HFRCO) | | | | | | | | | | | | 4.9.4 Fast Start_Up RC Oscillator (FSRCO) | | | | | | | | | | | | 4.9.5 Low Frequency RC Oscillator (LFRCO) | | | | | | | | | | | | | | | | | | | | | | | | 4.10 GPIO Pins (3V GPIO pins) | | | | | | | | | | | | 4.11 Analog to Digital Converter (IADC) | | | | | | | | | | | | 4.12 Analog Comparator (ACMP) | | | | | | | | | | | | 4.13 Digital to Analog Converter (VDAC) | | | | | | | | | | | | 4.14 LCD | | | | | | | | | | | | 4.15 Temperature Sensor | | | | | | | | | .51 | | | 4.16 Brown Out Detectors | | | | | | | | | .52 | | | 4.16.1 DVDD BOD | | | | | | | | | | | | 4.16.2 LE DVDD BOD | | | | | | | | | | | | 4.16.3 AVDD and IOVDD BODs | | | | | | | | | | | | 4.17 Pulse Counter | | | | | | | | | | | | 4.18 USART SPI Main Timing | | | | | | | | | | | | 4.18.1 USART SPI Main Interface Timing, Voltage Scaling = VSCALE2 4.18.2 USART SPI Main Interface Timing, Voltage Scaling = VSCALE1 | | | | | | | | | | | | | | | | | | | | | | | | 4.19 USART SPI Secondary Timing | | | | | | | | | | | | 4.19.1 USART SPI Secondary Interface Timing, Voltage Scaling – VSCALE2 4.19.2 USART SPI Secondary Interface Timing, Voltage Scaling = VSCALE1 | | | | | | | | | | | | The second of th | • | • | • | - | - | • | - | - | | | | 4.20 EUSART SPI Main Timing | | | | | | |----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-----------------|---|------|---------------------------------------------------------------------------------------| | | 4.20.1 EUSART SPI Main Interface Timing, Voltage Scaling = VSCALE2 | | | | | | | | 4.20.2 EUSART SPI Main Interface Timing, Voltage Scaling = VSCALE1 | | | | | | | | 4.21 EUSART SPI Secondary Interface Timing Voltage Scaling - VSCALE2 | | | | | | | | <ul><li>4.21.1 EUSART SPI Secondary Interface Timing, Voltage Scaling = VSCALE2.</li><li>4.21.2 EUSART SPI Secondary Interface Timing, Voltage Scaling = VSCALE1.</li></ul> | | | | | | | | 4.21.3 EUSART SPI Secondary Interface Timing, Voltage Scaling = VSCALE0. | | | | | | | | 4.22 I2C Electrical Specifications | | | | | .62 | | | 4.22.1 I2C Standard-mode (Sm) | | | | | | | | 4.22.2 I2C Fast-mode (Fm) | | | | | | | | 4.22.3 I2C Fast-mode Plus (Fm+) | | | | | | | | 4.23 Boot Timing | | | | | | | | 4.24 Crypto Operation Timing for SE Manager API | | | | | | | | 4.25 Crypto Operation Average Current for SE Manager API | | | | | | | | 4.26 Typical Performance Curves | | | | | | | | 4.26.1 Supply Current | | | | | | | | 4.26.3 IADC | | | | | | | | 4.26.4 GPIO | | | | | .74 | | 5. | 5. Typical Connection Diagrams ..................... | | | | | 75 | | | 5.1 Power | | | | | .75 | | | 5.2 Other Connections | | | | | | | | | • | | • | | | | 6. | | | | | | 76 | | 6. | 6. Pin Definitions | | | | | | | 6. | 6.1 QFN48 Device Pinout | • | | | | .76 | | 6. | 6.1 QFN48 Device Pinout | | ·<br>· | | | .76<br>.78 | | 6. | 6.1 QFN48 Device Pinout | | | | | <br>.76<br>.78<br>.80 | | 6. | 6.1 QFN48 Device Pinout | | | | <br> | <br>.76<br>.78<br>.80<br>.82 | | 6. | 6.1 QFN48 Device Pinout | | | | <br> | <br>.76<br>.78<br>.80<br>.82 | | | 6.1 QFN48 Device Pinout 6.2 QFN48 with VREF Inputs Device Pinout 6.3 QFN40 Device Pinout 6.4 Alternate Function Table. 6.5 Analog Peripheral Connectivity 6.6 Digital Peripheral Connectivity. | | | | <br> | <br>.76<br>.78<br>.80<br>.82<br>.84 | | | 6.1 QFN48 Device Pinout 6.2 QFN48 with VREF Inputs Device Pinout 6.3 QFN40 Device Pinout 6.4 Alternate Function Table. 6.5 Analog Peripheral Connectivity 6.6 Digital Peripheral Connectivity. 7. QFN40 Package Specifications. | | | | <br> | <br>.76<br>.78<br>.80<br>.82<br>.84<br>.85 | | | 6.1 QFN48 Device Pinout 6.2 QFN48 with VREF Inputs Device Pinout 6.3 QFN40 Device Pinout 6.4 Alternate Function Table. 6.5 Analog Peripheral Connectivity 6.6 Digital Peripheral Connectivity 7. QFN40 Package Specifications. 7.1 QFN40 Package Dimensions | | | | <br> | <br>.76<br>.78<br>.80<br>.82<br>.84<br>.85<br><b>89</b> | | | 6.1 QFN48 Device Pinout 6.2 QFN48 with VREF Inputs Device Pinout 6.3 QFN40 Device Pinout 6.4 Alternate Function Table. 6.5 Analog Peripheral Connectivity 6.6 Digital Peripheral Connectivity 7. QFN40 Package Specifications. 7.1 QFN40 Package Dimensions 7.2 QFN40 PCB Land Pattern | | • • • • • • • • | | | <br>.76<br>.78<br>.80<br>.82<br>.84<br>.85<br><b>89</b><br>.89 | | | 6.1 QFN48 Device Pinout 6.2 QFN48 with VREF Inputs Device Pinout 6.3 QFN40 Device Pinout 6.4 Alternate Function Table. 6.5 Analog Peripheral Connectivity 6.6 Digital Peripheral Connectivity 7. QFN40 Package Specifications. 7.1 QFN40 Package Dimensions | | • • • • • • • • | | | <br>.76<br>.78<br>.80<br>.82<br>.84<br>.85<br><b>89</b><br>.89 | | 7. | 6.1 QFN48 Device Pinout 6.2 QFN48 with VREF Inputs Device Pinout 6.3 QFN40 Device Pinout 6.4 Alternate Function Table. 6.5 Analog Peripheral Connectivity 6.6 Digital Peripheral Connectivity 7. QFN40 Package Specifications. 7.1 QFN40 Package Dimensions 7.2 QFN40 PCB Land Pattern | | | | | <br>.76<br>.78<br>.80<br>.82<br>.84<br>.85<br><b>89</b><br>.91 | | 7. | 6.1 QFN48 Device Pinout 6.2 QFN48 with VREF Inputs Device Pinout 6.3 QFN40 Device Pinout 6.4 Alternate Function Table. 6.5 Analog Peripheral Connectivity 6.6 Digital Peripheral Connectivity 7. QFN40 Package Specifications. 7.1 QFN40 Package Dimensions 7.2 QFN40 PCB Land Pattern 7.3 QFN40 Package Marking | | | | | .76<br>.78<br>.80<br>.82<br>.84<br>.85<br><b>89</b><br>.91<br>.92 | | 7. | 6.1 QFN48 Device Pinout 6.2 QFN48 with VREF Inputs Device Pinout 6.3 QFN40 Device Pinout 6.4 Alternate Function Table. 6.5 Analog Peripheral Connectivity 6.6 Digital Peripheral Connectivity. 7. QFN40 Package Specifications. 7.1 QFN40 Package Dimensions 7.2 QFN40 PCB Land Pattern 7.3 QFN40 Package Marking 8. QFN48 Package Specifications. | | | | | .76<br>.78<br>.80<br>.82<br>.84<br>.85<br><b>89</b><br>.91<br>.92<br><b>93</b> | | 7. | 6.1 QFN48 Device Pinout 6.2 QFN48 with VREF Inputs Device Pinout 6.3 QFN40 Device Pinout 6.4 Alternate Function Table. 6.5 Analog Peripheral Connectivity 6.6 Digital Peripheral Connectivity. 7. QFN40 Package Specifications. 7.1 QFN40 Package Dimensions 7.2 QFN40 PCB Land Pattern 7.3 QFN40 Package Marking 8. QFN48 Package Specifications. 8.1 QFN48 Package Dimensions | | | | | .76<br>.78<br>.80<br>.82<br>.84<br>.85<br><b>89</b><br>.91<br>.92<br><b>93</b><br>.93 | ## 3. System Overview #### 3.1 Introduction The EFM32PG23 Gecko product family is well suited for any battery operated application as well as other systems requiring high performance and low energy consumption. This section gives a short introduction to the MCU system. The detailed functional description can be found in the EFM32PG23 Reference Manual. A block diagram of the EFM32PG23 family is shown in Figure 3.1 Detailed EFM32PG23 Block Diagram on page 8. The diagram shows a superset of features available on the family, which vary by OPN. For more information about specific device features, consult Ordering Information. Figure 3.1. Detailed EFM32PG23 Block Diagram ## 3.2 General Purpose Input/Output (GPIO) EFM32PG23 has up to 34 General Purpose Input/Output pins. Each GPIO pin can be individually configured as either an output or input. More advanced configurations including open-drain, open-source, and glitch-filtering can be configured for each individual GPIO pin. The GPIO pins can be overridden by peripheral connections, like SPI communication. Each peripheral connection can be routed to several GPIO pins on the device. The input value of a GPIO pin can be routed through the Peripheral Reflex System to other peripherals. The GPIO subsystem supports asynchronous external pin interrupts. All of the pins on ports A and port B are EM2 capable. These pins may be used by Low-Energy peripherals in EM2/3 and may also be used as EM2/3 pin wake-ups. Pins on ports C and D are latched/retained in their current state when entering EM2 until EM2 exit upon which internal peripherals could once again drive those pads. A few GPIOs also have EM4 wake functionality. These pins are listed in 6.4 Alternate Function Table. ## 3.3 Keypad Scanner (KEYSCAN) A low-energy keypad scanner (KEYSCAN) is included, which can scan up to a 6 x 8 matrix of keyboard switches. The KEYSCAN peripheral contains logic for debounce and settling time, allowing it to scan through the switch matrix autonomously in EM0 and EM1, and interrupt the processor when a key press is detected. A wake-on-keypress feature is also supported, allowing for the detection of any key press down to EM3. #### 3.4 Clocking #### 3.4.1 Clock Management Unit (CMU) The Clock Management Unit controls oscillators and clocks in the EFM32PG23. Individual enabling and disabling of clocks to all peripheral modules is performed by the CMU. The CMU also controls enabling and configuration of the oscillators. A high degree of flexibility allows software to optimize energy consumption in any specific application by minimizing power dissipation in unused peripherals and oscillators. #### 3.4.2 Internal and External Oscillators The EFM32PG23 supports two crystal oscillators and fully integrates four RC oscillators, listed below. - A high frequency crystal oscillator (HFXO) with integrated load capacitors, tunable in small steps, provides a precise timing reference for the MCU. The HFXO can also support an external clock source such as a TCXO for applications that require an extremely accurate clock frequency over temperature. - A 32.768 kHz crystal oscillator (LFXO) provides an accurate timing reference for low energy modes. - An integrated high frequency RC oscillator (HFRCO) is available for the MCU system, when crystal accuracy is not required. The HFRCO employs fast start-up at minimal energy consumption combined with a wide frequency range, from 1 MHz to 80 MHz. - · An integrated fast start-up RC oscillator (FSRCO) that runs at a fixed 20 MHz - An integrated low frequency 32.768 kHz RC oscillator (LFRCO) for low power operation without an external crystal. - An integrated ultra-low frequency 1 kHz RC oscillator (ULFRCO) is available to provide a timing reference at the lowest energy consumption in low energy modes. #### 3.5 Counters/Timers and PWM ## 3.5.1 Timer/Counter (TIMER) TIMER peripherals keep track of timing, count events, generate PWM outputs and trigger timed actions in other peripherals through the Peripheral Reflex System (PRS). The core of each TIMER is a 16-bit or 32-bit counter with up to 3 compare/capture channels. Each channel is configurable in one of three modes. In capture mode, the counter state is stored in a buffer at a selected input event. In compare mode, the channel output reflects the comparison of the counter to a programmed threshold value. In PWM mode, the TIMER supports generation of pulse-width modulation (PWM) outputs of arbitrary waveforms defined by the sequence of values written to the compare registers. In addition some timers offer dead-time insertion. See 3.13 Configuration Summary for information on the feature set of each timer. #### 3.5.2 Low Energy Timer (LETIMER) The unique LETIMER is a 24-bit timer that is available in energy mode EM0 Active, EM1 Sleep, EM2 Deep Sleep, and EM3 Stop. This allows it to be used for timing and output generation when most of the device is powered down, allowing simple tasks to be performed while the power consumption of the system is kept at an absolute minimum. The LETIMER can be used to output a variety of waveforms with minimal software intervention. The LETIMER is connected to the Peripheral Reflex System (PRS), and can be configured to start counting on compare matches from other peripherals such as the Real Time Clock. ### 3.5.3 System Real Time Clock with Capture (SYSRTC) The System Real Time Clock (SYSRTC) is a 32-bit counter providing timekeeping down to EM3. The SYSRTC can be clocked by any of the on-board low-frequency oscillators, and it is capable of providing system wake-up at user defined intervals. #### 3.5.4 Back-Up Real Time Counter (BURTC) The Back-Up Real Time Counter (BURTC) is a 32-bit counter providing timekeeping in all energy modes, including EM4. The BURTC can be clocked by any of the on-board low-frequency oscillators, and it is capable of providing system wake-up at user-defined intervals. #### 3.5.5 Watchdog Timer (WDOG) The watchdog timer can act both as an independent watchdog or as a watchdog synchronous with the CPU clock. It has windowed monitoring capabilities, and can generate a reset or different interrupts depending on the failure mode of the system. The watchdog can also monitor autonomous systems driven by the Peripheral Reflex System (PRS). #### 3.6 Communications and Other Digital Peripherals #### 3.6.1 Universal Synchronous/Asynchronous Receiver/Transmitter (USART) The Universal Synchronous/Asynchronous Receiver/Transmitter is a flexible serial I/O module. It supports full duplex asynchronous UART communication with hardware flow control as well as RS-485, SPI, MicroWire and 3-wire. It can also interface with devices supporting: - · ISO7816 SmartCards - IrDA - I<sup>2</sup>S ## 3.6.2 Enhanced Universal Synchronous/Asynchronous Receiver/Transmitter (EUSART) The Enhanced Universal Synchronous/Asynchronous Receiver/Transmitter supports full duplex asynchronous UART communication with hardware flow control, RS-485, and IrDA support. The EUSART also supports high-speed SPI. In EM0 and EM1 the EUSART provides a high-speed, buffered communication interface. When routed to GPIO ports A or B, the EUSART0 may also be used in a low-energy mode and operate in EM2. A 32.768 kHz clock source allows full duplex UART communication up to 9600 baud. EUSART0 can also act as a SPI secondary device in EM2 and EM3, and wake the system when data is received from an external bus controller. ## 3.6.3 Inter-Integrated Circuit Interface (I<sup>2</sup>C) The I<sup>2</sup>C module provides an interface between the MCU and a serial I<sup>2</sup>C bus. It is capable of acting as a main or secondary interface and supports multi-drop buses. Standard-mode, fast-mode and fast-mode plus speeds are supported, allowing transmission rates from 10 kbit/s up to 1 Mbit/s. Bus arbitration and timeouts are also available, allowing implementation of an SMBus-compliant system. The interface provided to software by the I<sup>2</sup>C module allows precise timing control of the transmission process and highly automated transfers. Automatic recognition of addresses is provided in active and low energy modes. Note that not all instances of I<sup>2</sup>C are available in all energy modes. #### 3.6.4 Peripheral Reflex System (PRS) The Peripheral Reflex System provides a communication network between different peripheral modules without software involvement. Peripheral modules producing Reflex signals are called producers. The PRS routes Reflex signals from producers to consumer peripherals which in turn perform actions in response. Edge triggers and other functionality such as simple logic operations (AND, OR, NOT) can be applied by the PRS to the signals. The PRS allows peripherals to act autonomously without waking the MCU core, saving power. #### 3.6.5 Low Energy Sensor Interface (LESENSE) The Low Energy Sensor Interface LESENSE<sup>TM</sup> is a highly configurable sensor interface with support for up to 16 individually configurable sensors. By controlling the analog comparators, ADC, and DAC, LESENSE is capable of supporting a wide range of sensors and measurement schemes, and can for instance measure LC sensors, resistive sensors and capacitive sensors. LESENSE also includes a programmable finite state machine which enables simple processing of measurement results without CPU intervention. LESENSE is available in energy mode EM2, in addition to EM0 and EM1, making it ideal for sensor monitoring in applications with a strict energy budget. #### 3.7 Secure Vault Features A dedicated hardware secure engine containing its own CPU enables the Secure Vault functions. It isolates cryptographic functions and data from the host Cortex-M33 core, and provides several additional security features. The EFM32PG23 family includes devices with Secure Vault High and Secure Vault Mid capabilities, which are summarized in the table below. **Table 3.1. Secure Vault Features** | Feature | Secure Vault Mid | Secure Vault High | |---------------------------------------------------------|-----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------| | True Random Number Generator (TRNG) | Yes | Yes | | Secure Boot with Root of Trust and Secure Loader (RTSL) | Yes | Yes | | Secure Debug with Lock/Unlock | Yes | Yes | | DPA Countermeasures | Yes | Yes | | Anti-Tamper | | Yes | | Secure Attestation | | Yes | | Secure Key Management | | Yes | | Symmetric Encryption | AES 128 / 192 / 256 bit ECB, CTR, CBC, CFB, CCM, GCM, CBC-MAC, and GMAC | AES 128 / 192 / 256 bit ECB, CTR, CBC, CFB, CCM, GCM, CBC-MAC, and GMAC ChaCha20 | | Public Key Encryption - ECDSA / ECDH / EdDSA | • p192 and p256 | <ul><li>p192, p256, p384 and p521</li><li>Curve25519 (ECDH)</li><li>Ed25519 (EdDSA)</li></ul> | | Key Derivation | ECJ-PAKE p192 and p256 | <ul><li>ECJ-PAKE p192, p256, p384, and p521</li><li>PBKDF2</li><li>HKDF</li></ul> | | Hashes | • SHA-1<br>• SHA-2/256 | SHA-1 SHA-2 256, 384, and 512 Poly1305 | ### 3.7.1 Secure Boot with Root of Trust and Secure Loader (RTSL) The Secure Boot with RTSL authenticates a chain of trusted firmware that begins from an immutable memory (ROM). It prevents malware injection, prevents rollback, ensures that only authentic firmware is executed, and protects Over The Air updates. For more information about this feature, see AN1218: Series 2 Secure Boot with RTSL. #### 3.7.2 Cryptographic Accelerator The Cryptographic Accelerator is an autonomous hardware accelerator with Differential Power Analysis (DPA) countermeasures to protect keys. It supports AES encryption and decryption with 128/192/256-bit keys, ChaCha20 encryption, and Elliptic Curve Cryptography (ECC) to support public key operations, and hashes. Supported block cipher modes of operation for AES include: - ECB (Electronic Code Book) - CTR (Counter Mode) - CBC (Cipher Block Chaining) - CFB (Cipher Feedback) - GCM (Galois Counter Mode) - CCM (Counter with CBC-MAC) - CBC-MAC (Cipher Block Chaining Message Authentication Code) - GMAC (Galois Message Authentication Code) The Cryptographic Accelerator accelerates Elliptical Curve Cryptography and supports the NIST (National Institute of Standards and Technology) recommended curves including P-192, P-256, P-384, and P-521 for ECDH (Elliptic Curve Diffie-Hellman) key derivation. and ECDSA (Elliptic Curve Digital Signature Algorithm) sign and verify operations. Also supported is the non-NIST Curve25519 for ECDH and Ed25519 for EdDSA (Edwards-curve Digital Signature Algorithm) sign and verify operations. Secure Vault also supports ECJ-PAKE (Elliptic Curve variant of Password Authenticated Key Exchange by Juggling) and PBKDF2 (Password-Based Key Derivation Function 2). Supported hashes include SHA-1, SHA-2/256/384/512 and Poly1305. This implementation provides a fast and energy efficient solution to state of the art cryptographic needs. #### 3.7.3 True Random Number Generator The True Random Number Generator module is a non-deterministic random number generator that harvests entropy from a thermal energy source. It includes start-up health tests for the entropy source as required by NIST SP800-90B and AIS-31 as well as online health tests required for NIST SP800-90C. The TRNG is suitable for periodically generating entropy to seed an approved pseudo random number generator. ### 3.7.4 Secure Debug with Lock/Unlock For obvious security reasons, it is critical for a product to have its debug interface locked before being released in the field. In addition, Secure Vault High also provides a secure debug unlock function that allows authenticated access based on public key cryptography. This functionality is particularly useful for supporting failure analysis while maintaining confidentiality of IP and sensitive enduser data. For more information about this feature, see AN1190: Series 2 Secure Debug. #### 3.7.5 DPA Countermeasures The AES and ECC accelerators have Differential Power Analysis (DPA) countermeasures support. This makes it very expensive from a time and effort standpoint to use DPA to recover secret keys. #### 3.7.6 Secure Key Management with PUF Key material in Secure Vault High products is protected by "key wrapping" with a standardized symmetric encryption mechanism. This method has the advantage of protecting a virtually unlimited number of keys, limited only by the storage that is accessible by the Cortex-M33, which includes off-chip storage as well. The symmetric key used for this wrapping and unwrapping must be highly secure because it can expose all other key materials in the system. The Secure Vault Key Management system uses a Physically Unclonable Function (PUF) to generate a persistent device-unique seed key on power up to dynamically generate this critical wrapping/unwrapping key which is only visible to the AES encryption engine and is not retained when the device loses power. #### 3.7.7 Anti-Tamper Secure Vault High devices provide internal tampers monitoring the system such as voltage, temperature, and electromagnetic pulses as well as detecting tamper of the security sub-system itself. Additionally, 8 external configurable tamper pins support external tamper sources, such as case tamper switches. For each tamper event, the user is able to select the severity of the tamper response ranging from an interrupt, to a reset, to destroying the PUF reconstruction data which will make all protected key materials un-recoverable and effectively render the device inoperable. The tamper system also has an internal resettable event counter with programmable trigger threshold and refresh periods to mitigate false positive tamper events. For more information about this feature, see AN1247: Anti-Tamper Protection Configuration and Use. #### 3.7.8 Secure Attestation Secure Vault High products support Secure Attestation, which begins with a secure identity that is created during the Silicon Labs manufacturing process. During device production, each device generates its own public/private keypair and securely stores the wrapped private key into immutable OTP memory and this key never leaves the device. The corresponding public key is extracted from the device and inserted into a binary DER-encoded X.509 device certificate, which is signed into a Silicon Labs CA chain and then programmed back into the chip into an immutable OTP memory. The secure identity can be used to authenticate the chip at any time in the life of the product. The production certification chain can be requested remotely from the product. This certification chain can be used to verify that the device was authentically produced by Silicon Labs. The device unique public key is also bound to the device certificate in the certification chain. A challenge can be sent to the chip at any point in time to be signed by the device private key. The public key in the device certificate can then be used to verify the challenge response, proving that the device has access to the securely-stored private key, which prevents counterfeit products or impersonation attacks. For more information about this feature, see AN1268: Authenticating Silicon Labs Devices Using Device Certificates. #### 3.8 Analog #### 3.8.1 Analog to Digital Converter (IADC) The IADC is a hybrid architecture combining techniques from both SAR and Delta-Sigma style converters. Flexible controls allow fine-tuned performance and speed to meet the needs of a wide variety of applications. Hardware oversampling reduces system-level noise over multiple front-end samples. The IADC includes integrated voltage reference options. Inputs are selectable from a wide range of sources, including pins configurable as either single-ended or differential. The IADC supports three operational modes: - Normal Mode (all devices): Flexible speed and performance, 12-16 bits output resolution - 11.7 bits ENOB performance at 1 Msps (OSR = 2) - 14.3 bits ENOB performance at 76.9 ksps (OSR = 32) - High Speed Mode (select devices): Doubles output speed of Normal mode with similar performance, 12-16 bits output resolution - 11.7 bits ENOB performance at 2 Msps (OSR = 2) - 14.3 bits ENOB performance at 153.8 ksps (OSR = 32) - · High Accuracy Mode (select devices): Optimized for low-rate, high performance applications, with 20 bit output resolution - 16 bits ENOB performance at 3.8 ksps (OSR = 256) - 15 bits ENOB performance at 15.3 ksps (OSR = 64) ## 3.8.2 Analog Comparator (ACMP) The Analog Comparator is used to compare the voltage of two analog inputs, with a digital output indicating which input voltage is higher. Inputs are selected from among internal references and external pins. The tradeoff between response time and current consumption is configurable by software. Two 6-bit reference dividers allow for a wide range of internally-programmable reference sources. The ACMP can also be used to monitor the supply voltage. An interrupt can be generated when the supply falls below or rises above the programmable threshold. ## 3.8.3 Digital to Analog Converter (VDAC) The Digital to Analog Converter (VDAC) can convert a digital value to an analog output voltage. The VDAC is a fully differential, 500 ksps, 12-bit converter. The opamps are used in conjunction with the VDAC, to provide output buffering. One opamp is used per singleended channel, or two opamps are used to provide differential outputs. The VDAC may be used for a number of different applications such as sensor interfaces or sound output. The VDAC can generate high-resolution analog signals while the MCU is operating at low frequencies and with low total power consumption. Using DMA and a timer, the VDAC can be used to generate waveforms without any CPU intervention. The VDAC is available in all energy modes down to and including EM3. #### 3.8.4 Liquid Crystal Display Driver (LCD) The LCD driver is capable of driving a segmented LCD with up to 4x20 segments. A voltage boost function enables it to provide the LCD with higher voltage than the supply voltage for the device. A patented charge redistribution driver can reduce the LCD peripheral supply current by up to 40%. In addition, an animation feature can run custom animations on the LCD without any CPU intervention. The LCD driver can also remain active even in Energy Mode 2 and provides a Frame Counter interrupt that can wake-up the device on a regular basis for updating data. #### 3.9 Power The EFM32PG23 has an Energy Management Unit (EMU) and efficient integrated regulators to generate internal supply voltages. Only a single external supply voltage is required, from which all internal voltages are created. An optional integrated DC-DC buck regulator can be utilized to further reduce the current consumption. The DC-DC regulator requires one external inductor and one external capacitor. The EFM32PG23 device family includes support for internal supply voltage scaling, as well as two different power domains groups for peripherals. These enhancements allow for further supply current reductions and lower overall power consumption. #### 3.9.1 Energy Management Unit (EMU) The Energy Management Unit manages transitions of energy modes in the device. Each energy mode defines which peripherals and features are available and the amount of current the device consumes. The EMU can also be used to implement system-wide voltage scaling and turn off the power to unused RAM blocks to optimize the energy consumption in the target application. The DC-DC regulator operation is tightly integrated with the EMU. ## 3.9.2 Voltage Scaling The EFM32PG23 supports supply voltage scaling for the LDO powering DECOUPLE, with independent selections for EM0 / EM1 and EM2 / EM3. Voltage scaling helps to optimize the energy efficiency of the system by operating at lower voltages when possible. The EM0 / EM1 voltage scaling level defaults to VSCALE2, which allows the core to operate in active mode at full speed. The intermediate level, VSCALE1, allows operation in EM0 and EM1 at up to 40 MHz. The lowest level, VSCALE0, can be used to conserve power further in EM2 and EM3. The EMU will automatically switch the target voltage scaling level when transitioning between energy modes. #### 3.9.3 DC-DC Converter The DC-DC buck converter covers a wide range of load currents, provides high efficiency in energy modes EM0, EM1, EM2 and EM3, and can supply up to 60 mA for device operation. An on-chip supply-monitor signals when the supply voltage is low to allow bypass of the regulator via programmable software interrupt. It employs soft switching at boot and DCDC regulating-to-bypass transitions to limit the max supply slew-rate and mitigate inrush current. #### 3.9.4 Power Domains Peripherals may exist on several independent power domains which are powered down to minimize supply current when not in use. Power domains are managed automatically by the EMU. The lowest-energy power domain is the "high-voltage" power domain (PDHV), which supports extremely low-energy infrastructure and peripherals. Circuits powered from PDHV are always on and available in all energy modes down to EM4. The next power domain is the low power domain (PD0), which is further divided to power subsets of peripherals. All PD0 power domains are shut down in EM4. Circuits powered from PD0 power domains may be available in EM0, EM1, EM2, and EM3. Low power domain A (PD0A) is the base power domain for EM2 and EM3 and will always remain on in EM0-EM3. It powers the most commonly-used EM2 and EM3-capable peripherals and infrastructure required to operate in EM2 and EM3. Auxiliary PD0 power domains (PD0B, PD0C, PD0D, PD0E) power additional EM2 and EM3-capable peripherals on demand. If any peripherals on one of the auxiliary power domains is enabled, that power domain will be active in EM2 and EM3. Otherwise, the auxiliary PD0 power domains will be shut down to reduce current. Note: Power domain PD0E is also turned on when peripherals on PD0B, PD0C, or PD0D are used. The active power domain (PD1) powers the rest of the device circuitry, including the CPU core and EM0 / EM1 peripherals. PD1 is always powered on in EM0 and EM1. PD1 is always shut down in EM2, EM3, and EM4. Table 3.2 Peripheral Power Subdomains on page 16 shows the peripherals on the PDHV and PD0x domains. Any peripheral not listed is on PD1. Always On in EM2/EM3 Selectively On in EM2/3 PDHV<sup>1</sup> PD0A PD0B<sup>2</sup> PD0C<sup>2</sup> $PD0D^2$ PD0E **LFRCO SYSRTC** LETIMER0 HFRCOEM23 **DEBUG GPIO KEYSCAN** LFXO **FSRCO** IADC0 **HFXO** WDOG0 **BURTC** LCD PCNT0 WDOG1 **PRS ULFRCO** ACMP0 **EUSART0** ACMP1 12C0 **LESENSE** VDAC0 **Table 3.2. Peripheral Power Subdomains** #### Note: - 1. Peripherals on PDHV are also available in EM4. - 2. If any of PD0B, PD0C, or PD0D are enabled, PD0E will also be automatically enabled. #### 3.10 Reset Management Unit (RMU) The RMU is responsible for handling reset of the EFM32PG23. A wide range of reset sources are available, including several power supply monitors, pin reset, software controlled reset, core lockup reset, and watchdog reset. #### 3.11 Core and Memory #### 3.11.1 Processor Core The ARM Cortex-M processor includes a 32-bit RISC processor integrating the following features and tasks in the system: - ARM Cortex-M33 RISC processor achieving 1.50 Dhrystone MIPS/MHz - · ARM TrustZone security technology - · Embedded Trace Macrocell (ETM) for real-time trace and debug - Up to 512 kB flash program memory - · Up to 64 kB RAM data memory - · Configuration and event handling of all modules - 2-pin Serial-Wire debug interface ## 3.11.2 Memory System Controller (MSC) The Memory System Controller (MSC) is the program memory unit of the microcontroller. The flash memory is readable and writable from both the Cortex-M33 and LDMA. In addition to the main flash array where Program code is normally written the MSC also provides an Information block where additional information such as special user information or flash-lock bits are stored. There is also a read-only page in the information block containing system and device calibration data. Read and write operations are supported in energy modes EM0 Active and EM1 Sleep. #### 3.11.3 Linked Direct Memory Access Controller (LDMA) The Linked Direct Memory Access (LDMA) controller allows the system to perform memory operations independently of software. This reduces both energy consumption and software workload. The LDMA allows operations to be linked together and staged, enabling sophisticated operations to be implemented. ## 3.12 Memory Map The EFM32PG23 memory map is shown in the figures below. RAM and flash sizes are for the largest memory configuration. Figure 3.2. EFM32PG23 Memory Map — Core Peripherals and Code Space ## 3.13 Configuration Summary The features of the EFM32PG23 are a subset of the feature set described in the device reference manual. The table below describes device specific implementation of the features. Remaining modules support full configuration. **Table 3.3. Configuration Summary** | Module | Lowest Energy Mode | Configuration | |----------|-------------------------------------------------------------|--------------------------| | I2C0 | EM2/EM3 <sup>1</sup> | | | I2C1 | EM1 | | | IADC0 | EM2/EM3 | | | LETIMER0 | EM2/EM3 <sup>1</sup> | | | TIMER0 | EM1 | 32-bit, 3-channels, +DTI | | TIMER1 | EM1 | 16-bit, 3-channels, +DTI | | TIMER2 | EM1 | 16-bit, 3-channels, +DTI | | TIMER3 | EM1 | 16-bit, 3-channels, +DTI | | TIMER4 | EM1 | 16-bit, 3-channels, +DTI | | EUSART0 | EM1 - Full high-speed operation, all modes | | | | EM2 <sup>1</sup> - Low-energy UART operation, 9600 Baud | | | | EM2 or EM3 <sup>1</sup> - Low-energy SPI secondary receiver | | | EUSART1 | EM1 - Full high-speed operation | | | EUSART2 | EM1 - Full high-speed operation | | | USART0 | EM1 | +IrDA, +I2S, +SmartCard | | Nata | | | <sup>1.</sup> EM2 and EM3 operation is only supported for digital peripheral I/O on Port A and Port B. All GPIO ports support digital peripheral operation in EM0 and EM1. ## 4. Electrical Specifications #### 4.1 Electrical Characteristics All electrical parameters in all tables are specified under the following conditions, unless stated otherwise: - Typical values are based on T<sub>A</sub>=25 °C and all supplies at 3.3 V, by production test and/or technology characterization. - Minimum and maximum values represent the worst conditions across supply voltage, process variation, and operating temperature, unless stated otherwise. #### **Power Supply Pin Dependencies** Due to on-chip circuitry (e.g., diodes), some EFM32 power supply pins have a dependent relationship with one or more other power supply pins. These internal relationships between the external voltages applied to the various EFM32 supply pins are defined below. Exceeding the below constraints can result in damage to the device and/or increased current draw. - · VREGVDD and DVDD - In systems using the DCDC converter, DVDD (the buck converter output) should not be driven externally and VREGVDD (the buck converter input) must be greater than DVDD (VREGVDD ≥ DVDD) - In systems not using the DCDC converter, DVDD must be shorted to VREGVDD on the PCB (VREGVDD = DVDD) - DVDD ≥ DECOUPLE - AVDD, IOVDD: No dependency with each other or any other supply pin. Additional leakage may occur if DVDD remains unpowered with power applied to these supplies. #### 4.2 Absolute Maximum Ratings Stresses above those listed below may cause permanent damage to the device. This is a stress rating only and functional operation of the devices at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. For more information on the available quality and reliability data, see the Quality and Reliability Monitor Report at <a href="https://www.silabs.com/about-us/corporate-responsibility/commitment-to-quality">https://www.silabs.com/about-us/corporate-responsibility/commitment-to-quality</a>. **Table 4.1. Absolute Maximum Ratings** | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------------|------------------------|----------------|------|-----|--------------------------|--------| | Storage temperature range | T <sub>STG</sub> | | -50 | _ | +150 | °C | | Voltage on any supply pin | $V_{DDMAX}$ | | -0.3 | _ | 3.8 | V | | Junction temperature | T <sub>JMAX</sub> | -I grade | _ | _ | +125 | °C | | Voltage ramp rate on any supply pin | V <sub>DDRAMPMAX</sub> | | _ | _ | 1.0 | V / µs | | Voltage on HFXO pins | V <sub>HFXOPIN</sub> | | -0.3 | _ | 1.2 | V | | DC voltage on any GPIO pin <sup>1</sup> | V <sub>DIGPIN</sub> | | -0.3 | _ | V <sub>IOVDD</sub> + 0.3 | V | | DC voltage on RESETn pin <sup>2</sup> | V <sub>RESETn</sub> | | -0.3 | _ | 3.8 | V | | Total current into VDD power lines | I <sub>VDDMAX</sub> | Source | _ | _ | 200 | mA | | Total current into VSS ground lines | I <sub>VSSMAX</sub> | Sink | _ | _ | 200 | mA | | Current per I/O pin | I <sub>IOMAX</sub> | Sink | _ | _ | 50 | mA | | | | Source | _ | _ | 50 | mA | | Current for all I/O pins | I <sub>IOALLMAX</sub> | Sink | | _ | 200 | mA | | | | Source | _ | _ | 200 | mA | - 1. When operating as an LCD driver, the output voltage on a GPIO may safely exceed this specification. The pin output voltage may be up to 3.8 V in this case. - 2. The RESETn pin has a pull-up device to the DVDD supply. For minimum leakage, RESETn should not exceed the voltage at DVDD. ## 4.3 General Operating Conditions **Table 4.2. General Operating Conditions** | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------|--------------------------|-------------------------------------------------------------------|------|-----|------|------| | Operating ambient temperature range | T <sub>A</sub> | -I temperature grade <sup>1</sup> | -40 | _ | +125 | °C | | DVDD supply voltage | V <sub>DVDD</sub> | EM0/1 | 1.71 | 3.3 | 3.8 | V | | | | EM2/3/4 <sup>2</sup> | 1.71 | 3.3 | 3.8 | V | | AVDD supply voltage | V <sub>AVDD</sub> | | 1.71 | 3.3 | 3.8 | V | | IOVDD operating supply voltage | V <sub>IOVDD</sub> | | 1.71 | 3.3 | 3.8 | V | | VREGVDD operating supply | V <sub>VREGVDD</sub> | DCDC in regulation | 2.2 | 3.3 | 3.8 | V | | voltage | | DCDC in bypass 60 mA load | 1.8 | 3.3 | 3.8 | V | | | | DCDC not in use. DVDD externally shorted to VREGVDD | 1.71 | 3.3 | 3.8 | V | | DECOUPLE output capacitor <sup>3</sup> | C <sub>DECOUPLE</sub> | 1.0 µF ± 10% X8L capacitor used for performance characterization. | 0.75 | 1.0 | 2.75 | μF | | HCLK and SYSCLK frequen- | f <sub>HCLK</sub> | VSCALE2, MODE = WS1 | _ | _ | 80 | MHz | | су | | VSCALE2, MODE = WS0 | _ | _ | 40 | MHz | | | | VSCALE1, MODE = WS0 | _ | _ | 40 | MHz | | PCLK frequency | f <sub>PCLK</sub> | VSCALE2 or VSCALE1 | _ | _ | 40 | MHz | | EM01 Group A clock fre- | f <sub>EM01GRPACLK</sub> | VSCALE2 | _ | _ | 80 | MHz | | quency | | VSCALE1 | _ | _ | 40 | MHz | | EM01 Group C clock fre- | f <sub>EM01GRPCCLK</sub> | VSCALE2 | _ | _ | 80 | MHz | | quency | | VSCALE1 | _ | _ | 40 | MHz | | External Clock Input | f <sub>CLKIN</sub> | VSCALE2 or VSCALE1 | _ | _ | 40 | MHz | | DPLL Reference Clock | f <sub>DPLLREFCLK</sub> | VSCALE2 or VSCALE1 | _ | _ | 40 | MHz | - 1. The device may operate continuously at the maximum allowable ambient $T_A$ rating as long as the absolute maximum $T_{JMAX}$ is not exceeded. For an application with significant power dissipation, the allowable $T_A$ may be lower than the maximum $T_A$ rating. $T_A = T_{JMAX}$ (THETA<sub>JA</sub> x PowerDissipation). Refer to the Absolute Maximum Ratings table and the Thermal Characteristics table for $T_{JMAX}$ and THETA<sub>JA</sub>. - 2. The DVDD supply is monitored by the DVDD BOD in EM0/1 and the LE DVDD BOD in EM2/3/4. - 3. The system designer should consult the characteristic specs of the capacitor used on DECOUPLE to ensure its capacitance value stays within the specified bounds across temperature and DC bias. ## 4.4 DC-DC Converter Test conditions: $L_{DCDC}$ = 2.2 $\mu$ H (Samsung CIG22H2R2MNE), $C_{DCDC}$ = 4.7 $\mu$ F (TDK CGA5L3X8R1C475K160AB), $V_{VREGVDD}$ = 3.3 V, $V_{OUT}$ = 1.8 V, IPKVAL in EM0/1 modes is set to 150 mA, and in EM2/3 modes is set to 90 mA, unless otherwise indicated. Table 4.3. DC-DC Converter | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------|----------------------|-------------------------------------------------------------------------------|-------------------|-------|-----|-------| | Input voltage range at VREGVDD pin | V <sub>VREGVDD</sub> | DCDC in regulation, I <sub>LOAD</sub> = 60 mA, EM0/EM1 mode | 2.2 | _ | 3.8 | V | | | | DCDC in regulation, I <sub>LOAD</sub> = 5<br>mA, EM0/EM1 or EM2/EM3 mode | 1.8 | _ | 3.8 | V | | | | Bypass Mode, I <sub>LOAD</sub> ≤ 60 mA | 1.8 | _ | 3.8 | V | | Regulated output voltage | V <sub>OUT</sub> | | _ | 1.8 | _ | V | | Regulation DC accuracy | ACC <sub>DC</sub> | V <sub>VREGVDD</sub> ≥ 2.2 V, Steady state in EM0/EM1 mode or EM2/EM3 mode | -2.5 | _ | 4.0 | % | | Regulation total accuracy | ACC <sub>TOT</sub> | All error sources (including DC errors, overshoot, undershoot) | -5 | _ | 7 | % | | Steady-state output ripple | V <sub>R</sub> | I <sub>LOAD</sub> = 20 mA in EM0/EM1 mode | _ | 12 | _ | mVpp | | DC line regulation | V <sub>REG</sub> | I <sub>LOAD</sub> = 60 mA in EM0/EM1<br>mode, V <sub>VREGVDD</sub> ≥ 2.2 V | _ | -2.6 | _ | mV/V | | Efficiency | EFF | Load current between 100 µA and 60 mA in EM0/EM1 mode | _ | 90 | _ | % | | | | Load current between 10 µA and 5 mA in EM2/EM3 mode | _ | 89 | _ | % | | DC load regulation | I <sub>REG</sub> | Load current between 100 μA and 60 mA in EM0/EM1 mode | _ | -0.08 | | mV/mA | | Output load current | I <sub>LOAD</sub> | EM0/EM1 mode, DCDC in regulation | _ | _ | 60 | mA | | | | EM2/EM3 mode, DCDC in regulation | _ | _ | 5 | mA | | | | Bypass mode, 1.8 V ≤ V <sub>VREGVDD</sub> ≤ 3.8 V | _ | _ | 60 | mA | | Nominal output capacitor | C <sub>DCDC</sub> | 4.7 μF ± 10% X7R capacitor used for performance characterization <sup>1</sup> | _ | 4.7 | 10 | μF | | Nominal inductor | L <sub>DCDC</sub> | ± 20% tolerance | _ | 2.2 | _ | μH | | Nominal input capacitor | C <sub>IN</sub> | | C <sub>DCDC</sub> | _ | _ | μF | | Resistance in bypass mode | R <sub>BYP</sub> | Bypass switch from VREGVDD to DVDD, V <sub>VREGVDD</sub> = 1.8 V | _ | 0.45 | 0.8 | Ω | | | | Powertrain PFET switch from VREGVDD to VREGSW, V <sub>VREGVDD</sub> = 1.8 V | _ | 0.6 | 0.9 | Ω | | Supply monitor threshold programming range | V <sub>CMP_RNG</sub> | Programmable in 0.1 V steps | 2 | _ | 2.3 | V | | Supply monitor threshold accuracy | V <sub>CMP_ACC</sub> | Supply falling edge trip point | -5 | _ | 5 | % | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------|------------------------|---------------------------------------------------------------------------------------|-----|-----|-----|------| | Supply monitor threshold hysteresis | V <sub>CMP_HYST</sub> | Positive hysteresis on the supply rising edge referred to the falling edge trip point | _ | 4 | _ | % | | Supply monitor response time | t <sub>CMP_DELAY</sub> | Supply falling edge at -100 mV / µs | _ | 0.6 | _ | μs | #### Note: 1. TDK CGA5L3X8R1C475K160AB used for performance characterization. Actual capacitor values can be significantly de-rated from their specified nominal value by the rated tolerance, as well as the application's AC voltage, DC bias, and temperature. The minimum capacitance counting all error sources should be no less than 3.6 µF. ## 4.5 Thermal Characteristics **Table 4.4. Thermal Characteristics** | Package | Board | Parameter | Symbol | Test Condition | Value | Unit | |------------------|-------------------------------|--------------------------------------------|-----------------|----------------------------------------------------------------------------------------------------------------|-------|------| | 40QFN<br>(5x5mm) | JEDEC - High<br>Thermal Cond. | Thermal Resistance, Junction to Ambient | Θ <sub>JA</sub> | Still Air | 29.2 | °C/W | | | (2s2p) <sup>1</sup> | Thermal Resistance, Junction to Board | ΘЈВ | | 15.2 | °C/W | | | | Thermal Resistance, Junction to Top Center | $\Psi_{ m JT}$ | | 0.3 | °C/W | | | | Thermal Resistance, Junction to Board | $\Psi_{JB}$ | | 11.2 | °C/W | | | No Board | Thermal Resistance, Junction to Case | Θ <sub>JC</sub> | Temperature controlled heat sink on top of package, all other sides of package insulated to prevent heat flow. | 24.6 | °C/W | | 48QFN<br>(6x6mm) | JEDEC - High<br>Thermal Cond. | Thermal Resistance, Junction to Ambient | Θ <sub>JA</sub> | Still Air | 27.7 | °C/W | | | (2s2p) <sup>1</sup> | Thermal Resistance, Junction to Board | ΘЈВ | | 14.6 | °C/W | | | | Thermal Resistance, Junction to Top Center | $\Psi_{JT}$ | | 0.69 | °C/W | | | | Thermal Resistance, Junction to Board | $\Psi_{JB}$ | | 11.85 | °C/W | | | No Board | Thermal Resistance, Junction to Case | ΘЈС | Temperature controlled heat sink on top of package, all other sides of package insulated to prevent heat flow. | 23.0 | °C/W | ## Note: 1. Based on 4 layer PCB with dimension 3" x 4.5", PCB Thickness of 1.6 mm, per JEDEC. PCB Center Land with 9 Via to top internal plane of PCB. ## 4.6 Current Consumption ## 4.6.1 MCU current consumption using DC-DC at 3.3 V input Unless otherwise indicated, typical conditions are: VREGVDD = 3.3 V. AVDD = DVDD = IOVDD = RFVDD = 1.8 V from DCDC. Voltage scaling level = VSCALE1. $T_A$ = $25 \,^{\circ}$ C. Minimum and maximum values in this table represent the worst conditions across process variation at $T_A$ = $25 \,^{\circ}$ C. Table 4.5. MCU current consumption using DC-DC at 3.3 V input | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------------------------------|---------------------|-------------------------------------------------------------------|-----|------|-----|--------| | Current consumption in EM0 mode with all peripherals dis- | I <sub>ACTIVE</sub> | 80 MHz HFRCO, CPU running<br>Prime from flash, VSCALE2 | _ | 23 | _ | μΑ/MHz | | abled | | 80 MHz HFRCO, CPU running while loop from flash, VSCALE2 | _ | 21 | _ | μΑ/MHz | | | | 80 MHz HFRCO, CPU running<br>CoreMark loop from flash,<br>VSCALE2 | _ | 31 | _ | μA/MHz | | | | 39 MHz crystal, CPU running Prime from flash | _ | 27 | _ | μA/MHz | | | | 39 MHz crystal, CPU running while loop from flash | _ | 26 | _ | μΑ/MHz | | | | 39 MHz crystal, CPU running<br>CoreMark loop from flash | _ | 36 | _ | μΑ/MHz | | | | 38 MHz HFRCO, CPU running while loop from flash | _ | 22 | _ | μΑ/MHz | | | | 26 MHz HFRCO, CPU running while loop from flash | _ | 24 | _ | μΑ/MHz | | | | 16 MHz HFRCO, CPU running while loop from flash | _ | 29 | _ | μΑ/MHz | | | | 1 MHz HFRCO, CPU running while loop from flash | _ | 206 | _ | μΑ/MHz | | Current consumption in EM1 | I <sub>EM1</sub> | 80 MHz HFRCO, VSCALE2 | _ | 11 | _ | µA/MHz | | mode with all peripherals disabled | | 39 MHz crystal | _ | 18 | _ | µA/MHz | | | | 38 MHz HFRCO | _ | 14 | _ | µA/MHz | | | | 26 MHz HFRCO | _ | 16 | _ | µA/MHz | | | | 16 MHz HFRCO | _ | 21 | _ | µA/MHz | | | | 1 MHz HFRCO | _ | 197 | _ | µA/MHz | | Current consumption in EM2 mode, VSCALE0 | I <sub>EM2_VS</sub> | 64 kB RAM retention, RTC running from LFXO | _ | 1.33 | _ | μА | | | | 64 kB RAM retention, RTC running from LFRCO | _ | 1.33 | _ | μА | | | | 16 kB RAM retention, RTC running from LFRCO | _ | 1.03 | _ | μА | | | | 16 kB RAM retention, RTC running from LFXO | _ | 1.03 | _ | μА | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------------|-----------------------|----------------------------------------------|-----|------|-----|------| | Current consumption in EM3 mode, VSCALE0 | I <sub>EM3_VS</sub> | 64 kB RAM retention, RTC running from ULFRCO | _ | 1.16 | _ | μА | | | | 16 kB RAM retention, RTC running from ULFRCO | _ | 0.86 | _ | μА | | Current consumption for retained RAM bank in EM2 or EM3 | I <sub>RAM</sub> | Per 16 kB RAM bank | _ | 0.1 | _ | μА | | Additional current in EM2 or EM3 when any peripheral in PD0B is enabled <sup>1</sup> | I <sub>PD0B_</sub> vs | | _ | 0.85 | _ | μА | | Additional current in EM2 or EM3 when any peripheral in PD0C is enabled <sup>1</sup> | I <sub>PD0C_</sub> vs | | _ | 0.13 | _ | μА | | Additional current in EM2 or EM3 when any peripheral in PD0D is enabled <sup>1</sup> | I <sub>PD0D_</sub> vs | | _ | 0.98 | _ | μА | | Additional current in EM2 or EM3 when any peripheral in PD0E is enabled <sup>1</sup> | IPD0E_VS | | _ | 0.06 | _ | μА | <sup>1.</sup> Extra current consumed by power domain. Does not include current associated with the enabled peripherals. See 3.9.4 Power Domains for a list of the peripherals in each power domain. Note that if the PD0B, PD0C, or PD0D domains are enabled, PD0E will also automatically be enabled. ## 4.6.2 MCU current consumption at 3.3 V Unless otherwise indicated, typical conditions are: AVDD = DVDD = RFVDD = PAVDD = VREGVDD = 3.3 V. DC-DC not used. Voltage scaling level = VSCALE1. $T_A$ = $25 \,^{\circ}$ C. Minimum and maximum values in this table represent the worst conditions across process variation at $T_A$ = $25 \,^{\circ}$ C. Table 4.6. MCU current consumption at 3.3 V | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------------------------------|---------------------|-------------------------------------------------------------------|-----|-----|------|--------| | Current consumption in EM0 mode with all peripherals dis- | I <sub>ACTIVE</sub> | 80 MHz HFRCO, CPU running<br>Prime from flash, VSCALE2 | _ | 37 | _ | μA/MHz | | abled | | 80 MHz HFRCO, CPU running while loop from flash, VSCALE2 | _ | 33 | TBD | μΑ/MHz | | | | 80 MHz HFRCO, CPU running<br>CoreMark loop from flash,<br>VSCALE2 | _ | 49 | _ | μA/MHz | | | | 39 MHz crystal, CPU running<br>Prime from flash | _ | 44 | _ | μΑ/MHz | | | | 39 MHz crystal, CPU running while loop from flash | _ | 42 | _ | μΑ/MHz | | | | 39 MHz crystal, CPU running<br>CoreMark loop from flash | _ | 58 | _ | μA/MHz | | | | 38 MHz HFRCO, CPU running while loop from flash | _ | 35 | 56 | μΑ/MHz | | | | 26 MHz HFRCO, CPU running while loop from flash | _ | 38 | _ | μΑ/MHz | | | | 16 MHz HFRCO, CPU running while loop from flash | _ | 46 | _ | μΑ/MHz | | | | 1 MHz HFRCO, CPU running while loop from flash | _ | 329 | 1100 | μΑ/MHz | | Current consumption in EM1 | I <sub>EM1</sub> | 80 MHz HFRCO, VSCALE2 | _ | 18 | TBD | μA/MHz | | mode with all peripherals disabled | | 39 MHz crystal | _ | 29 | _ | μA/MHz | | | | 38 MHz HFRCO | _ | 22 | 42 | μA/MHz | | | | 26 MHz HFRCO | _ | 25 | _ | μA/MHz | | | | 16 MHz HFRCO | _ | 33 | _ | μA/MHz | | | | 1 MHz HFRCO | _ | 315 | 1086 | μA/MHz | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------|-----|------|------|------| | Current consumption in EM2 mode, VSCALE0 | I <sub>EM2_VS</sub> | 64 kB RAM retention, RTC running from LFXO | _ | 2.1 | _ | μА | | | | 64 kB RAM retention, RTC running from LFRCO | _ | 2.1 | TBD | μA | | | | 16 kB RAM retention, RTC running from LFRCO | _ | 1.67 | _ | μА | | | | 16 kB RAM retention, RTC running from LFXO | _ | 1.68 | _ | μA | | | | 16 kB RAM retention and RTC running from LFXO, Sequencer RAM and CPU cache not retained | _ | 1.71 | _ | μA | | | | 16 kB RAM retention and RTC running from LFXO, Sequencer RAM, CPU cache, and EM0/1 peripheral states not retained | _ | 1.69 | _ | μА | | | | 16 kB RAM retention and RTC running from LFXO, Sequencer RAM, FRC RAM, CPU cache, and EM0/1 peripheral states not retained | _ | 1.62 | _ | μА | | Current consumption in EM3 mode, VSCALE0 | I <sub>EM3_VS</sub> | 64 kB RAM retention, RTC running from ULFRCO | _ | 1.75 | _ | μA | | | | 16 kB RAM retention, RTC running from ULFRCO | _ | 1.34 | TBD | μA | | Current consumption for retained RAM bank in EM2 or EM3 | I <sub>RAM</sub> | Per 16 kB RAM bank | _ | 0.14 | _ | μА | | Current consumption in EM4 | I <sub>EM4</sub> | No BURTC, no LF oscillator | _ | 0.32 | 0.65 | μA | | mode | | BURTC with LFXO | _ | 0.70 | _ | μA | | Current consumption during reset | I <sub>RST</sub> | Hard pin reset held | _ | 462 | _ | μA | | Additional current in EM2 or EM3 when any peripheral in PD0B is enabled <sup>1</sup> | I <sub>PD0B_VS</sub> | | _ | 1.37 | _ | μA | | Additional current in EM2 or EM3 when any peripheral in PD0C is enabled <sup>1</sup> | I <sub>PD0C_VS</sub> | | _ | 0.20 | _ | μA | | Additional current in EM2 or EM3 when any peripheral in PD0D is enabled <sup>1</sup> | I <sub>PD0D_</sub> vs | | _ | 1.57 | _ | μА | | Additional current in EM2 or EM3 when any peripheral in PD0E is enabled <sup>1</sup> | IPD0E_VS | | _ | 0.09 | _ | μА | ## Note: 1. Extra current consumed by power domain. Does not include current associated with the enabled peripherals. See 3.9.4 Power Domains for a list of the peripherals in each power domain. Note that if the PD0B, PD0C, or PD0D domains are enabled, PD0E will also automatically be enabled. ## 4.6.3 MCU current consumption at 1.8 V Unless otherwise indicated, typical conditions are: AVDD = DVDD = RFVDD = PAVDD = VREGVDD = 1.8 V. DC-DC not used. Voltage scaling level = VSCALE1. $T_A$ = 25 °C. Minimum and maximum values in this table represent the worst conditions across process variation at $T_A$ = 25 °C. Table 4.7. MCU current consumption at 1.8 V | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------------------------------|---------------------|-------------------------------------------------------------------|-----|------|-----|--------| | Current consumption in EM0 mode with all peripherals dis- | I <sub>ACTIVE</sub> | 80 MHz HFRCO, CPU running<br>Prime from flash, VSCALE2 | _ | 37 | _ | μΑ/MHz | | abled | | 80 MHz HFRCO, CPU running while loop from flash, VSCALE2 | _ | 33 | _ | μΑ/MHz | | | | 80 MHz HFRCO, CPU running<br>CoreMark loop from flash,<br>VSCALE2 | _ | 49 | _ | μA/MHz | | | | 39 MHz crystal, CPU running Prime from flash | _ | 44 | _ | μA/MHz | | | | 39 MHz crystal, CPU running while loop from flash | _ | 42 | _ | μA/MHz | | | | 39 MHz crystal, CPU running<br>CoreMark loop from flash | _ | 58 | _ | μA/MHz | | | | 38 MHz HFRCO, CPU running while loop from flash | _ | 35 | _ | μA/MHz | | | | 26 MHz HFRCO, CPU running while loop from flash | _ | 38 | _ | μΑ/MHz | | | | 16 MHz HFRCO, CPU running while loop from flash | _ | 46 | _ | μΑ/MHz | | | | 1 MHz HFRCO, CPU running while loop from flash | _ | 323 | _ | μA/MHz | | Current consumption in EM1 | I <sub>EM1</sub> | 80 MHz HFRCO, VSCALE2 | _ | 18 | _ | µA/MHz | | mode with all peripherals disabled | | 39 MHz crystal | _ | 29 | _ | µA/MHz | | | | 38 MHz HFRCO | _ | 22 | _ | µA/MHz | | | | 26 MHz HFRCO | _ | 25 | _ | µA/MHz | | | | 16 MHz HFRCO | _ | 32 | _ | µA/MHz | | | | 1 MHz HFRCO | _ | 309 | _ | µA/MHz | | Current consumption in EM2 mode, VSCALE0 | I <sub>EM2_VS</sub> | 64 kB RAM retention, RTC running from LFXO | _ | 1.92 | _ | μА | | | | 64 kB RAM retention, RTC running from LFRCO | _ | 1.92 | _ | μА | | | | 16 kB RAM retention, RTC running from LFRCO | _ | 1.47 | _ | μА | | | | 16 kB RAM retention, RTC running from LFXO | _ | 1.5 | _ | μА | | Current consumption in EM3 mode, VSCALE0 | I <sub>EM3_VS</sub> | 64 kB RAM retention, RTC running from ULFRCO | _ | 1.6 | _ | μА | | | | 16 kB RAM retention, RTC running from ULFRCO | _ | 1.15 | _ | μА | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------------|----------------------|----------------------------|-----|------|-----|------| | Current consumption for retained RAM bank in EM2 or EM3 | I <sub>RAM</sub> | Per 16 kB RAM bank | _ | 0.15 | _ | μА | | Current consumption in EM4 mode | I <sub>EM4</sub> | No BURTC, no LF oscillator | _ | 0.16 | _ | μA | | | | BURTC with LFXO | _ | 0.52 | _ | μA | | Current consumption during reset | I <sub>RST</sub> | Hard pin reset held | _ | 384 | _ | μA | | Additional current in EM2 or EM3 when any peripheral in PD0B is enabled <sup>1</sup> | I <sub>PD0B_VS</sub> | | _ | 1.38 | _ | μА | | Additional current in EM2 or EM3 when any peripheral in PD0C is enabled <sup>1</sup> | I <sub>PD0C_VS</sub> | | _ | 0.21 | _ | μА | | Additional current in EM2 or EM3 when any peripheral in PD0D is enabled <sup>1</sup> | I <sub>PD0D_VS</sub> | | _ | 1.59 | _ | μА | | Additional current in EM2 or EM3 when any peripheral in PD0E is enabled <sup>1</sup> | I <sub>PD0E_VS</sub> | | _ | 0.10 | _ | μА | <sup>1.</sup> Extra current consumed by power domain. Does not include current associated with the enabled peripherals. See 3.9.4 Power Domains for a list of the peripherals in each power domain. Note that if the PD0B, PD0C, or PD0D domains are enabled, PD0E will also automatically be enabled. ## 4.7 Wake Up, Entry, and Exit times Unless otherwise specified, these times are measured using the HFRCO at 19 MHz, with the DPLL disabled. Table 4.8. Wake Up, Entry, and Exit times | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------|----------------------|--------------------------------------------------|-----|------|-----|-------| | WakeupTime from EM1 | t <sub>EM1_WU</sub> | Code execution from flash | _ | 3 | _ | HCLKs | | | | Code execution from RAM | _ | 1.43 | _ | μs | | WakeupTime from EM2 | t <sub>EM2_WU</sub> | Code execution from flash, No<br>Voltage Scaling | _ | 13.7 | _ | μs | | | | Code execution from RAM, No Voltage Scaling | _ | 5.1 | _ | μs | | | | Voltage scaling up one level <sup>1</sup> | _ | 37.8 | _ | μs | | | | Voltage scaling up two levels <sup>2</sup> | _ | 51.0 | _ | μs | | WakupTime from EM3 | t <sub>EM3_WU</sub> | Code execution from flash, No<br>Voltage Scaling | _ | 13.7 | _ | μs | | | | Code execution from RAM, No Voltage Scaling | _ | 5.1 | _ | μs | | | | Voltage scaling up one level <sup>1</sup> | _ | 37.8 | _ | μs | | | | Voltage scaling up two levels <sup>2</sup> | _ | 51.0 | _ | μs | | WakeupTime from EM4 | t <sub>EM4_WU</sub> | Code execution from flash | _ | 31.0 | _ | ms | | Entry time to EM1 | t <sub>EM1_ENT</sub> | Code execution from flash | _ | 1.29 | _ | μs | | Entry time to EM2 | t <sub>EM2_ENT</sub> | Code execution from flash | _ | 5.9 | _ | μs | | Entry time to EM3 | t <sub>EM3_ENT</sub> | Code execution from flash | _ | 5.7 | _ | μs | | Entry time to EM4 | t <sub>EM4_ENT</sub> | Code execution from flash | _ | 10.7 | _ | μs | | Voltage scaling in time in | t <sub>SCALE</sub> | Up from VSCALE1 to VSCALE2 | _ | 32 | _ | μs | | EM0 <sup>3</sup> | | Down from VSCALE2 to VSCALE1 | _ | 172 | _ | μs | - 1. Voltage scaling one level is between VSCALE0 and VSCALE1 or between VSCALE1 and VSCALE2. - 2. Voltage scaling two levels is between VSCALE0 and VSCALE2. - 3. During voltage scaling in EM0, RAM is inaccessible and processor will be halted until complete. #### 4.8 Flash Characteristics **Table 4.9. Flash Characteristics** | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------------------|----------------------|---------------------------------|--------|------|-----|--------| | Flash Supply voltage during write or erase | V <sub>FLASH</sub> | | 1.71 | _ | 3.8 | V | | Flash data retention <sup>1</sup> | RET <sub>FLASH</sub> | | 10 | _ | _ | years | | Flash erase cycles before failure <sup>1</sup> | EC <sub>FLASH</sub> | | 10,000 | _ | _ | cycles | | Program Time | t <sub>PROG</sub> | one word (32-bits) | TBD | 43.5 | TBD | μs | | | | average per word over 128 words | TBD | 10.9 | TBD | μs | | Page Erase Time <sup>2</sup> | t <sub>PERASE</sub> | | TBD | 12.9 | TBD | ms | | Mass Erase Time <sup>3 4</sup> | t <sub>MERASE</sub> | 512 kB | TBD | 50.4 | TBD | ms | | Program Current | I <sub>WRITE</sub> | T <sub>A</sub> = 25 °C | _ | _ | 2.4 | mA | | Page Erase Current | I <sub>ERASE</sub> | T <sub>A</sub> = 25 °C | _ | _ | 1.9 | mA | | Mass Erase Current | I <sub>MERASE</sub> | T <sub>A</sub> = 25 °C | _ | _ | 1.9 | mA | - 1. Flash data retention information is published in the Quarterly Quality and Reliability Report. - 2. Page Erase time is measured from setting the ERASEPAGE bit in the MSC\_WRITECMD register until the BUSY bit in the MSC\_STATUS register is cleared to 0. Internal set-up and hold times are included. - 3. Mass Erase is issued by the CPU and erases all of User space. - 4. Mass Erase time is measured from setting the ERASEMAIN0 bit in the MSC\_WRITECMD register until the BUSY bit in the MSC\_STATUS register is cleared to 0. Internal set-up and hold times are included. #### 4.9 Oscillators ## 4.9.1 High Frequency Crystal Oscillator Unless otherwise indicated, typical conditions are: AVDD = DVDD = 3.3 V. $T_A = 25 ^{\circ}\text{C}$ . Minimum and maximum values in this table represent the worst conditions across process variation, operating supply voltage range, and operating temperature range. Table 4.10. High Frequency Crystal Oscillator | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------------------|----------------------|----------------------------------|------|------|------|------| | Crystal Frequency | F <sub>HFXO</sub> | | 38.0 | 39.0 | 40.0 | MHz | | Supported range of crystal load capacitance <sup>1</sup> | C <sub>L_HFXO</sub> | | _ | 10 | _ | pF | | Supported crystal maximum equivalent series resistance (ESR) | ESR <sub>HFXO</sub> | 39.0 MHz <sup>2</sup> | _ | _ | 60 | Ω | | Supply Current | I <sub>HFXO</sub> | | _ | 498 | _ | μA | | Startup Time <sup>3</sup> | T <sub>STARTUP</sub> | 39.0 MHz, C <sub>L</sub> = 10 pF | _ | 178 | _ | μs | | On-chip tuning cap step size <sup>4</sup> | SS <sub>HFXO</sub> | | _ | 0.04 | _ | pF | - 1. Total load capacitance as seen by the crystal. - 2. The crystal should have a maximum ESR less than or equal to this maximum rating. - 3. Startup time does not include time implemented by programmable TIMEOUTSTEADY delay. - 4. The tuning step size is the effective step size when incrementing both of the tuning capacitors by one count. The step size for the each of the individual tuning capacitors is twice this value. ## 4.9.2 Low Frequency Crystal Oscillator Table 4.11. Low Frequency Crystal Oscillator | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------------------------|-----------------------|------------------------------------------------------------------------------------------------|------|--------|------|------| | Crystal Frequency | F <sub>LFXO</sub> | | _ | 32.768 | _ | kHz | | Supported Crystal equivalent series resistance (ESR) | ESR <sub>LFXO</sub> | GAIN = 0 | _ | _ | 80 | kΩ | | | | GAIN = 1 to 3 | _ | _ | 100 | kΩ | | Supported range of crystal load capacitance <sup>1</sup> | C <sub>L_LFXO</sub> | GAIN = 0 | 4 | _ | 6 | pF | | | | GAIN = 1 | 6 | _ | 10 | pF | | | | GAIN = 2 (see note <sup>2</sup> ) | 10 | _ | 12.5 | pF | | | | GAIN = 3 (see note <sup>2</sup> ) | 12.5 | _ | 18 | pF | | Current consumption | I <sub>CL12p5</sub> | ESR = 70 k $\Omega$ , C <sub>L</sub> = 12.5 pF,<br>GAIN <sup>3</sup> = 2, AGC <sup>4</sup> = 1 | _ | 290 | _ | nA | | Startup Time | T <sub>STARTUP</sub> | ESR = 70 kΩ, $C_L$ = 7 pF, $GAIN^3$ = 1, $AGC^4$ = 1 | _ | 52 | _ | ms | | On-chip tuning cap step size | SS <sub>LFXO</sub> | | _ | 0.26 | _ | pF | | On-chip tuning capacitor value at minimum setting <sup>5</sup> | C <sub>LFXO_MIN</sub> | CAPTUNE = 0 | _ | 4 | _ | pF | | On-chip tuning capacitor value at maximum setting <sup>5</sup> | C <sub>LFXO_MAX</sub> | CAPTUNE = 0x4F | _ | 24.5 | _ | pF | - 1. Total load capacitance seen by the crystal - 2. Crystals with a load capacitance of greater than 12 pF require external load capacitors. - 3. In LFXO\_CAL Register - 4. In LFXO\_CFG Register - 5. The effective load capacitance seen by the crystal will be $C_{LFXO}/2$ . This is because each XTAL pin has a tuning cap and the two caps will be seen in series by the crystal ## 4.9.3 High Frequency RC Oscillator (HFRCO) Unless otherwise indicated, typical conditions are: AVDD = DVDD = 3.3 V. $T_A = 25 ^{\circ}\text{C}$ . Minimum and maximum values in this table represent the worst conditions across process variation, operating supply voltage range, and operating temperature range. Table 4.12. High Frequency RC Oscillator (HFRCO) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------|-----------------------------------|-------------------------------------------|-----|-----|-----|--------| | Frequency Accuracy | F <sub>HFRCO_ACC</sub> | For all production calibrated frequencies | -3 | _ | 3 | % | | Current consumption on all | I <sub>HFRCO</sub> | F <sub>HFRCO</sub> = 4 MHz | _ | 28 | _ | μA | | supplies <sup>1</sup> | | F <sub>HFRCO</sub> = 5 MHz <sup>2</sup> | _ | 29 | _ | μA | | | | F <sub>HFRCO</sub> = 7 MHz | _ | 59 | _ | μA | | | | F <sub>HFRCO</sub> = 10 MHz <sup>2</sup> | _ | 63 | _ | μА | | | | F <sub>HFRCO</sub> = 13 MHz | _ | 77 | _ | μA | | | | F <sub>HFRCO</sub> = 16 MHz | _ | 87 | _ | μΑ | | | | F <sub>HFRCO</sub> = 19 MHz | _ | 90 | _ | μΑ | | | | F <sub>HFRCO</sub> = 20 MHz <sup>2</sup> | _ | 107 | _ | μA | | | | F <sub>HFRCO</sub> = 26 MHz | _ | 116 | _ | μA | | | | F <sub>HFRCO</sub> = 32 MHz | _ | 139 | _ | μΑ | | | | F <sub>HFRCO</sub> = 38 MHz <sup>3</sup> | _ | 170 | _ | μA | | | | F <sub>HFRCO</sub> = 40 MHz <sup>2</sup> | _ | 172 | _ | μA | | | | F <sub>HFRCO</sub> = 48 MHz <sup>3</sup> | _ | 207 | _ | μA | | | | F <sub>HFRCO</sub> = 56 MHz <sup>3</sup> | _ | 228 | _ | μА | | | | F <sub>HFRCO</sub> = 64 MHz <sup>3</sup> | _ | 269 | _ | μА | | | | F <sub>HFRCO</sub> = 80 MHz <sup>3</sup> | _ | 285 | _ | μА | | Clock out current for HFRCODPLL <sup>4</sup> | ICLKOUT_HFRCOD | FORCEEN bit of HFRCO0_CTRL = 1 | _ | 3.0 | _ | µA/MHz | | Clock Out current for HFRCOEM23 <sup>4</sup> | I <sub>CLKOUT_HFRCOE</sub><br>M23 | FORCEEN bit of<br>HFRCOEM23_CTRL = 1 | _ | 1.6 | _ | μA/MHz | | Startup Time <sup>5</sup> | T <sub>STARTUP</sub> | FREQRANGE = 0 to 7 | _ | 1.2 | _ | μs | | | | FREQRANGE = 8 to 15 | _ | 0.6 | _ | μs | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------|-------------------------|----------------|------|-----|------|------| | Band Frequency Limits <sup>6</sup> | f <sub>HFRCO_BAND</sub> | FREQRANGE = 0 | 3.71 | _ | 5.24 | MHz | | | | FREQRANGE = 1 | 4.39 | _ | 6.26 | MHz | | | | FREQRANGE = 2 | 5.25 | _ | 7.55 | MHz | | | | FREQRANGE = 3 | 6.22 | _ | 9.01 | MHz | | | | FREQRANGE = 4 | 7.88 | _ | 11.6 | MHz | | | | FREQRANGE = 6 | 11.5 | _ | 17.0 | MHz | | | | FREQRANGE = 7 | 14.1 | _ | 20.9 | MHz | | | | FREQRANGE = 8 | 16.4 | _ | 24.7 | MHz | | | | FREQRANGE = 9 | 19.8 | _ | 30.4 | MHz | | | | FREQRANGE = 10 | 22.7 | _ | 34.9 | MHz | | | | FREQRANGE = 11 | 28.6 | _ | 44.4 | MHz | | | | FREQRANGE = 12 | 33.0 | _ | 51.0 | MHz | | | | FREQRANGE = 13 | 42.2 | _ | 64.6 | MHz | | | | FREQRANGE = 14 | 48.8 | _ | 74.8 | MHz | | | | FREQRANGE = 15 | 57.6 | _ | 87.4 | MHz | #### Note: - 1. Does not include additional clock tree current. See specifications for additional current when selected as a clock source for a particular clock multiplexer. - 2. This frequency is calibrated for the HFRCOEM23 only. - 3. This frequency is calibrated for the HFRCODPLL only. - 4. When the HFRCO is enabled for characterization using the FORCEEN bit, the total current will be the HFRCO core current plus the specified CLKOUT current. When the HFRCO is enabled on demand, the clock current may be different. - 5. Hardware delay ensures settling to within ± 0.5%. Hardware also enforces this delay on a band change. - 6. The frequency band limits represent the lowest and highest frequency which each band can achieve over the operating range. ## 4.9.4 Fast Start\_Up RC Oscillator (FSRCO) Table 4.13. Fast Start\_Up RC Oscillator (FSRCO) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------|--------------------|----------------|------|-----|------|------| | FSRCO frequency | F <sub>FSRCO</sub> | | 17.2 | 20 | 21.2 | MHz | # 4.9.5 Low Frequency RC Oscillator (LFRCO) Table 4.14. Low Frequency RC Oscillator (LFRCO) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------|------------------------|--------------------------------|-----|--------|-----|------| | Nominal oscillation frequency | F <sub>LFRCO</sub> | | _ | 32.768 | _ | kHz | | Frequency accuracy | F <sub>LFRCO_ACC</sub> | | -3 | _ | 3 | % | | Frequency calibration step | F <sub>TRIM_STEP</sub> | Typical trim step at mid-scale | _ | 0.33 | _ | % | | Startup time | t <sub>STARTUP</sub> | | _ | 220 | _ | μs | | Current consumption | I <sub>LFRCO</sub> | | _ | 186 | _ | nA | # 4.9.6 Ultra Low Frequency RC Oscillator Table 4.15. Ultra Low Frequency RC Oscillator | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------|---------------------|----------------|-------|-----|-------|------| | Oscillation Frequency | F <sub>ULFRCO</sub> | | 0.944 | 1.0 | 1.095 | kHz | # 4.10 GPIO Pins (3V GPIO pins) Table 4.16. GPIO Pins (3V GPIO pins) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------|------------------------|-------------------------------------------------------------------------------------------------------------------------|----------------|------|----------------|------| | Leakage current | I <sub>LEAK_IO</sub> | MODEx = DISABLED, IOVDD = 1.71 V | _ | 1.9 | _ | nA | | | | MODEx = DISABLED, IOVDD = 3.3 V | _ | 2.5 | _ | nA | | | | MODEx = DISABLED, IOVDD = $3.8 \text{ V}$ , $T_A = 125 ^{\circ}\text{C}$ , Pins PA00, PB00-PB01, and PC06-PC09 | _ | _ | 250 | nA | | | | MODEx = DISABLED, IOVDD = 3.8 V, T <sub>A</sub> = 125 °C, all other GPIO | _ | _ | 200 | nA | | Input low voltage <sup>1</sup> | V <sub>IL</sub> | Any GPIO pin | _ | _ | 0.3*IOVDD | V | | | | RESETn | _ | _ | 0.3*DVDD | V | | Input high voltage <sup>1</sup> | V <sub>IH</sub> | Any GPIO pin | 0.7*IOVDD | _ | _ | V | | | | RESETn | 0.7*DVDD | _ | _ | V | | Hysteresis of input voltage | V <sub>HYS</sub> | Any GPIO pin | 0.05*IOVD<br>D | _ | _ | V | | | | RESETn | 0.05*DVDD | _ | _ | V | | Output high voltage | V <sub>OH</sub> | Sourcing 20mA, IOVDD = 3.3 V | 0.8 *<br>IOVDD | _ | _ | V | | | | Sourcing 8mA, IOVDD = 1.71 V | 0.6 *<br>IOVDD | _ | _ | V | | Output low voltage | V <sub>OL</sub> | Sinking 20mA, IOVDD = 3.3 V | _ | _ | 0.2 *<br>IOVDD | V | | | | Sinking 8mA, IOVDD = 1.71 V | _ | _ | 0.4 *<br>IOVDD | V | | GPIO rise time | T <sub>GPIO_RISE</sub> | IOVDD = 3.3 V, C <sub>load</sub> = 50pF,<br>SLEWRATE = 4, 10% to 90% | _ | 8.4 | _ | ns | | | | IOVDD = 1.7 V, C <sub>load</sub> = 50pF,<br>SLEWRATE = 4, 10% to 90% | _ | 13 | _ | ns | | GPIO fall time | T <sub>GPIO_FALL</sub> | IOVDD = 3.3 V, C <sub>load</sub> = 50pF,<br>SLEWRATE = 4, 90% to 10% | _ | 7.1 | _ | ns | | | | IOVDD = 1.7 V, C <sub>load</sub> = 50pF,<br>SLEWRATE = 4, 90% to 10% | _ | 11.9 | _ | ns | | Pull up/down resistance <sup>2</sup> | R <sub>PULL</sub> | Any GPIO pin. Pull-up to IOVDD:<br>MODEn = DISABLE DOUT=1.<br>Pull-down to VSS: MODEn =<br>WIREDORPULLDOWN DOUT =<br>0. | 33 | 44 | 55 | kΩ | | | | RESETn pin. Pull-up to DVDD | 33 | 44 | 55 | kΩ | | Maximum filtered glitch width | T <sub>GF</sub> | MODE = INPUT, DOUT = 1 | _ | 27 | _ | ns | | RESETn low time to ensure pin reset | T <sub>RESET</sub> | | 100 | _ | _ | ns | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------|--------|----------------|-----|-----|-----|------| | | | | | 71 | | | - 1. GPIO input thresholds are proportional to the IOVDD pin. RESETn input thresholds are proportional to DVDD. - 2. GPIO pull-ups connect to IOVDD supply, pull-downs connect to VSS. RESETn pull-up connects to DVDD. # 4.11 Analog to Digital Converter (IADC) Table 4.17. Analog to Digital Converter (IADC) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------|----------------------|------------------------------------------------------------|------------------|-------------------------|------------------|------| | Main analog supply | V <sub>AVDD</sub> | Normal mode | 1.71 | _ | 3.8 | V | | | | High-Speed mode | 1.71 | _ | 3.8 | V | | | | High-Accuracy mode | 1.71 | _ | 3.8 | V | | Maximum Input Range <sup>1</sup> | V <sub>IN_MAX</sub> | Maximum allowable input voltage | 0 | _ | AVDD | V | | Full-Scale Voltage | V <sub>FS</sub> | Voltage required for Full-Scale measurement | _ | V <sub>REF</sub> / Gain | _ | V | | Input Measurement Range | V <sub>IN</sub> | Differential Mode - Plus and Minus inputs | -V <sub>FS</sub> | _ | +V <sub>FS</sub> | V | | | | Single Ended Mode - One input tied to ground | 0 | _ | V <sub>FS</sub> | V | | Input Sampling Capacitance | Cs | Analog Gain = 1x | _ | 1.8 | _ | pF | | | | Analog Gain = 2x | _ | 3.6 | _ | pF | | | | Analog Gain = 3x | _ | 5.4 | _ | pF | | | | Analog Gain = 4x | _ | 7.2 | _ | pF | | | | Analog Gain = 0.5x | _ | 0.9 | _ | pF | | ADC clock frequency | f <sub>ADC_CLK</sub> | Normal mode, Gain = 1x or 0.5x | _ | _ | 10 | MHz | | | | Normal mode, Gain = 2x | _ | _ | 5 | MHz | | | | Normal mode, Gain = 3x or 4x | _ | _ | 2.5 | MHz | | | | High-Speed mode, Gain = 1x or 0.5x | _ | _ | 20 | MHz | | | | High-Speed mode, Gain = 2x | _ | _ | 10 | MHz | | | | High-Speed mode, Gain = 3x or 4x | _ | _ | 5 | MHz | | | | High-Accuracy mode | _ | _ | 5 | MHz | | Input sampling frequency | f <sub>S</sub> | Normal Mode | _ | f <sub>ADC_CLK</sub> /4 | _ | MHz | | | | High-Speed Mode | _ | f <sub>ADC_CLK</sub> /4 | _ | MHz | | | | High-Accuracy Mode | _ | f <sub>ADC_CLK</sub> /5 | _ | MHz | | Throughput rate | f <sub>SAMPLE</sub> | Normal mode, f <sub>CLK</sub> = 10 MHz,<br>OSR = 2 | _ | _ | 1 | Msps | | | | Normal mode, f <sub>CLK</sub> = 10 MHz,<br>OSR = 32 | _ | _ | 76.9 | ksps | | | | High-Speed mode, f <sub>CLK</sub> = 20<br>MHz, OSR = 2 | _ | _ | 2 | Msps | | | | High-Accuracy mode, f <sub>CLK</sub> = 5<br>MHz, OSR = 92 | _ | _ | 10.7 | ksps | | | | High-Accuracy mode, f <sub>CLK</sub> = 5<br>MHz, OSR = 256 | _ | _ | 3.88 | ksps | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------------|--------------------------|---------------------------------------------------------------------------------------------------------------|------|----------|-----|-------| | Current from all supplies,<br>Continuous operation | I <sub>ADC_CONT</sub> | Normal Mode, 1 Msps, OSR = 2,<br>f <sub>CLK</sub> = 10 MHz | _ | 305 | 385 | μА | | | | High-Speed Mode, 2 Msps, OSR<br>= 2, f <sub>CLK</sub> = 20 MHz | _ | 550 | TBD | μА | | | | High-Accuracy Mode, 10.7 ksps,<br>OSR = 92, f <sub>CLK</sub> = 5 MHz | _ | 124 | TBD | μА | | Current in Standby mode. | I <sub>STBY</sub> | Normal mode | _ | 17 | _ | μA | | ADC is not functional but can wake up in 1us. | | High-Speed mode | _ | 21 | _ | μA | | | | High-Accuracy mode | _ | 10 | _ | μA | | ADC Startup Time | t <sub>startup</sub> | From power down state | _ | 5 | _ | μs | | | | From standby state | _ | 1 | _ | μs | | Normal Mode ADC Resolution <sup>2</sup> | Resolution | OSR = 2 | _ | 12 | _ | bits | | | | OSR = 32 | _ | 16 | _ | bits | | High-Speed Mode ADC Res- | Resolution <sub>HS</sub> | OSR = 2 | _ | 12 | _ | bits | | olution <sup>2</sup> | | OSR = 32 | _ | 16 | _ | bits | | HIgh-Accuracy Mode ADC<br>Resolution | Resolution <sub>HA</sub> | High Accuracy mode. Typical value is for default OSR = 92 for 10.7 ksps, max value is limited by code length. | _ | 16 | 20 | bits | | Differential Nonlinearity | DNL | Normal mode. Differential Input.<br>OSR = 2 (No missing codes) | -1 | +/- 0.25 | 1.5 | LSB12 | | | | High Speed mode. Differential Input. OSR = 2 | TBD | +/- 0.25 | TBD | LSB12 | | | | High-Accuracy mode <sup>3</sup> . Differential Input. 10.7 ksps with OSR = 92 | 1 | _ | 1 | LSB16 | | Integral Nonlinearity | INL | Normal mode. Differential Input,<br>OSR = 2 | -2.5 | +/- 0.65 | 2.5 | LSB12 | | | | High-Speed mode. Differential Input. | TBD | +/- 0.65 | TBD | LSB12 | | | | High-Accuracy mode <sup>3</sup> . Differential Input. External VREF = 1.25 V. 10.7 ksps with OSR = 92 | _ | +/- 0.25 | _ | LSB16 | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------|------|------|-----|------| | Effective number of bits <sup>4</sup> | ENOB | Normal Mode, Differential Input.<br>Gain = 1x, OSR = 2, f <sub>IN</sub> = 10 kHz,<br>Internal VREF=1.21V | 10.7 | 11.7 | _ | bits | | | | Normal Mode, Differential Input.<br>Gain = 1x, OSR = 32, f <sub>IN</sub> = 2.5<br>kHz, Internal VREF = 1.21 V. | | 13.5 | _ | bits | | | | Normal Mode, Differential Input.<br>Gain = 1x, OSR = 32, f <sub>IN</sub> = 2.5<br>kHz, External VREF = 1.25 V. | _ | 14.3 | _ | bits | | | | High Speed mode. Differential Input. Gain = 1x, OSR = 2, f <sub>IN</sub> = 10 kHz, Internal VREF = 1.21 V | TBD | 11.7 | _ | bits | | | | High-Accuracy mode <sup>3</sup> . Differential Input. Gain = 1x, f <sub>IN</sub> = 100 Hz, External VREF = 1.25 V. 10.7 ksps with OSR = 92 | TBD | 15.5 | _ | bits | | | | High-Accuracy mode <sup>3</sup> . Differential Input. Gain = 1x, $f_{IN}$ = 100 Hz, External VREF = 1.25 V. 3.88 ksps with OSR = 256 | _ | 16.1 | _ | bits | | Signal to Noise + Distortion<br>Ratio Normal Mode <sup>4</sup> | SNDR | Differential Input. Gain=1x, OSR = 2, f <sub>IN</sub> = 10 kHz, Internal VREF=1.21V | 66 | 72.3 | _ | dB | | | | Differential Input. Gain=2x, OSR = 2, f <sub>IN</sub> = 10 kHz, Internal VREF=1.21V | _ | 72.3 | _ | dB | | | | Differential Input. Gain=4x, OSR = 2, f <sub>IN</sub> = 10 kHz, Internal VREF=1.21V | _ | 68.8 | _ | dB | | | | Differential Input. Gain=0.5x, OSR<br>= 2, f <sub>IN</sub> = 10 kHz, Internal<br>VREF=1.21V | _ | 72.5 | _ | dB | | | | Differential Input. Gain = 1x, OSR<br>= 64, f <sub>IN</sub> = 1.25 kHz, Internal<br>VREF = 1.21 V | _ | 83.9 | _ | dB | | Signal to Noise + Distortion<br>Ratio High-Speed mode | SNDR <sub>HS</sub> | High Speed mode. Differential Input. Gain = 1x, OSR = 2, f <sub>IN</sub> = 10 kHz, Internal VREF = 1.21 V | TBD | 72.3 | _ | dB | | | | High Speed mode. Differential Input. Gain = 2x, OSR = 2, f <sub>IN</sub> = 10 kHz, Internal VREF = 1.21 V | _ | 72.3 | _ | dB | | | | High Speed mode. Differential Input. Gain = 4x, OSR = 2, f <sub>IN</sub> = 10 kHz, Internal VREF = 1.21 V | _ | 68.8 | _ | dB | | | | High Speed mode. Differential Input. Gain = 0.5x, OSR = 2, f <sub>IN</sub> = 10 kHz, Internal VREF = 1.21 V | _ | 72.5 | _ | dB | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------------------------------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------|-----|-------|-----|------| | Signal to Noise + Distortion<br>Ratio High-Accuracy mode <sup>3</sup> | SNDR <sub>HA</sub> | High-Accuracy. Differential Input.<br>Gain = 1x, f <sub>IN</sub> = 100 Hz, External<br>VREF = 1.25 V. 3.88 ksps with<br>OSR = 256 | _ | 98.7 | _ | dB | | | | High-Accuracy. Differential Input.<br>Gain = 1x, $f_{\text{IN}}$ = 100 Hz, External<br>VREF = 1.25 V. 10.7 ksps with<br>OSR = 92 | TBD | 94.8 | _ | dB | | | | High-Accuracy. Differential Input. Gain = 2x, f <sub>IN</sub> = 100 Hz, External VREF = 1.25 V. 10.7 ksps with OSR = 92 | _ | 93.5 | _ | dB | | | | High-Accuracy. Differential Input.<br>Gain = 4x, f <sub>IN</sub> = 100 Hz, External<br>VREF = 1.25 V. 10.7 ksps with<br>OSR = 92 | _ | 91.0 | _ | dB | | | | High-Accuracy. Differential Input. Gain = $0.5x$ , $f_{\text{IN}}$ = $100$ Hz, External VREF = $1.25$ V. $10.7$ ksps with OSR = $92$ | | 94.7 | _ | dB | | Total Harmonic Distortion | THD | Normal mode, Differential Input.<br>Gain = 1x, OSR = 2, f <sub>IN</sub> = 10 kHz,<br>Internal VREF = 1.21 V | _ | -80.8 | -70 | dB | | | | High Speed mode, Differential Input. Gain = 1x, OSR = 2, $f_{IN}$ = 10 kHz, Internal VREF = 1.21 V | - | -80.8 | TBD | dB | | | | High-Accuracy mode <sup>3</sup> , Differential Input. f <sub>IN</sub> = 100 Hz, External VREF = 1.25 V. 10.7 ksps with OSR = 92 | _ | -110 | TBD | dB | | Spurious-Free Dynamic<br>Range | SFDR | Normal mode, Differential Input.<br>Gain = 1x, OSR = 2, f <sub>IN</sub> = 10 kHz,<br>Internal VREF = 1.21 V | 72 | 86.5 | _ | dB | | | | High Speed mode, Differential Input. Gain = $1x$ , $f_{IN} = 10$ kHz, Internal VREF = $1.21$ V | TBD | 86.5 | _ | dB | | | | High-Accuracy mode <sup>3</sup> , Differential Input. f <sub>IN</sub> = 100 Hz, External VREF = 1.25 V. 10.7 ksps with OSR = 92 | TBD | 118.1 | _ | dB | | Common Mode Rejection | CMRR | Normal mode. DC to 100 Hz | _ | 87.0 | _ | dB | | Ratio | | Normal mode. AC high frequency. | _ | 68.6 | _ | dB | | | | High-Speed mode. DC to 100 Hz | _ | 86.3 | _ | dB | | | | High-Speed mode. AC high frequency. | | 59.0 | _ | dB | | | | High-Accuracy mode <sup>3</sup> . DC to 100 Hz | _ | 93.8 | _ | dB | | | | High Accuracy mode <sup>3</sup> . AC high frequency. | _ | 87.0 | _ | dB | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------------------|----------------------|-------------------------------------------------------------------------------|------|-------|------|-------| | Power Supply Rejection Ra- | PSRR | Normal mode. DC to 100 Hz | _ | 80.4 | _ | dB | | tio | | Normal mode. AC high frequency, using internal VBGR | _ | 33.4 | _ | dB | | | | Normal mode. AC high frequency, using VREF pad | _ | 65.2 | _ | dB | | | | High Speed modes. DC to 100 Hz | _ | 79.8 | _ | dB | | | | High-Speed mode. AC high frequency, using internal VBGR | _ | 31.0 | _ | dB | | | | High Speed mode. AC high frequency, using VREF pad | _ | 65.0 | _ | dB | | | | High Accuracy mode <sup>3</sup> . DC to 100 Hz | _ | 124 | _ | dB | | | | High-Accuracy mode <sup>3</sup> . AC high frequency, using external VREF pin. | _ | 85.0 | _ | dB | | External reference voltage range <sup>1</sup> | V <sub>EVREF</sub> | | 1.0 | _ | AVDD | V | | Offset Error, Normal mode | OFFSET | GAIN = 1 and 0.5, Differential Input | -3 | 0.27 | 3 | LSB12 | | | | GAIN = 2, Differential Input | -4 | 0.27 | 4 | LSB12 | | | | GAIN = 3, Differential Input | -4 | 0.25 | 4 | LSB12 | | | | GAIN = 4, Differential Input | -4 | 0.29 | 4 | LSB12 | | Offset Error, High-speed mode | OFFSET <sub>HS</sub> | GAIN = 1 and 0.5, Differential Input | -3 | 0.27 | 3 | LSB12 | | | | GAIN = 2, Differential Input | -4 | 0.27 | 4 | LSB12 | | | | GAIN = 3, Differential Input | -4 | 0.25 | 4 | LSB12 | | | | GAIN = 4, Differential Input | -4 | 0.29 | 4 | LSB12 | | Offset Error, High-accuracy mode <sup>3</sup> | OFFSET <sub>HA</sub> | All GAIN settings, Differential Input | TBD | 3 | TBD | LSB16 | | Gain Error, Normal mode | GE | GAIN = 1 and 0.5, using external VREF, direct mode. | -0.3 | 0.069 | 0.3 | % | | | | GAIN = 2, using external VREF, direct mode. | -0.4 | 0.151 | 0.4 | % | | | | GAIN = 3, using external VREF, direct mode. | -0.7 | 0.186 | 0.7 | % | | | | GAIN = 4, using external VREF, direct mode. | -1.1 | 0.227 | 1.1 | % | | | | Internal VREF <sup>5</sup> , all GAIN settings | -1.5 | 0.023 | 1.5 | % | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------------------|--------------------|-----------------------------------------------------|------|-------|-----|------| | Gain Error, High-speed mode | GE <sub>HS</sub> | GAIN = 1 and 0.5, using external VREF, direct mode. | -0.3 | 0.069 | 0.3 | % | | | | GAIN = 2, using external VREF, direct mode. | -0.4 | 0.151 | 0.4 | % | | | | GAIN = 3, using external VREF, direct mode. | -0.7 | 0.186 | 0.7 | % | | | | GAIN = 4, using external VREF, direct mode. | -1.1 | 0.227 | 1.1 | % | | | | Internal VREF <sup>5</sup> , all GAIN settings | -1.5 | 0.023 | 1.5 | % | | Gain Error, High-accuracy mode <sup>3</sup> | GE <sub>HA</sub> | GAIN = 1 and 0.5, using external VREF, direct mode. | TBD | 0.06 | TBD | % | | | | GAIN = 2, using external VREF, direct mode. | TBD | 0.16 | TBD | % | | | | GAIN = 4, using external VREF, direct mode. | TBD | 0.25 | TBD | % | | Internal Reference voltage | V <sub>IVREF</sub> | | _ | 1.21 | _ | V | - 1. When inputs are routed to external GPIO pins, the maximum pin voltage is limited to the lower of the IOVDD and AVDD supplies. - 2. ADC output resolution depends on the OSR and digital averaging settings. With no digital averaging, ADC output resolution is 12 bits at OSR = 2, 13 bits at OSR = 4, 14 bits at OSR = 8, 15 bits at OSR = 16, 16 bits at OSR = 32 and 17 bits at OSR = 64. Digital averaging has a similar impact on ADC output resolution. See the product reference manual for additional details. - 3. High-Accuracy mode performance specifications are tested with inputs applied to the dedicated AIN pins. - 4. The relationship between ENOB and SNDR is specified according to the equation: ENOB = (SNDR 1.76) / 6.02. - 5. Includes error from internal VREF drift. # 4.12 Analog Comparator (ACMP) Table 4.18. Analog Comparator (ACMP) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------------|-------------------------|-----------------------------------------|------|------|------|------| | ACMP Supply current | I <sub>ACMP</sub> | BIAS = 2 <sup>1</sup> , HYST = DISABLED | _ | 520 | _ | nA | | | | BIAS = 3 <sup>1</sup> , HYST = DISABLED | _ | 1.9 | _ | μA | | | | BIAS = 4, HYST = DISABLED | _ | 5.4 | _ | μA | | | | BIAS = 5, HYST = DISABLED | _ | 10.7 | _ | μA | | | | BIAS = 6, HYST = DISABLED | _ | 27 | _ | μA | | | | BIAS = 7, HYST = DISABLED | _ | 50 | 100 | μA | | ACMP Supply current with | I <sub>ACMP_WHYS</sub> | BIAS = 2 <sup>1</sup> , HYST = SYM30MV | _ | 780 | _ | nA | | Hysteresis | | BIAS = 3 <sup>1</sup> , HYST = SYM30MV | _ | 2.8 | _ | μA | | | | BIAS = 4, HYST = SYM30MV | _ | 7.3 | _ | μA | | | | BIAS = 5, HYST = SYM30MV | _ | 15 | _ | μA | | | | BIAS = 6, HYST = SYM30MV | _ | 38 | _ | μA | | | | BIAS = 7, HYST = SYM30MV | _ | 71 | _ | μA | | Current consumption from VREFDIV in continuous | I <sub>VREFDIV</sub> | NEGSEL = VREFDIVAVDD | _ | 3.4 | _ | μA | | mode mode | | NEGSEL = VREFDIV1V25 | _ | 4.2 | _ | μA | | | | NEGSEL = VREFDIV2V5 | _ | 6.9 | _ | μA | | Current consumption from | I <sub>VREFDIV_SH</sub> | NEGSEL = VREFDIV2V5LP | | 76 | _ | nA | | VREFDIV in sample/hold mode | | NEGSEL = VREFDIV1V25LP | _ | 73 | _ | nA | | | | NEGSEL = VREFDIVAVDDLP | _ | 72 | _ | nA | | Current consumption from VSENSEDIV in continuous mode | I <sub>VSENSEDIV</sub> | NEGSEL = VSENSE01DIV4 | _ | 1.8 | _ | μА | | Current consumption from VSENSEDIV in sample/hold mode | Ivsensediv_sh | NEGSEL = VSENSE01DIV4LP | _ | 58 | _ | nA | | Hysteresis (BIAS = 4) | V <sub>HYST</sub> | HYST = SYM10MV <sup>2</sup> | _ | 18 | _ | mV | | | | HYST = SYM20MV <sup>2</sup> | _ | 34 | _ | mV | | | | HYST = SYM30MV <sup>2</sup> | _ | 48 | _ | mV | | Reference Voltage | V <sub>ACMPREF</sub> | Internal 1.25 V Reference | 1.19 | 1.25 | 1.31 | V | | | | Internal 2.5 V Reference | 2.34 | 2.5 | 2.75 | V | | Input offset voltage | V <sub>OFFSET</sub> | BIAS = 2, VCM = 0.15 to AVDD - 0.15 | -25 | _ | 25 | mV | | | | BIAS = 4, VCM = 0.15 to AVDD - 0.15 | -25 | _ | 25 | mV | | | | BIAS = 7, VCM = 0.15 to AVDD - 0.15 | -30 | _ | 30 | mV | | Input Range | V <sub>IN</sub> | Input Voltage Range | 0 | _ | AVDD | V | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------|--------------------|----------------|-----|------|-----|------| | Comparator delay with 100 | T <sub>DELAY</sub> | BIAS = 2 | _ | 0.87 | _ | μs | | mV overdrive | | BIAS = 3 | _ | 0.28 | _ | μs | | | | BIAS = 4 | _ | 160 | _ | ns | | | | BIAS = 5 | _ | 94 | _ | ns | | | | BIAS = 6 | _ | 60 | _ | ns | | | | BIAS = 7 | _ | 49 | _ | ns | | Capacitive Sense Oscillator | RCSRESSEL | CSRESSEL = 0 | _ | 14 | _ | kΩ | | Resistance | | CSRESSEL = 1 | _ | 24 | _ | kΩ | | | | CSRESSEL = 2 | _ | 43 | _ | kΩ | | | | CSRESSEL = 3 | _ | 60 | _ | kΩ | | | | CSRESSEL = 4 | _ | 80 | _ | kΩ | | | | CSRESSEL = 5 | _ | 99 | _ | kΩ | | | | CSRESSEL = 6 | _ | 120 | _ | kΩ | <sup>1.</sup> When using the 1.25 V or 2.5 V VREF in continuous mode (VREFDIV1V25 or VREFDIV2V5) and BIAS < 4, an additional 1 $\mu$ A of supply current is required. $<sup>2.</sup>V_{CM} = 1.25 V$ # 4.13 Digital to Analog Converter (VDAC) Table 4.19. Digital to Analog Converter (VDAC) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------------------|-------------------------|--------------------------------------------------------------------------------------------------|------|-------|-------|------| | Output voltage | V <sub>DACOUT</sub> | | 0 | _ | VREF | V | | Output Current | I <sub>DACOUT</sub> | | -10 | _ | 10 | mA | | DAC clock frequency | f <sub>DAC</sub> | | _ | _ | 1 | MHz | | Sample rate | SR <sub>DAC</sub> | $f_{DAC} = f_{DAC(max)}$ | _ | _ | 500 | ksps | | Resolution | N <sub>RESOLUTION</sub> | | _ | 12 | _ | bits | | Load Capacitance <sup>1</sup> | C <sub>LOAD</sub> | High Power and Lower Power Modes | _ | _ | 50 | pF | | | | High Capacitance Load Mode | 25 | _ | _ | nF | | Load Resistance | R <sub>LOAD</sub> | | 5 | _ | _ | kΩ | | Current consumption, Dy- | I <sub>DAC_1_500</sub> | High Power Mode | _ | 255 | _ | μA | | namic, 500 ksps, 1 channel active <sup>2</sup> | | Low Power Mode | _ | 150 | _ | μA | | Current consumption, Dy- | I <sub>DAC_2_500</sub> | High Power Mode | _ | 421 | _ | μA | | amic, 500 ksps, 2 channels ctive <sup>2</sup> | | Low Power Mode | _ | 216 | _ | μA | | Current consumption, Static, | I <sub>DAC_1_STAT</sub> | High Power Mode | | 136 | _ | μA | | 1 channel active <sup>3</sup> | | Low Power Mode | _ | 31 | _ | μA | | | | High Capacitance Mode | _ | 44 | _ | μA | | Current consumption, Static, | I <sub>DAC_2_STAT</sub> | High Power Mode | _ | 263 | TBD | μA | | 2 channels active <sup>3</sup> | | Low Power Mode | _ | 53 | TBD | μA | | | | High Capacitance Mode | _ | 78 | _ | μA | | Startup time | tDACSTARTUP | Enable to 90% full scale output, settling to 10 LSB | _ | 4.5 | 4.9 | μs | | Settling time | t <sub>DACSETTLE</sub> | High Power Mode, 25% to 75% of full scale, settling to 10 LSB | _ | 1.1 | 1.6 | μs | | | | Low Power Mode, 25% to 75% of full scale, settling to 1% | _ | 2.7 | _ | μs | | Output impedance | R <sub>OUT</sub> | Main Output, High Power Mode | _ | 2.3 | _ | Ω | | | | Main Output, Low Power Mode | _ | 3.2 | _ | Ω | | Power supply rejection ratio <sup>4</sup> | PSRR | Vout = 50% full scale, DC output | _ | 72 | _ | dB | | Signal to noise and distortion ratio | SNDR <sub>DAC</sub> | High Power mode, 500 ksps, internal 2.5V reference, 1 kHz sine wave input, BW limited to 250 kHz | 61 | 64.8 | _ | dB | | | | High Power mode, 500 ksps, internal 2.5V reference, 1 kHz sine wave input, BW limited to 22 kHz | 61.8 | 67.4 | _ | dB | | Total Harmonic Distortion | THD | High Power Mode, internal 2.5V reference, 1 kHz sine wave input | _ | -68.8 | -62.4 | dB | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------------|---------------------|------------------------------------------------|------|-----|--------|------| | Integral Non-Linearity | INL <sub>DAC</sub> | High Power Mode, Across full temperature range | -5 | _ | 5 | LSB | | Differential Non-Linearity <sup>5</sup> | DNL <sub>DAC</sub> | High Power Mode, Across full temperature range | -1 | _ | 1.3 | LSB | | Offset error <sup>6</sup> | V <sub>OFFSET</sub> | High Power mode | -15 | _ | 15 | mV | | | | Low Power Mode | -25 | _ | 25 | mV | | | | High Capacitance Load mode | -35 | _ | 35 | mV | | Gain error <sup>6</sup> | V <sub>GAIN</sub> | 1.25 V internal reference | -1.5 | _ | 1.5 | % | | | | 2.5 V internal reference | -2 | _ | 2 | % | | | | External Reference | -0.6 | _ | 0.6 | % | | External Reference Voltage <sup>7</sup> | V <sub>EXTREF</sub> | | 1.1 | _ | V_AVDD | V | - 1. Main outputs only. - 2. Dynamic current specifications are for VDAC circuitry operating at max clock frequency with the output updated at the specified sampling rate using DMA transfers. Output is a 1 kHz sine wave from 10% to 90% full scale. Specified current does not include current required to drive the external load. Measurement includes all current from AVDD and DVDD supplies. - 3. Static current specifications are for VDAC circuitry operating after a one-time update to a static output at 50% full scale, with the VDAC APB clock disabled. Specified current does not include current required to drive the external load. Measurement includes all current from AVDD and DVDD supplies. - 4. PSRR calculated as 20 \* $log_{10}(\Delta VDD / \Delta V_{OUT})$ . - 5. Entire range is monotonic and has no missing codes. - 6. Gain is calculated by measuring the slope from 10% to 90% of full scale. Offset is calculated by comparing actual VDAC output at 10% of full scale to ideal VDAC output at 10% of full scale with the measured gain. - 7. External reference voltage on VREFP pin or PA00 when used for VREFP # 4.14 LCD Table 4.20. LCD | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------------------|--------------------------|----------------------------------------------|------|--------|-----------------------------|------| | LCD Temperature Range | T <sub>RANGE</sub> | | -40 | _ | 105 | °C | | Frame rate | f <sub>LCDFR</sub> | | 30 | _ | 100 | Hz | | LCD supply range <sup>1 2</sup> | V <sub>LCDIN</sub> | | 1.71 | _ | 3.8 | V | | LCD output voltage range <sup>2</sup> | V <sub>LCD</sub> | Step-down mode with external LCD capacitor | 2.4 | _ | V <sub>LCDIN</sub> | V | | | | Charge pump mode with external LCD capacitor | 2.4 | _ | 1.9 *<br>V <sub>LCDIN</sub> | V | | Contrast control step size | STEP <sub>CONTRAST</sub> | Charge pump or Step-down mode | _ | 50 | _ | mV | | Contrast control step accuracy <sup>3</sup> | ACC <sub>CONTRAST</sub> | | _ | +/-1.5 | _ | % | - 1. V<sub>LCDIN</sub> is selectable between the AVDD or DVDD supply pins, depending on EMU\_PWRCTRL\_ANASW. - $2.\,V_{LCDIN}$ and $V_{LCD}$ should be a maximum of 2 V above $V_{IOVDD}$ to avoid additional leakage through the GPIO pins used for LCD functions. - 3. Step size accuracy is measured relative to the typical step size, and typ value represents one standard deviation. # 4.15 Temperature Sensor Table 4.21. Temperature Sensor | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------|-------------------------|--------------------------------------------------------------------------------------------|-----|--------|-----|------| | Temperature sensor range <sup>1</sup> | T <sub>RANGE</sub> | | -40 | _ | 125 | °C | | Temperature sensor resolution | T <sub>RESOLUTION</sub> | | _ | 0.25 | _ | °C | | Measurement noise (RMS) | T <sub>NOISE</sub> | Single measurement | _ | 0.6 | _ | °C | | | | 16-sample average (TEMPAVG-NUM = 0) | _ | 0.17 | _ | °C | | | | 64-sample average (TEMPAVG-NUM = 1) | _ | 0.12 | _ | °C | | Temperature offset | T <sub>OFF</sub> | Mean error of uncorrected output across full temperature range | _ | 3.7 | _ | °C | | Temperature sensor accuracy <sup>2 3</sup> | T <sub>ACC</sub> | Direct output accuracy after mean error (T <sub>OFF</sub> ) removed | _ | +/-3 | _ | °C | | | | After linearization in software, no calibration | _ | +/-2 | _ | °C | | | | After linearization in software, with single-temperature calibration at 25 °C <sup>4</sup> | _ | +/-1.5 | _ | °C | | Measurement interval | t <sub>MEAS</sub> | | _ | 250 | _ | ms | - 1. The sensor reports absolute die temperature in °K. All specifications are in °C to match the units of the specified product temperature range. - 2. Error is measured as the deviation of the mean temperature reading from the expected die temperature. Accuracy numbers represent statistical minimum and maximum using $\pm$ 4 standard deviations of measured error. - 3. The raw output of the temperature sensor is a predictable curve. It can be linearized with a polynomial function for additional accuracy. - 4. Assuming calibration accuracy of ± 0.25 °C. #### 4.16 Brown Out Detectors #### 4.16.1 DVDD BOD BOD thresholds on DVDD in EM0 and EM1 only, unless otherwise noted. Typical conditions are at $T_A$ = 25 °C. Minimum and maximum values in this table represent the worst conditions across process variation, operating supply voltage range, and operating temperature range. Table 4.22. DVDD BOD | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------|----------------------------|-----------------------------------------------------|------|------|------|------| | BOD threshold | V <sub>DVDD_BOD</sub> | Supply Rising | _ | 1.67 | 1.71 | V | | | | Supply Falling | 1.62 | 1.65 | _ | V | | BOD response time | t <sub>DVDD_BOD_DE</sub> - | Supply dropping at 100 mV/µs slew rate <sup>1</sup> | _ | 0.95 | _ | μs | | BOD hysteresis | V <sub>DVDD_BOD_HYS</sub> | | _ | 22 | _ | mV | #### Note: ### **4.16.2 LE DVDD BOD** BOD thresholds on DVDD pin for low energy modes EM2 to EM4, unless otherwise noted. Table 4.23. LE DVDD BOD | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------|------------------------------------|---------------------------------------------------|-----|-----|------|------| | BOD threshold | V <sub>DVDD_LE_BOD</sub> | Supply Falling | 1.5 | _ | 1.71 | V | | BOD response time | t <sub>DVDD_LE_BOD_D</sub><br>ELAY | Supply dropping at 2 mV/µs slew rate <sup>1</sup> | _ | 50 | _ | μs | | BOD hysteresis | V <sub>DVDD_LE_BOD_</sub><br>HYST | | _ | 20 | _ | mV | #### Note: 1. If the supply slew rate exceeds the specified slew rate, the BOD may trip later than expected (at a threshold below the minimum specified threshold), or the BOD may not trip at all (e.g., if the supply ramps down and then back up at a very fast rate) <sup>1.</sup> If the supply slew rate exceeds the specified slew rate, the BOD may trip later than expected (at a threshold below the minimum specified threshold), or the BOD may not trip at all (e.g., if the supply ramps down and then back up at a very fast rate) # 4.16.3 AVDD and IOVDD BODs BOD thresholds for AVDD BOD and IOVDD BOD. Available in all energy modes. Table 4.24. AVDD and IOVDD BODs | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------|------------------------|---------------------------------------------------|------|-----|------|------| | BOD threshold | V <sub>BOD</sub> | Supply falling | 1.45 | _ | 1.71 | V | | BOD response time | t <sub>BOD_DELAY</sub> | Supply dropping at 2 mV/µs slew rate <sup>1</sup> | _ | 50 | _ | μs | | BOD hysteresis | V <sub>BOD_HYST</sub> | | _ | 20 | _ | mV | # Note: ### 4.17 Pulse Counter Table 4.25. Pulse Counter | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------------------|-------------------------|----------------------------------------------|-----|-----|-----|------| | Input frequency | F <sub>IN</sub> | Asynchronous Single and Quadrature Modes | _ | _ | 1.0 | MHz | | | | Sampled Modes with Debounce filter set to 0. | _ | _ | 8 | kHz | | Setup time in asynchronous external clock mode | t <sub>SU_S1N_S0N</sub> | S1N (data) to S0N (clock) | 50 | _ | _ | ns | | Hold time in asynchronous external clock mode | t <sub>HD_S0N_S1N</sub> | S0N (clock) to S1N (data) | 50 | _ | _ | ns | <sup>1.</sup> If the supply slew rate exceeds the specified slew rate, the BOD may trip later than expected (at a threshold below the minimum specified threshold), or the BOD may not trip at all (e.g., if the supply ramps down and then back up at a very fast rate) # 4.18 USART SPI Main Timing Figure 4.1. SPI Main Timing (SMSDELAY = 0) Figure 4.2. SPI Main Timing (SMSDELAY = 1) # 4.18.1 USART SPI Main Interface Timing, Voltage Scaling = VSCALE2 Timing specifications are for all SPI signals routed to the same DBUS (DBUSAB or DBUSCD) on consecutive pins. All GPIO set to slew rate = 6. Table 4.26. USART SPI Main Interface Timing, Voltage Scaling = VSCALE2 | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------|----------------------|----------------|---------------------|-----|-----|------| | SCLK period <sup>1 2 3</sup> | tsclk | | 2*t <sub>PCLK</sub> | _ | _ | ns | | CS to MOSI 1 2 | t <sub>CS_MO</sub> | | -17 | _ | 22 | ns | | SCLK to MOSI 1 2 | t <sub>SCLK_MO</sub> | | -12 | _ | 12 | ns | | MISO setup time <sup>1 2</sup> | t <sub>SU_MI</sub> | IOVDD = 1.62 V | 39 | _ | _ | ns | | | | IOVDD = 3.3 V | 28 | _ | _ | ns | | MISO hold time <sup>1 2</sup> | t <sub>H_MI</sub> | | -10 | _ | _ | ns | ### Note: - 1. Applies for both CLKPHA = 0 and CLKPHA = 1. - 2. Measurement done with 8 pF output loading at 10% and 90% of V<sub>DD</sub>. - 3. t<sub>PCLK</sub> is one period of the selected PCLK. ### 4.18.2 USART SPI Main Interface Timing, Voltage Scaling = VSCALE1 Timing specifications are for all SPI signals routed to the same DBUS (DBUSAB or DBUSCD) on consecutive pins. All GPIO set to slew rate = 6. Table 4.27. USART SPI Main Interface Timing, Voltage Scaling = VSCALE1 | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------|--------------------|----------------|---------------------|-----|-----|------| | SCLK period <sup>1 2 3</sup> | t <sub>SCLK</sub> | | 2*t <sub>PCLK</sub> | _ | _ | ns | | CS to MOSI 1 2 | t <sub>CS_MO</sub> | | -24 | _ | 32 | ns | | SCLK to MOSI 1 2 | tsclk_mo | | -12 | _ | 20 | ns | | MISO setup time <sup>1 2</sup> | t <sub>SU_MI</sub> | IOVDD = 1.62 V | 47 | _ | _ | ns | | | | IOVDD = 3.3 V | 39 | _ | _ | ns | | MISO hold time <sup>1 2</sup> | t <sub>H_MI</sub> | | -11 | _ | _ | ns | - 1. Applies for both CLKPHA = 0 and CLKPHA = 1. - 2. Measurement done with 8 pF output loading at 10% and 90% of V<sub>DD</sub>. - 3. t<sub>PCLK</sub> is one period of the selected PCLK. # 4.19 USART SPI Secondary Timing Figure 4.3. SPI Secondary Timing (SSSEARLY = 0) Figure 4.4. SPI Secondary Timing (SSSEARLY = 1) ### 4.19.1 USART SPI Secondary Interface Timing, Voltage Scaling = VSCALE2 Timing specifications are for all SPI signals routed to the same DBUS (DBUSAB or DBUSCD) on consecutive pins. All GPIO set to slew rate = 6. Table 4.28. USART SPI Secondary Interface Timing, Voltage Scaling = VSCALE2 | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------|------------------------|----------------|-------------------------------|-----|-------------------------------|------| | SCLK period <sup>1 2 3</sup> | tsclk | | 6*t <sub>PCLK</sub> | _ | _ | ns | | SCLK high time <sup>1 2 3</sup> | tsclk_HI | | 2.5*t <sub>PCLK</sub> | _ | _ | ns | | SCLK low time <sup>1 2 3</sup> | t <sub>SCLK_LO</sub> | | 2.5*t <sub>PCLK</sub> | _ | _ | ns | | CS active to MISO <sup>1 2</sup> | t <sub>CS_ACT_MI</sub> | | 18 | _ | 75 | ns | | CS disable to MISO <sup>1 2</sup> | t <sub>CS_DIS_MI</sub> | | 16 | _ | 66 | ns | | MOSI setup time <sup>1 2</sup> | t <sub>SU_MO</sub> | | 6 | _ | _ | ns | | MOSI hold time <sup>1 2 3</sup> | t <sub>H_MO</sub> | | 5 | _ | _ | ns | | SCLK to MISO <sup>1 2 3</sup> | t <sub>SCLK_MI</sub> | | 14 +<br>1.5*t <sub>PCLK</sub> | _ | 29 +<br>2.5*t <sub>PCLK</sub> | ns | ### Note: - 1. Applies for both CLKPHA = 0 and CLKPHA = 1 (figure only shows CLKPHA = 0). - 2. Measurement done with 8 pF output loading at 10% and 90% of $V_{DD}$ (figure shows 50% of $V_{DD}$ ). - 3. t<sub>PCLK</sub> is one period of the selected PCLK. ### 4.19.2 USART SPI Secondary Interface Timing, Voltage Scaling = VSCALE1 Timing specifications are for all SPI signals routed to the same DBUS (DBUSAB or DBUSCD) on consecutive pins. All GPIO set to slew rate = 6. Table 4.29. USART SPI Secondary Interface Timing, Voltage Scaling = VSCALE1 | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------|------------------------|----------------|-------------------------------|-----|-------------------------------|------| | SCLK period <sup>1 2 3</sup> | tsclk | | 6*t <sub>PCLK</sub> | _ | _ | ns | | SCLK high time <sup>1 2 3</sup> | tsclk_HI | | 2.5*t <sub>PCLK</sub> | _ | _ | ns | | SCLK low time <sup>1 2 3</sup> | t <sub>SCLK_LO</sub> | | 2.5*t <sub>PCLK</sub> | _ | _ | ns | | CS active to MISO <sup>1 2</sup> | t <sub>CS_ACT_MI</sub> | | 23 | _ | 102 | ns | | CS disable to MISO <sup>1 2</sup> | t <sub>CS_DIS_MI</sub> | | 22 | _ | 93 | ns | | MOSI setup time <sup>1 2</sup> | t <sub>SU_MO</sub> | | 9 | _ | _ | ns | | MOSI hold time <sup>1 2 3</sup> | t <sub>H_MO</sub> | | 9 | _ | _ | ns | | SCLK to MISO <sup>1 2 3</sup> | t <sub>SCLK_MI</sub> | | 18 +<br>1.5*t <sub>PCLK</sub> | _ | 36 +<br>2.5*t <sub>PCLK</sub> | ns | - 1. Applies for both CLKPHA = 0 and CLKPHA = 1 (figure only shows CLKPHA = 0). - 2. Measurement done with 8 pF output loading at 10% and 90% of $V_{DD}$ (figure shows 50% of $V_{DD}$ ). - 3. t<sub>PCLK</sub> is one period of the selected PCLK. # 4.20 EUSART SPI Main Timing Figure 4.5. SPI Main Timing # 4.20.1 EUSART SPI Main Interface Timing, Voltage Scaling = VSCALE2 Timing specifications are for all SPI signals routed to the same DBUS (DBUSAB or DBUSCD) on consecutive pins. All GPIO set to slew rate = 6. Table 4.30. EUSART SPI Main Interface Timing, Voltage Scaling = VSCALE2 | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------|----------------------|----------------|------------------|-----|-----|------| | SCLK period <sup>1 2 3</sup> | t <sub>SCLK</sub> | | t <sub>CLK</sub> | _ | _ | ns | | CS to MOSI 1 2 | t <sub>CS_MO</sub> | | -10 | _ | 8 | ns | | SCLK to MOSI <sup>1 2</sup> | t <sub>SCLK_MO</sub> | | -3 | _ | 8 | ns | | MISO setup time <sup>1 2</sup> | t <sub>SU_MI</sub> | | 7 | _ | _ | ns | | MISO hold time <sup>1 2</sup> | t <sub>H_MI</sub> | | 3 | _ | _ | ns | - 1. Applies for both CLKPHA = 0 and CLKPHA = 1. - 2. Measurement done with 15 pF output loading at 10% and 90% of $V_{DD}$ . - 3. t<sub>CLK</sub> is one period of the selected peripheral clock: EM01GRPCCLK for EUSART1/2, EUSART0CLK for EUSART0. # 4.20.2 EUSART SPI Main Interface Timing, Voltage Scaling = VSCALE1 Timing specifications are for all SPI signals routed to the same DBUS (DBUSAB or DBUSCD) on consecutive pins. All GPIO set to slew rate = 6. Table 4.31. EUSART SPI Main Interface Timing, Voltage Scaling = VSCALE1 | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------|----------------------|----------------|------------------|-----|-----|------| | SCLK period <sup>1 2 3</sup> | tsclk | | t <sub>CLK</sub> | _ | _ | ns | | CS to MOSI 1 2 | t <sub>CS_MO</sub> | | -18 | _ | 15 | ns | | SCLK to MOSI <sup>1 2</sup> | t <sub>SCLK_MO</sub> | | -4 | _ | 13 | ns | | MISO setup time <sup>1 2</sup> | t <sub>SU_MI</sub> | | 12 | _ | _ | ns | | MISO hold time <sup>1 2</sup> | t <sub>H_MI</sub> | | 3 | _ | _ | ns | - 1. Applies for both CLKPHA = 0 and CLKPHA = 1. - 2. Measurement done with 15 pF output loading at 10% and 90% of $V_{DD}$ . - 3. t<sub>CLK</sub> is one period of the selected peripheral clock: EM01GRPCCLK for EUSART1/2, EUSART0CLK for EUSART0. # 4.21 EUSART SPI Secondary Timing Figure 4.6. SPI Secondary Timing ### 4.21.1 EUSART SPI Secondary Interface Timing, Voltage Scaling = VSCALE2 Timing specifications are for all SPI signals routed to the same DBUS (DBUSAB or DBUSCD) on consecutive pins. All GPIO set to slew rate = 6. Table 4.32. EUSART SPI Secondary Interface Timing, Voltage Scaling = VSCALE2 | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------|----------------------|----------------|-----|-----|-----|------| | SCLK high time <sup>1 2</sup> | t <sub>SCLK_HI</sub> | | 50 | _ | _ | ns | | SCLK low time <sup>1 2</sup> | t <sub>SCLK_LO</sub> | | 50 | _ | _ | ns | | CS active to MISO <sup>1 2</sup> | tcs_act_mi | | 5 | _ | 50 | ns | | CS disable to MISO <sup>1 2</sup> | tcs_dis_mi | | 7 | _ | 40 | ns | | MOSI setup time <sup>1 2</sup> | t <sub>SU_MO</sub> | | 5 | _ | _ | ns | | MOSI hold time <sup>1 2</sup> | t <sub>H_MO</sub> | | 6 | _ | _ | ns | | SCLK to MISO 1 2 | tsclk_mi | IOVDD = 1.8 V | 9 | _ | 40 | ns | | | | IOVDD = 3.3 V | 9 | _ | 30 | ns | - 1. Applies for both CLKPHA = 0 and CLKPHA = 1 (figure only shows CLKPHA = 0). - 2. Measurement done with 15 pF output loading at 10% and 90% of $V_{DD}$ (figure shows 50% of $V_{DD}$ ). # 4.21.2 EUSART SPI Secondary Interface Timing, Voltage Scaling = VSCALE1 Timing specifications are for all SPI signals routed to the same DBUS (DBUSAB or DBUSCD) on consecutive pins. All GPIO set to slew rate = 6. Table 4.33. EUSART SPI Secondary Interface Timing, Voltage Scaling = VSCALE1 | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------|------------------------|----------------|-----|-----|-----|------| | SCLK high time <sup>1 2</sup> | t <sub>SCLK_HI</sub> | | 50 | _ | _ | ns | | SCLK low time <sup>1 2</sup> | tsclk_lo | | 50 | _ | _ | ns | | CS active to MISO <sup>1 2</sup> | t <sub>CS_ACT_MI</sub> | | 6 | _ | 75 | ns | | CS disable to MISO <sup>1 2</sup> | t <sub>CS_DIS_MI</sub> | | 6 | _ | 60 | ns | | MOSI setup time <sup>1 2</sup> | t <sub>su_mo</sub> | | 8 | _ | _ | ns | | MOSI hold time <sup>1 2</sup> | t <sub>H_MO</sub> | | 11 | _ | _ | ns | | SCLK to MISO 1 2 | t <sub>SCLK_MI</sub> | IOVDD = 1.8 V | 10 | _ | 50 | ns | | | | IOVDD = 3.3 V | 10 | _ | 42 | ns | #### Note: - 1. Applies for both CLKPHA = 0 and CLKPHA = 1 (figure only shows CLKPHA = 0). - 2. Measurement done with 15 pF output loading at 10% and 90% of $V_{DD}$ (figure shows 50% of $V_{DD}$ ). ### 4.21.3 EUSART SPI Secondary Interface Timing, Voltage Scaling = VSCALE0 Timing specifications at VSCALE0 apply to EUSART0 only, routed to DBUSAB on consecutive pins. All GPIO set to slew rate = 6. Table 4.34. EUSART SPI Secondary Interface Timing, Voltage Scaling = VSCALE0 | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------|------------------------|----------------|-----|-----|-----|------| | SCLK high time <sup>1 2</sup> | t <sub>SCLK_HI</sub> | | 100 | _ | _ | ns | | SCLK low time <sup>1 2</sup> | t <sub>SCLK_LO</sub> | | 100 | _ | _ | ns | | CS active to MISO <sup>1 2</sup> | t <sub>CS_ACT_MI</sub> | | 8 | _ | 112 | ns | | CS disable to MISO <sup>1 2</sup> | t <sub>CS_DIS_MI</sub> | | 8 | _ | 82 | ns | | MOSI setup time <sup>1 2</sup> | t <sub>SU_MO</sub> | | 12 | _ | _ | ns | | MOSI hold time <sup>1 2</sup> | t <sub>H_MO</sub> | | 32 | _ | _ | ns | - 1. Applies for both CLKPHA = 0 and CLKPHA = 1 (figure only shows CLKPHA = 0). - 2. Measurement done with 15 pF output loading at 10% and 90% of $V_{DD}$ (figure shows 50% of $V_{DD}$ ). # 4.22 I2C Electrical Specifications # 4.22.1 I2C Standard-mode (Sm) CLHR set to 0 in the I2Cn\_CTRL register. Table 4.35. I2C Standard-mode (Sm) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------|---------------------|----------------|-----|-----|-----|------| | SCL clock frequency <sup>1</sup> | f <sub>SCL</sub> | | 0 | _ | 100 | kHz | | SCL clock low time | t <sub>LOW</sub> | | 4.7 | _ | _ | μs | | SCL clock high time | tніgн | | 4 | _ | _ | μs | | SDA set-up time | t <sub>SU_DAT</sub> | | 250 | _ | _ | ns | | SDA hold time | t <sub>HD_DAT</sub> | | 0 | _ | _ | ns | | Repeated START condition set-up time | t <sub>SU_STA</sub> | | 4.7 | _ | _ | μs | | Repeated START condition hold time | t <sub>HD_STA</sub> | | 4.0 | _ | _ | μs | | STOP condition set-up time | t <sub>SU_STO</sub> | | 4.0 | _ | _ | μs | | Bus free time between a STOP and START condition | t <sub>BUF</sub> | | 4.7 | _ | _ | μs | <sup>1.</sup> The maximum SCL clock frequency listed is assuming that an arbitrary clock frequency is available. The maximum attainable SCL clock frequency may be slightly less using the HFXO or HFRCO due to the limited frequencies available. The CLKDIV should be set to a value that keeps the SCL clock frequency below the max value listed. # 4.22.2 I2C Fast-mode (Fm) CLHR set to 1 in the I2Cn\_CTRL register. Table 4.36. I2C Fast-mode (Fm) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------|---------------------|----------------|-----|-----|-----|------| | SCL clock frequency <sup>1</sup> | f <sub>SCL</sub> | | 0 | _ | 400 | kHz | | SCL clock low time | t <sub>LOW</sub> | | 1.3 | _ | _ | μs | | SCL clock high time | t <sub>HIGH</sub> | | 0.6 | _ | _ | μs | | SDA set-up time | t <sub>SU_DAT</sub> | | 100 | _ | _ | ns | | SDA hold time | t <sub>HD_DAT</sub> | | 0 | _ | _ | ns | | Repeated START condition set-up time | t <sub>SU_STA</sub> | | 0.6 | _ | _ | μs | | Repeated START condition hold time | t <sub>HD_STA</sub> | | 0.6 | _ | _ | μs | | STOP condition set-up time | t <sub>SU_STO</sub> | | 0.6 | _ | _ | μs | | Bus free time between a STOP and START condition | t <sub>BUF</sub> | | 1.3 | _ | _ | μs | <sup>1.</sup> The maximum SCL clock frequency listed is assuming that an arbitrary clock frequency is available. The maximum attainable SCL clock frequency may be slightly less using the HFXO or HFRCO due to the limited frequencies available. The CLKDIV should be set to a value that keeps the SCL clock frequency below the max value listed. ### 4.22.3 I2C Fast-mode Plus (Fm+) CLHR set to 1 in the I2Cn CTRL register. Table 4.37. I2C Fast-mode Plus (Fm+) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------|---------------------|----------------|------|-----|------|------| | SCL clock frequency <sup>1</sup> | f <sub>SCL</sub> | | 0 | _ | 1000 | kHz | | SCL clock low time | t <sub>LOW</sub> | | 0.5 | _ | _ | μs | | SCL clock high time | thigh | | 0.26 | _ | _ | μs | | SDA set-up time | t <sub>SU_DAT</sub> | | 50 | _ | _ | ns | | SDA hold time | t <sub>HD_DAT</sub> | | 0 | _ | _ | ns | | Repeated START condition set-up time | t <sub>SU_STA</sub> | | 0.26 | _ | _ | μs | | Repeated START condition hold time | t <sub>HD_STA</sub> | | 0.26 | _ | _ | μs | | STOP condition set-up time | t <sub>SU_STO</sub> | | 0.26 | _ | _ | μs | | Bus free time between a STOP and START condition | t <sub>BUF</sub> | | 0.5 | _ | _ | μs | #### Note: # 4.23 Boot Timing Secure boot impacts the recovery time from all sources of device reset. In addition to the root code authentication process, which cannot be disabled or bypassed, the root code can authenticate a bootloader, and the bootloader can authenticate the application. In projects that include only an application and no bootloader, the root code can authenticate the application directly. The duration of each authentication operation depends on two factors: the computation of the associated image hash, which is proportional to the size of the image, and the verification of the image signature, which is independent of image size. The duration for the root code to authenticate the bootloader will depend on the SE firmware version as well as on the size of the bootloader. The duration for the bootloader to authenticate the application can depend on the size of the application. The configurations below assume that the associated bootloader and application code images do not contain a bootloader certificate or an application certificate. Authenticating a bootloader certificate or an application certificate will extend the boot time by an additional 6 to 7 ms. The table below provides the durations from the termination of reset until the completion of the secure boot process (start of main() function in the application image) under various conditions. ### Conditions: - · SE firmware version 2.1.4 - · Gecko Bootloader size 24 kB Timing is expected to be similar for subsequent SE firmware versions. Refer to SE firmware release notes for any significant changes. <sup>1.</sup> The maximum SCL clock frequency listed is assuming that an arbitrary clock frequency is available. The maximum attainable SCL clock frequency may be slightly less using the HFXO or HFRCO due to the limited frequencies available. The CLKDIV should be set to a value that keeps the SCL clock frequency below the max value listed. Table 4.38. Boot Timing | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------|-------------------|----------------------------------------------------------------|-----|------|-----|------| | Boot time <sup>1</sup> | t <sub>BOOT</sub> | Secure boot application check disabled, 50 kB application size | _ | 46.4 | _ | ms | | | | Secure boot application check enabled, 50 kB application size | _ | 57.2 | _ | ms | | | | Secure boot application check enabled, 150 kB application size | _ | 59.9 | _ | ms | | | | Secure boot application check enabled, 350 kB application size | _ | 65.2 | _ | ms | ### 4.24 Crypto Operation Timing for SE Manager API Values in this table represent timing from SE Manager API call to return. The Cortex-M33 HCLK frequency is 39.0 MHz. The timing specifications below are measured at the SE Manager function call API. Each duration in the table contains some portion that is influenced by SE Manager build compilation and Cortex-M33 operating frequency and some portion that is influenced by the Hardware Secure Engine's firmware version and its operating speed (typically 80 MHz). The contributions of the Cortex-M33 properties to the overall specification timing are most pronounced for the shorter operations such as AES and hash when operating on small payloads. The overhead of command processing at the mailbox interface can also dominate the timing for shorter operations. #### Conditions: - SE firmware version 2.1.4 - GSDK version 3.2 Timing is expected to be similar for subsequent SE firmware versions. Refer to SE firmware release notes for any significant changes. <sup>1.</sup> Secure boot check of second stage bootloader enabled for all measurements. # Table 4.39. StdCmd Timing | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------|-------------------------|-------------------------------------------|-----|------|-----|------| | AES-128 timing | t <sub>AES128</sub> | AES-128 CCM encryption, PT 1 kB | _ | 548 | _ | μs | | | | AES-128 CCM encryption, PT 32 kB | _ | 1737 | _ | μs | | | | AES-128 CTR encryption, PT 1 kB | _ | 439 | _ | μs | | | | AES-128 CTR encryption, PT 32 kB | _ | 1006 | _ | μs | | | | AES-128 GCM encryption, PT 1 kB | _ | 492 | _ | μs | | | | AES-128 GCM encryption, PT 32 kB | _ | 1061 | _ | μs | | AES-256 timing | t <sub>AES256</sub> | AES-256 CCM encryption, PT 1 kB | _ | 563 | _ | μs | | | | AES-256 CCM encryption, PT 32 kB | _ | 2161 | _ | μs | | | | AES-256 CTR encryption, PT 1 kB | _ | 446 | _ | μs | | | | AES-256 CTR encryption, PT 32 kB | _ | 1220 | _ | μs | | | | AES-256 GCM encryption, PT 1 kB | _ | 500 | _ | μs | | | | AES-256 GCM encryption, PT 32 kB | _ | 1274 | _ | μs | | ECC P-256 timing | t <sub>ECC_P256</sub> | ECC key generation, P-256 | _ | 5.5 | _ | ms | | | | ECC signing, P-256 | _ | 5.9 | _ | ms | | | | ECC verification, P-256 | _ | 6.1 | _ | ms | | ECC P-521 timing <sup>1</sup> | t <sub>ECC_P521</sub> | ECC key generation, P-521 | _ | 30.3 | _ | ms | | | | ECC signing, P-521 | _ | 31 | _ | ms | | | | ECC verification, P-521 | _ | 36.1 | _ | ms | | ECC P-25519 timing <sup>2</sup> | t <sub>ECC_P25519</sub> | ECC key generation, P-25519 | _ | 4.5 | _ | ms | | | | ECC signing, P-25519 | _ | 8.9 | _ | ms | | | | ECC verification, P-25519 | _ | 6.3 | _ | ms | | ECDH compute secret timing | t <sub>ECDH</sub> | ECDH compute secret, P-521 <sup>1</sup> | _ | 30.3 | _ | ms | | | | ECDH compute secret, P-25519 <sup>2</sup> | _ | 4.4 | _ | ms | | | | ECDH compute secret, P-256 | _ | 5.7 | _ | ms | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------|------------------------|--------------------------------|-----|------|-----|------| | ECJPAKE client timing | t <sub>ECJPAKE_C</sub> | ECJPAKE client write round one | _ | 21.5 | _ | ms | | | | ECJPAKE client read round one | _ | 11.7 | _ | ms | | | | ECJPAKE client write round two | _ | 15.2 | _ | ms | | | | ECJPAKE client read round two | _ | 6.4 | _ | ms | | | | ECJPAKE client derive secret | _ | 8.7 | _ | ms | | ECJPAKE server timing | t <sub>ECJPAKE_S</sub> | ECJPAKE server write round one | _ | 21.5 | _ | ms | | | | ECJPAKE server read round one | _ | 11.7 | _ | ms | | | | ECJPAKE server write round two | _ | 15.2 | _ | ms | | | | ECJPAKE server read round two | _ | 6.4 | _ | ms | | | | ECJPAKE server derive secret | _ | 8.8 | _ | ms | | POLY-1305 timing <sup>1</sup> | t <sub>POLY1305</sub> | POLY-1305, PT 1 kB | _ | 478 | _ | μs | | | | POLY-1305, PT 32 kB | _ | 1140 | _ | μs | | SHA-256 timing | t <sub>SHA256</sub> | SHA-256, PT 1 kB | _ | 263 | _ | μs | | | | SHA-256, PT 32 kB | _ | 685 | _ | μs | | SHA-512 timing <sup>1</sup> | t <sub>SHA512</sub> | SHA-512, PT 1 kB | _ | 260 | _ | μs | | | | SHA-512, PT 32 kB | _ | 573 | _ | μs | - 1. Option is only available on OPNs with Secure Vault High feature set. - 2. Option is not available on Secure Vault Mid devices with SE firmware earlier than v2.1.7. # 4.25 Crypto Operation Average Current for SE Manager API Values in this table represent current consumed by security core during the operation, and represent additions to the current consumed by the Cortex-M33 application CPU due to the Hardware Secure Engine CPU and its associated crypto accelerators. The current measurements below represent the average value of the current for the duration of the crypto operation. Instantaneous peak currents may be higher. #### Conditions: - SE firmware version 2.1.4 - GSDK version 3.2 Current consumption is expected to be similar for subsequent SE firmware versions. Refer to SE firmware release notes for any significant changes. # Table 4.40. StdCmd Supply Current | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------|------------------------|-------------------------------------------|--------------|-----|-----|------| | AES-128 current | I <sub>AES128</sub> | AES-128 CCM encryption, PT 1 kB | _ | 1.7 | _ | mA | | | | AES-128 CCM encryption, PT 32 kB | _ | 4.7 | _ | mA | | | | AES-128 CTR encryption, PT 1 kB | _ | 1.6 | _ | mA | | | | AES-128 CTR encryption, PT 32 kB | _ | 4.6 | _ | mA | | | | AES-128 GCM encryption, PT 1 kB | _ | 1.6 | _ | mA | | | | AES-128 GCM encryption, PT 32 kB | _ | 4.6 | _ | mA | | AES-256 current | I <sub>AES256</sub> | AES-256 CCM encryption, PT 1 kB | _ | 1.8 | _ | mA | | | | AES-256 CCM encryption, PT 32 kB | _ | 4.8 | _ | mA | | | | AES-256 CTR encryption, PT 1 kB | _ | 1.7 | _ | mA | | | | AES-256 CTR encryption, PT 32 kB | _ | 4.7 | _ | mA | | | | AES-256 GCM encryption, PT 1 kB | _ | 1.7 | _ | mA | | | | AES-256 GCM encryption, PT 32 kB | _ | 4.7 | _ | mA | | ECC P-256 current | I <sub>ECCP256</sub> | ECC key generation, P-256 | _ | 2.4 | _ | mA | | | | ECC signing, P-256 | <del>_</del> | 2.4 | _ | mA | | | | ECC verification, P-256 | _ | 2.4 | _ | mA | | ECC P-521 current <sup>1</sup> | I <sub>ECCP521</sub> | ECC key generation, P-521 | _ | 2.6 | _ | mA | | | | ECC signing, P-521 | _ | 2.6 | _ | mA | | | | ECC verification, P-521 | _ | 2.6 | _ | mA | | ECC P-25519 current <sup>2</sup> | I <sub>ECCP25519</sub> | ECC key generation, P-25519 | _ | 2.4 | _ | mA | | | | ECC signing, P-25519 | _ | 2.4 | _ | mA | | | | ECC verification, P-25519 | _ | 2.4 | _ | mA | | ECDH compute secret cur- | I <sub>ECDH</sub> | ECDH compute secret, P-521 <sup>1</sup> | _ | 2.6 | _ | mA | | rent | | ECDH compute secret, P-25519 <sup>2</sup> | _ | 2.3 | _ | mA | | | | ECDH compute secret, P-256 | _ | 2.4 | _ | mA | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------|-------------------------|--------------------------------|-----|-----|-----|------| | ECJPAKE client current | I <sub>ECJPAKE_</sub> C | ECJPAKE client write round one | _ | 2.5 | _ | mA | | | | ECJPAKE client read round one | _ | 2.5 | _ | mA | | | | ECJPAKE client write round two | _ | 2.5 | _ | mA | | | | ECJPAKE client read round two | _ | 2.4 | _ | mA | | | | ECJPAKE client derive secret | _ | 2.5 | _ | mA | | ECJPAKE server current | I <sub>ECJPAKE</sub> _S | ECJPAKE server write round one | _ | 2.5 | _ | mA | | | | ECJPAKE server read round one | _ | 2.5 | _ | mA | | | | ECJPAKE server write round two | _ | 2.5 | _ | mA | | | | ECJPAKE server read round two | _ | 2.4 | _ | mA | | | | ECJPAKE server derive secret | _ | 2.5 | _ | mA | | POLY-1305 current <sup>1</sup> | I <sub>POLY1305</sub> | POLY-1305, PT 1 kB | _ | 1.5 | _ | mA | | | | POLY-1305, PT 32 kB | _ | 2.4 | _ | mA | | SHA-256 current | I <sub>SHA256</sub> | SHA-256, PT 1 kB | _ | 1.5 | _ | mA | | | | SHA-256, PT 32 kB | _ | 3.1 | _ | mA | | SHA-512 current <sup>1</sup> | I <sub>SHA512</sub> | SHA-512, PT 1 kB | _ | 1.5 | _ | mA | | | | SHA-512, PT 32 kB | _ | 2.7 | _ | mA | - 1. Option is only available on OPNs with Secure Vault High feature set. - 2. Option is not available on Secure Vault Mid devices with SE firmware earlier than v2.1.7. # 4.26 Typical Performance Curves Typical performance curves indicate typical characterized performance under the stated conditions. # 4.26.1 Supply Current Figure 4.7. EM0 and EM1 Typical Supply Current vs. Temperature Figure 4.8. EM2 and EM4 Typical Supply Current vs. Temperature ### 4.26.2 DC-DC Converter Performance characterized with Samsung CIG22H2R2MNE (L<sub>DCDC</sub> = 2.2 uH ) and Samsung CL10B475KQ8NQNC (C<sub>DCDC</sub> = 4.7 uF) Figure 4.9. DC-DC Efficiency #### 4.26.3 IADC Typical performance is shown across different oversampling ratio (OSR) settings with the maximum speed ADC clock. The ADC clock speed is 10 MHz for Normal mode, 20 MHz for High Speed mode, and 5 MHz for High Accuracy mode. Figure 4.10. Typical ENOB vs. Oversampling Ratio Figure 4.11. VOH and VOL vs. Load Current # 5. Typical Connection Diagrams #### 5.1 Power Typical power supply connections are shown in the following figures. Figure 5.1. EFM32PG23 Typical Application Circuit: Direct Supply Configuration without DCDC Figure 5.2. EFM32PG23 Typical Application Circuit: DCDC Configuration #### 5.2 Other Connections Other components or connections may be required to meet the system-level requirements. Application Note AN0002.2: "EFM32 and EFR32 Wireless Gecko Series 2 Hardware Design Considerations" contains detailed information on these connections. Application Notes can be accessed on the Silicon Labs website (www.silabs.com/32bit-appnotes). ### 6. Pin Definitions #### 6.1 QFN48 Device Pinout Figure 6.1. QFN48 Device Pinout The following table provides package pin connections and general descriptions of pin functionality. For detailed information on the supported features for each GPIO pin, see 6.4 Alternate Function Table, 6.5 Analog Peripheral Connectivity, and 6.6 Digital Peripheral Connectivity. Table 6.1. QFN48 Device Pinout | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|--------|-------------|----------|--------|-------------| | PC00 | 1 | GPIO | PC01 | 2 | GPIO | | PC02 | 3 | GPIO | PC03 | 4 | GPIO | | PC04 | 5 | GPIO | PC05 | 6 | GPIO | | PC06 | 7 | GPIO | PC07 | 8 | GPIO | | PC08 | 9 | GPIO | PC09 | 10 | GPIO | | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|--------|-------------------------------|----------|--------|--------------------------------| | HFXTAL_I | 11 | High Frequency XTAL input pin | HFXTAL_O | 12 | High Frequency XTAL output pin | | RESETn | 13 | Reset pin (active low) | DVDD | 14 | Digital VDD supply pin | | NC | 15 | No Connection | PB06 | 16 | GPIO | | PB05 | 17 | GPIO | PB04 | 18 | GPIO | | PB03 | 19 | GPIO | PB02 | 20 | GPIO | | PB01 | 21 | GPIO | PB00 | 22 | GPIO | | AIN1 | 23 | ADC input 1 | AIN0 | 24 | ADC input 0 | | PA00 | 25 | GPIO | PA01 | 26 | GPIO | | PA02 | 27 | GPIO | PA03 | 28 | GPIO | | PA04 | 29 | GPIO | PA05 | 30 | GPIO | | PA06 | 31 | GPIO | PA07 | 32 | GPIO | | PA08 | 33 | GPIO | PA09 | 34 | GPIO | | PA10 | 35 | GPIO | DECOUPLE | 36 | Decoupling Capacitor pin | | VREGSW | 37 | DCDC output (Inductor) pin | VREGVDD | 38 | DCDC input supply pin | | VREGVSS | 39 | DCDC ground pin | DVDD | 40 | Digital VDD supply pin | | AVDD | 41 | Analog VDD supply pin | IOVDD | 42 | IO VDD supply pin | | PD05 | 43 | GPIO | PD04 | 44 | GPIO | | PD03 | 45 | GPIO | PD02 | 46 | GPIO | | PD01 | 47 | GPIO | PD00 | 48 | GPIO | #### 6.2 QFN48 with VREF Inputs Device Pinout Figure 6.2. QFN48 with VREF Inputs Device Pinout The following table provides package pin connections and general descriptions of pin functionality. For detailed information on the supported features for each GPIO pin, see 6.4 Alternate Function Table, 6.5 Analog Peripheral Connectivity, and 6.6 Digital Peripheral Connectivity. Table 6.2. QFN48 with VREF Inputs Device Pinout | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|--------|-------------------------------|----------|--------|--------------------------------| | PC00 | 1 | GPIO | PC01 | 2 | GPIO | | PC02 | 3 | GPIO | PC03 | 4 | GPIO | | PC04 | 5 | GPIO | PC05 | 6 | GPIO | | PC06 | 7 | GPIO | PC07 | 8 | GPIO | | PC08 | 9 | GPIO | PC09 | 10 | GPIO | | HFXTAL_I | 11 | High Frequency XTAL input pin | HFXTAL_O | 12 | High Frequency XTAL output pin | | RESETn | 13 | Reset pin (active low) | DVDD | 14 | Digital VDD supply pin | | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|--------|----------------------------|----------|--------|--------------------------| | NC | 15 | | PB06 | 16 | GPIO | | PB05 | 17 | GPIO | PB04 | 18 | GPIO | | PB03 | 19 | GPIO | PB02 | 20 | GPIO | | PB01 | 21 | GPIO | PB00 | 22 | GPIO | | VREFN | 23 | VREF Negative input | AIN1 | 24 | ADC input 1 | | AIN0 | 25 | ADC input 0 | VREFP | 26 | VREF Positive Input | | PA00 | 27 | GPIO | PA01 | 28 | GPIO | | PA02 | 29 | GPIO | PA03 | 30 | GPIO | | PA04 | 31 | GPIO | PA05 | 32 | GPIO | | PA06 | 33 | GPIO | PA07 | 34 | GPIO | | PA08 | 35 | GPIO | DECOUPLE | 36 | Decoupling Capacitor pin | | VREGSW | 37 | DCDC output (Inductor) pin | VREGVDD | 38 | DCDC input supply pin | | VREGVSS | 39 | DCDC ground pin | DVDD | 40 | Digital VDD supply pin | | AVDD | 41 | Analog VDD supply pin | IOVDD | 42 | IO VDD supply pin | | PD05 | 43 | GPIO | PD04 | 44 | GPIO | | PD03 | 45 | GPIO | PD02 | 46 | GPIO | | PD01 | 47 | GPIO | PD00 | 48 | GPIO | #### 6.3 QFN40 Device Pinout Figure 6.3. QFN40 Device Pinout The following table provides package pin connections and general descriptions of pin functionality. For detailed information on the supported features for each GPIO pin, see 6.4 Alternate Function Table, 6.5 Analog Peripheral Connectivity, and 6.6 Digital Peripheral Connectivity. Table 6.3. QFN40 Device Pinout | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|--------|-------------------------------|----------|--------|--------------------------------| | PC00 | 1 | GPIO | PC01 | 2 | GPIO | | PC02 | 3 | GPIO | PC03 | 4 | GPIO | | PC04 | 5 | GPIO | PC05 | 6 | GPIO | | PC06 | 7 | GPIO | PC07 | 8 | GPIO | | HFXTAL_I | 9 | High Frequency XTAL input pin | HFXTAL_O | 10 | High Frequency XTAL output pin | | RESETn | 11 | Reset pin (active low) | DVDD | 12 | Digital VDD supply pin | | PB06 | 13 | GPIO | PB05 | 14 | GPIO | | Pin Name | Pin(s) | Description | Pin Name | Pin(s) | Description | |----------|--------|----------------------------|----------|--------|--------------------------| | PB04 | 15 | GPIO | PB03 | 16 | GPIO | | PB02 | 17 | GPIO | PB01 | 18 | GPIO | | PB00 | 19 | GPIO | PA00 | 20 | GPIO | | PA01 | 21 | GPIO | PA02 | 22 | GPIO | | PA03 | 23 | GPIO | PA04 | 24 | GPIO | | PA05 | 25 | GPIO | PA06 | 26 | GPIO | | PA07 | 27 | GPIO | PA08 | 28 | GPIO | | PA09 | 29 | GPIO | DECOUPLE | 30 | Decoupling Capacitor pin | | VREGSW | 31 | DCDC output (Inductor) pin | VREGVDD | 32 | DCDC input supply pin | | VREGVSS | 33 | DCDC ground pin | DVDD | 34 | Digital VDD supply pin | | AVDD | 35 | Analog VDD supply pin | IOVDD | 36 | IO VDD supply pin | | PD03 | 37 | GPIO | PD02 | 38 | GPIO | | PD01 | 39 | GPIO | PD00 | 40 | GPIO | # 6.4 Alternate Function Table A wide selection of alternate functionality is available for multiplexing to various pins. The following table shows GPIO pins with support for dedicated functions across the different package options. **Table 6.4. GPIO Alternate Function Table** | GPIO | Alternate Functions | QFN48 Package <sup>1</sup> | QFN48 with VREF Inputs Package <sup>2</sup> | QFN40 Package <sup>3</sup> | |------|---------------------|----------------------------|---------------------------------------------|----------------------------| | PA00 | IADC0.VREFP | Yes | | Yes | | PAUU | LCD.SEG8 | Yes | Yes | Yes | | PA01 | GPIO.SWCLK | Yes | Yes | Yes | | PAUT | LCD.SEG9 | Yes | Yes | Yes | | PA02 | GPIO.SWDIO | Yes | Yes | Yes | | | GPIO.SWV | Yes | Yes | Yes | | PA03 | GPIO.TDO | Yes | Yes | Yes | | PAUS | GPIO.TRACEDATA0 | Yes | Yes | Yes | | | LESENSE.EN_0 | Yes | Yes | Yes | | | GPIO.TDI | Yes | Yes | Yes | | PA04 | GPIO.TRACECLK | Yes | Yes | Yes | | FAU4 | LCD.SEG10 | Yes | Yes | Yes | | | LESENSE.EN_1 | Yes | Yes | Yes | | | GPIO.TRACEDATA1 | Yes | Yes | Yes | | PA05 | GPIO.EM4WU0 | Yes | Yes | Yes | | PAUS | LCD.SEG11 | Yes | Yes | Yes | | | LESENSE.EN_2 | Yes | Yes | Yes | | PA06 | GPIO.TRACEDATA2 | Yes | Yes | Yes | | PAUO | LCD.LCD_CP | Yes | Yes | Yes | | PA07 | GPIO.TRACEDATA3 | Yes | Yes | Yes | | PAUI | LCD.SEG12 | Yes | Yes | Yes | | PA08 | LCD.SEG13 | Yes | Yes | Yes | | DDOO | LCD.SEG14 | Yes | Yes | Yes | | PB00 | VDAC0.CH0_MAIN_OUT | Yes | Yes | Yes | | | GPIO.EM4WU3 | Yes | Yes | Yes | | PB01 | LCD.SEG15 | Yes | Yes | Yes | | | VDAC0.CH1_MAIN_OUT | Yes | Yes | Yes | | PB02 | LCD.SEG16 | Yes | Yes | Yes | | DD02 | GPIO.EM4WU4 | Yes | Yes | Yes | | PB03 | LCD.SEG17 | Yes | Yes | Yes | | DC00 | GPIO.EM4WU6 | Yes | Yes | Yes | | PC00 | LCD.SEG0 | Yes | Yes | Yes | | GPIO | Alternate Functions | QFN48 Package <sup>1</sup> | QFN48 with VREF Inputs Package <sup>2</sup> | QFN40 Package <sup>3</sup> | |------|---------------------|----------------------------|---------------------------------------------|----------------------------| | PC01 | LCD.SEG1 | Yes | Yes | Yes | | PC02 | LCD.SEG2 | Yes | Yes | Yes | | PC03 | LCD.SEG3 | Yes | Yes | Yes | | PC04 | LCD.SEG4 | Yes | Yes | Yes | | DOOF | GPIO.EM4WU7 | Yes | Yes | Yes | | PC05 | LCD.SEG5 | Yes | Yes | Yes | | PC06 | LCD.SEG6 | Yes | Yes | Yes | | D007 | GPIO.EM4WU8 | Yes | Yes | Yes | | PC07 | LCD.SEG7 | Yes | Yes | Yes | | PC08 | LCD.SEG18 | Yes | Yes | | | PC09 | LCD.SEG19 | Yes | Yes | | | PD00 | LFXO.LFXTAL_O | Yes | Yes | Yes | | DD04 | LFXO.LFXTAL_I | Yes | Yes | Yes | | PD01 | LFXO.LF_EXTCLK | Yes | Yes | Yes | | DD00 | GPIO.EM4WU9 | Yes | Yes | Yes | | PD02 | LCD.COM0 | Yes | Yes | Yes | | PD03 | LCD.COM1 | Yes | Yes | Yes | | PD04 | LCD.COM2 | Yes | Yes | | | DDOE | GPIO.EM4WU10 | Yes | Yes | | | PD05 | LCD.COM3 | Yes | Yes | | - 1. QFN48 Package includes OPNs EFM32PG23B210F128IM48-C, EFM32PG23B210F256IM48-C, EFM32PG23B210F512IM48-C, and EFM32PG23B210F64IM48-C - 2. QFN48 with VREF Inputs Package includes OPNs EFM32PG23B310F128IM48-C, EFM32PG23B310F256IM48-C, EFM32PG23B310F512IM48-C, and EFM32PG23B310F64IM48-C - 3. QFN40 Package includes OPNs EFM32PG23B200F128IM40-C, EFM32PG23B200F256IM40-C, EFM32PG23B200F512IM40-C, and EFM32PG23B200F64IM40-C # 6.5 Analog Peripheral Connectivity Many analog resources are routable and can be connected to numerous GPIO's. The table below indicates which peripherals are available on each GPIO port. When a differential connection is being used Positive inputs are restricted to the EVEN pins and Negative inputs are restricted to the ODD pins. When a single ended connection is being used positive input is available on all pins. See the device Reference Manual for more details on the ABUS and analog peripherals. Note that some functions may not be available on all device variants. Table 6.5. ABUS Routing Table | Peripheral | Signal | F | PA PB | | PC | | PD | | | |------------|--------------|------|-------|------|-----|------|-----|------|-----| | | | EVEN | ODD | EVEN | ODD | EVEN | ODD | EVEN | ODD | | ACMP0 | ANA_NEG | Yes | | ANA_POS | Yes | ACMP1 | ANA_NEG | Yes | | ANA_POS | Yes | IADC0 | ANA_NEG | Yes | | ANA_POS | Yes | VDAC0 | CH0_ABUS_OUT | Yes | | CH1_ABUS_OUT | Yes # 6.6 Digital Peripheral Connectivity Many digital resources are routable and can be connected to numerous GPIO's. The table below indicates which peripherals are available on each GPIO port. Note that some functions may not be available on all device variants. Table 6.6. DBUS Routing Table | Peripheral.Resource | | PORT | | | | | |---------------------------|-----------|-----------|-----------|-----------|--|--| | | PA | РВ | PC | PD | | | | ACMP0.DIGOUT | Available | Available | Available | Available | | | | ACMP1.DIGOUT | Available | Available | Available | Available | | | | CMU.CLKIN0 | | | Available | Available | | | | CMU.CLKOUT0 | | | Available | Available | | | | CMU.CLKOUT1 | | | Available | Available | | | | CMU.CLKOUT2 | Available | Available | | | | | | EUSARTO.CS | Available | Available | | | | | | EUSARTO.CTS | Available | Available | | | | | | EUSARTO.RTS | Available | Available | | | | | | EUSARTO.RX | Available | Available | | | | | | EUSARTO.SCLK | Available | Available | | | | | | EUSART0.TX | Available | Available | | | | | | EUSART1.CS | Available | Available | Available | Available | | | | EUSART1.CTS | Available | Available | Available | Available | | | | EUSART1.RTS | Available | Available | Available | Available | | | | EUSART1.RX | Available | Available | Available | Available | | | | EUSART1.SCLK | Available | Available | Available | Available | | | | EUSART1.TX | Available | Available | Available | Available | | | | EUSART2.CS | | | Available | Available | | | | EUSART2.CTS | | | Available | Available | | | | EUSART2.RTS | | | Available | Available | | | | EUSART2.RX | | | Available | Available | | | | EUSART2.SCLK | | | Available | Available | | | | EUSART2.TX | | | Available | Available | | | | HFXO0.BUFOUT_REQ_IN_ASYNC | Available | Available | | | | | | I2C0.SCL | Available | Available | Available | Available | | | | I2C0.SDA | Available | Available | Available | Available | | | | I2C1.SCL | | | Available | Available | | | | I2C1.SDA | | | Available | Available | | | | KEYSCAN.COL_OUT_0 | Available | Available | Available | Available | | | | KEYSCAN.COL_OUT_1 | Available | Available | Available | Available | | | | Peripheral.Resource | PORT | | | | |---------------------|-----------|-----------|-----------|-----------| | | PA | РВ | PC | PD | | KEYSCAN.COL_OUT_2 | Available | Available | Available | Available | | KEYSCAN.COL_OUT_3 | Available | Available | Available | Available | | KEYSCAN.COL_OUT_4 | Available | Available | Available | Available | | KEYSCAN.COL_OUT_5 | Available | Available | Available | Available | | KEYSCAN.COL_OUT_6 | Available | Available | Available | Available | | KEYSCAN.COL_OUT_7 | Available | Available | Available | Available | | KEYSCAN.ROW_SENSE_0 | Available | Available | | | | KEYSCAN.ROW_SENSE_1 | Available | Available | | | | KEYSCAN.ROW_SENSE_2 | Available | Available | | | | KEYSCAN.ROW_SENSE_3 | Available | Available | | | | KEYSCAN.ROW_SENSE_4 | Available | Available | | | | KEYSCAN.ROW_SENSE_5 | Available | Available | | | | LESENSE.CH0OUT | Available | Available | | | | LESENSE.CH1OUT | Available | Available | | | | LESENSE.CH2OUT | Available | Available | | | | LESENSE.CH3OUT | Available | Available | | | | LESENSE.CH4OUT | Available | Available | | | | LESENSE.CH5OUT | Available | Available | | | | LESENSE.CH6OUT | Available | Available | | | | LESENSE.CH7OUT | Available | Available | | | | LESENSE.CH8OUT | Available | Available | | | | LESENSE.CH9OUT | Available | Available | | | | LESENSE.CH10OUT | Available | Available | | | | LESENSE.CH11OUT | Available | Available | | | | LESENSE.CH12OUT | Available | Available | | | | LESENSE.CH13OUT | Available | Available | | | | LESENSE.CH14OUT | Available | Available | | | | LESENSE.CH15OUT | Available | Available | | | | LETIMER0.OUT0 | Available | Available | | | | LETIMER0.OUT1 | Available | Available | | | | PCNT0.S0IN | Available | Available | | | | PCNT0.S1IN | Available | Available | | | | PRS.ASYNCH0 | Available | Available | | | | PRS.ASYNCH1 | Available | Available | | | | PRS.ASYNCH2 | Available | Available | | | | PRS.ASYNCH3 | Available | Available | | | | Peripheral.Resource | PORT | | | | |---------------------|-----------|-----------|-----------|-----------| | | PA | РВ | PC | PD | | PRS.ASYNCH4 | Available | Available | | | | PRS.ASYNCH5 | Available | Available | | | | PRS.ASYNCH6 | | | Available | Available | | PRS.ASYNCH7 | | | Available | Available | | PRS.ASYNCH8 | | | Available | Available | | PRS.ASYNCH9 | | | Available | Available | | PRS.ASYNCH10 | | | Available | Available | | PRS.ASYNCH11 | | | Available | Available | | PRS.SYNCH0 | Available | Available | Available | Available | | PRS.SYNCH1 | Available | Available | Available | Available | | PRS.SYNCH2 | Available | Available | Available | Available | | PRS.SYNCH3 | Available | Available | Available | Available | | TIMER0.CC0 | Available | Available | Available | Available | | TIMER0.CC1 | Available | Available | Available | Available | | TIMER0.CC2 | Available | Available | Available | Available | | TIMER0.CDTI0 | Available | Available | Available | Available | | TIMER0.CDTI1 | Available | Available | Available | Available | | TIMER0.CDTI2 | Available | Available | Available | Available | | TIMER1.CC0 | Available | Available | Available | Available | | TIMER1.CC1 | Available | Available | Available | Available | | TIMER1.CC2 | Available | Available | Available | Available | | TIMER1.CDTI0 | Available | Available | Available | Available | | TIMER1.CDTI1 | Available | Available | Available | Available | | TIMER1.CDTI2 | Available | Available | Available | Available | | TIMER2.CC0 | Available | Available | | | | TIMER2.CC1 | Available | Available | | | | TIMER2.CC2 | Available | Available | | | | TIMER2.CDTI0 | Available | Available | | | | TIMER2.CDTI1 | Available | Available | | | | TIMER2.CDTI2 | Available | Available | | | | TIMER3.CC0 | | | Available | Available | | TIMER3.CC1 | | | Available | Available | | TIMER3.CC2 | | | Available | Available | | TIMER3.CDTI0 | | | Available | Available | | TIMER3.CDTI1 | | | Available | Available | | TIMER3.CDTI2 | | | Available | Available | | Peripheral.Resource | PORT | | | | |---------------------|-----------|-----------|-----------|-----------| | | PA | РВ | PC | PD | | TIMER4.CC0 | Available | Available | | | | TIMER4.CC1 | Available | Available | | | | TIMER4.CC2 | Available | Available | | | | TIMER4.CDTI0 | Available | Available | | | | TIMER4.CDTI1 | Available | Available | | | | TIMER4.CDTI2 | Available | Available | | | | USART0.CLK | Available | Available | Available | Available | | USART0.CS | Available | Available | Available | Available | | USART0.CTS | Available | Available | Available | Available | | USART0.RTS | Available | Available | Available | Available | | USART0.RX | Available | Available | Available | Available | | USART0.TX | Available | Available | Available | Available | # 7. QFN40 Package Specifications # 7.1 QFN40 Package Dimensions Figure 7.1. QFN40 Package Drawing Table 7.1. QFN40 Package Dimensions | Dimension | Min | Тур | Max | |-----------|----------|------|------| | A | 0.80 | 0.85 | 0.90 | | A1 | 0.00 | 0.02 | 0.05 | | A3 | 0.20 REF | | | | b | 0.15 | 0.20 | 0.25 | | D | 4.90 | 5.00 | 5.10 | | Е | 4.90 | 5.00 | 5.10 | | D2 | 3.55 | 3.70 | 3.85 | | E2 | 3.55 | 3.70 | 3.85 | | е | 0.40 BSC | | | | L | 0.30 | 0.40 | 0.50 | | К | 0.20 | _ | _ | | R | 0.075 | _ | _ | | aaa | 0.10 | | | | bbb | 0.07 | | | | ccc | 0.10 | | | | ddd | 0.05 | | | | eee | 0.08 | | | | fff | 0.10 | | | - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. - 3. This drawing conforms to the JEDEC Solid State Outline MO-220, Variation VKKD-4. - 4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. - 5. Package external pad (epad) may have pin one chamfer. #### 7.2 QFN40 PCB Land Pattern Figure 7.2. QFN40 PCB Land Pattern Drawing Table 7.2. QFN40 PCB Land Pattern Dimensions | Dimension | Тур | |-----------|------| | S1 | 4.25 | | S | 4.25 | | L1 | 3.85 | | W1 | 3.85 | | е | 0.40 | | W | 0.22 | | L | 0.74 | - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. This Land Pattern Design is based on the IPC-7351 guidelines. - 3. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release. - 4. The stencil thickness should be 0.101 mm (4 mils). - 5. The ratio of stencil aperture to land pad size can be 1:1 for all perimeter pads. - 6. A 3x3 array of 0.90 mm square openings on a 1.20 mm pitch can be used for the center ground pad. - 7. A No-Clean, Type-3 solder paste is recommended. - 8. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. - 9. Above notes and stencil design are shared as recommendations only. A customer or user may find it necessary to use different parameters and fine tune their SMT process as required for their application and tooling. # 7.3 QFN40 Package Marking Figure 7.3. QFN40 Package Marking The package marking consists of: - PPPPPPPPP The product option codes. - 1-9. The part number designation - 9. Flash (H = 512k | G = 256k | F = 128k | E = 64k) - 10. Temperature grade (I = -40 to 125 °C) - TTTTTT A trace or manufacturing code. The first letter is the device revision. - YY The last 2 digits of the assembly year. - WW The 2-digit workweek when the device was assembled. - # The device revision. # 8. QFN48 Package Specifications # 8.1 QFN48 Package Dimensions Figure 8.1. QFN48 Package Drawing Table 8.1. QFN48 Package Dimensions | Dimension | Min | Тур | Max | |-----------|----------|------|------| | Α | 0.80 | 0.85 | 0.90 | | A1 | 0.00 | 0.02 | 0.05 | | A3 | 0.20 REF | | | | b | 0.15 | 0.2 | 0.25 | | D | 5.90 | 6.00 | 6.10 | | Е | 5.90 | 6.00 | 6.10 | | е | 0.40 BSC | | | | D2 | 4.15 | 4.30 | 4.45 | | E2 | 4.15 | 4.30 | 4.45 | | L | 0.30 | 0.4 | 0.50 | | К | 0.20 | _ | _ | | R | 0.075 | _ | _ | | aaa | 0.10 | | | | bbb | 0.07 | | | | ccc | 0.10 | | | | ddd | 0.05 | | | | eee | 0.08 | | | | fff | 0.10 | | | - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. - 3. This drawing conforms to the JEDEC Outline MS-013, Variation AA. - 4. Recommended reflow profile per JEDEC J-STD-020C specification for small body, lead-free components. # 8.2 QFN48 PCB Land Pattern Figure 8.2. QFN48 PCB Land Pattern Drawing Table 8.2. QFN48 PCB Land Pattern Dimensions | Dimension | Тур | |-----------|------| | L | 0.86 | | W | 0.22 | | e | 0.40 | | S | 5.01 | | S1 | 5.01 | | L1 | 4.45 | | W1 | 4.45 | - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. This Land Pattern Design is based on the IPC-7351 guidelines. - 3. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be $60 \mu m$ minimum, all the way around the pad. - 4. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release. - 5. The stencil thickness should be 0.101 mm (4 mils). - 6. The ratio of stencil aperture to land pad size can be 1:1 for all perimeter pads. - 7. A 3x3 array of 1.10mm x 1.10mm openings on 1.30mm pitch should be used for the center ground pad. - 8. A No-Clean, Type-3 solder paste is recommended. - 9. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. - 10. Above notes and stencil design are shared as recommendations only. A customer or user may find it necessary to use different parameters and fine tune their SMT process as required for their application and tooling. # 8.3 QFN48 Package Marking Figure 8.3. QFN48 Package Marking The package marking consists of: - PPPPPPPPP The product option codes. - 1-9. The part number designation - 9. Flash (H = 512k | G = 256k | F = 128k | E = 64k) - 10. Temperature grade (I = -40 to 125 °C) - TTTTTT A trace or manufacturing code. The first letter is the device revision. - YY The last 2 digits of the assembly year. - WW The 2-digit workweek when the device was assembled. - # The device revision. # 9. Revision History #### Revision 0.5 April, 2022 - · Added Figure 2.1 Ordering Code Key on page 4 - 3.9.4 Power Domains: Extended description of available power domains. - · 4.1 Electrical Characteristics: - Populated electrical specification tables with latest characerization results. - Added Boot Timing and Crypto Operation Timing / Current tables. - 6.4 Alternate Function Table: Changed formatting of section to show signals available on each package option and include footnote to detail OPNs. #### Revision 0.2 July, 2021 Initial release. IoT Portfolio www.silabs.com/IoT **SW/HW** www.silabs.com/simplicity **Quality** www.silabs.com/quality **Support & Community** www.silabs.com/community #### Disclaimer Silicon Labs intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Labs products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Labs reserves the right to make changes without further notice to the product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Without prior notification, Silicon Labs may update product firmware during the manufacturing process for security or reliability reasons. Such changes will not alter the specifications or the performance of the product. Silicon Labs shall have no liability for the consequences of use of the information supplied in this document. This document does not imply or expressly grant any license to design or fabricate any integrated circuits. The products are not designed or authorized to be used within any FDA Class III devices, applications for which FDA premarket approval is required or Life Support Systems without the specific written consent of Silicon Labs. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Labs products are not designed or authorized for military applications. Silicon Labs products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons. Silicon Labs disclaims all express and implied warranties and shall not be responsible or liable for any injuries or damages related to use of a Silicon Labs p # $information, visit\ www.silabs.com/about-us/inclusive-lexicon-project$ #### Trademark Information Silicon Laboratories Inc.®, Silicon Laboratories®, Silicon Labs®, Silabs® and the Silicon Labs logo®, Bluegiga®, Bluegiga Logo®, EFM®, EFM32®, EFR, Ember®, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Redpine Signals®, WiSeConnect, n-Link, ThreadArch®, EZLink®, EZRadio®, EZRadio®, Cecko®, Gecko OS, Gecko OS, Studio, Precision32®, Simplicity Studio®, Telegesis, the Telegesis Logo®, USBXpress®, Zentri, the Zentri logo and Zentri DMS, Z-Wave®, and others are trademarks or registered trademarks of Silicon Labs. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. Wi-Fi is a registered trademark of the Wi-Fi Alliance. All other products or brand names mentioned herein are trademarks of their respective holders. Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 USA # **X-ON Electronics** Largest Supplier of Electrical and Electronic Components Click to view similar products for ARM Microcontrollers - MCU category: Click to view products by Silicon Labs manufacturer: Other Similar products are found below: R7FS3A77C2A01CLK#AC1 STM32F071CBT6TR MB96F119RBPMC-GSE1 MB9BF122LPMC-G-JNE2 MB9BF128SAPMC-GE2 MB9BF218TBGL-GE1 MB9BF529TBGL-GE1 CG8349AT MB9AF342MAPMC-G-JNE2 MB96F001YBPMC1-GSE1 MB9BF121KPMC-G-JNE2 VA10800-D000003PCA STM32F072C8T7 CP8547AT S6J334EJTCSE2000A S6J32EELTMSC2000A CY9AF156NPMC-G-JNE2 MB9BF104NAPMC-G-JNE1 CY8C4045FNI-DS400T CY8C4724FNI-S402T LPC3240FET296/01K LPC1759FBD80K LPC1752FBD80K LPC1125JBD48/303EL LPC844M201JBD48K LPC2366FBD100K LPC2378FBD144K LPC2388FBD144K LPC11U24FBD48/40EL LPC2468FET208K LPC1113FBD48/302EL LPC822M101JHI33K LPC11C14FBD48/30EL LPC2103FBD48EL LPC1114FBD48/302EL LPC1114FBD48/303EL LPC2119FBD64/01EL LPC1114FHN33/301K LPC1114FHN33/302K LPC2136FBD64/01EL ADUCM410BCBZ-RL7 K32L2A31VLH1A CYT2B78CADQ0AZEGS LPC55S69JEV98Y NHS3152UK/A1Z MK26FN2M0CAC18R EFM32TG825F32-D-BGA48 GD32F330G8U6TR STM32F091CCU6TR GD32F330K8U6