# PAC5556/PAC5556A Data Sheet

**Power Application Controller®** 

Configurable Analog Front End™
Application Specific Power Drivers™
Arm® Cortex®-M4F Controller Core





# **TABLE OF CONTENTS**

| 1  | GENERAL DESCRIPTION8       |                                                  |    |  |  |  |  |  |  |
|----|----------------------------|--------------------------------------------------|----|--|--|--|--|--|--|
| 2  |                            |                                                  |    |  |  |  |  |  |  |
| 3  | PRODUCT SELECTION SUMMARY1 |                                                  |    |  |  |  |  |  |  |
| 4  | ORDERING INFORMATION10     |                                                  |    |  |  |  |  |  |  |
| 5  | FEATL                      | JRES                                             | 11 |  |  |  |  |  |  |
|    | 5.1                        | Feature Overview                                 | 11 |  |  |  |  |  |  |
| 6  | ABSOL                      | LUTE MAXIMUM RATINGS                             | 14 |  |  |  |  |  |  |
| 7  | ARCHI                      | ITECTURAL BLOCK DIAGRAM                          | 15 |  |  |  |  |  |  |
| 8  | PIN CO                     | ONFIGURATION                                     | 16 |  |  |  |  |  |  |
|    | 8.1                        | PAC5556QX Pin Configuration (QFN1010-52 Package) | 16 |  |  |  |  |  |  |
| 9  | PIN DE                     | ESCRIPTION                                       | 17 |  |  |  |  |  |  |
|    | 9.1                        | Power and Ground Pin Description                 | 17 |  |  |  |  |  |  |
|    | 9.2                        | Signal Manager Pin Description                   | 18 |  |  |  |  |  |  |
|    | 9.3                        | Driver Manager Pin Description                   | 19 |  |  |  |  |  |  |
|    | 9.4                        | I/O Ports Pin Description                        | 20 |  |  |  |  |  |  |
| 10 | CONFI                      | IGURABLE POWER MANAGER (CPM)                     | 21 |  |  |  |  |  |  |
|    | 10.1                       | Features                                         | 21 |  |  |  |  |  |  |
|    | 10.2                       | Functional Description                           | 22 |  |  |  |  |  |  |
|    | 10.3                       | High-Voltage Supply Controller (HV-BUCK)         | 22 |  |  |  |  |  |  |
|    | 10.4                       | Medium-Voltage Buck Regulator (MV-BUCK)          | 24 |  |  |  |  |  |  |
|    | 10.5                       | Linear Regulators                                | 25 |  |  |  |  |  |  |
|    | 10.6                       | Power-up Sequence                                | 26 |  |  |  |  |  |  |
|    | 10.7                       | Hibernate Mode                                   | 27 |  |  |  |  |  |  |
|    | 10.8                       | Power Monitor                                    | 27 |  |  |  |  |  |  |
|    | 10.9                       | Electrical Characteristics                       | 28 |  |  |  |  |  |  |
|    | 10.10                      | Typical Performance Characteristics              | 31 |  |  |  |  |  |  |
| 11 | CONF                       | IGURABLE ANALOG FRONT END (CAFE)                 | 32 |  |  |  |  |  |  |
|    | 11.1                       | Features                                         | 32 |  |  |  |  |  |  |
|    | 11.2                       | Block Diagram                                    | 33 |  |  |  |  |  |  |
|    | 11.3                       | Functional Description                           | 34 |  |  |  |  |  |  |
|    | 11.4                       | Differential Programmable Gain Amplifier (DA)    | 34 |  |  |  |  |  |  |
|    | 11.5                       | Single-Ended Programmable Gain Amplifier (AMP)   | 34 |  |  |  |  |  |  |
|    | 11.6                       | General Purpose Comparator (CMP)                 | 34 |  |  |  |  |  |  |
|    | 11.7                       | Phase Comparator (PHC)                           | 35 |  |  |  |  |  |  |
|    | 11.8                       | Protection Comparator (PCMP)                     | 35 |  |  |  |  |  |  |



|    | 11.9   | Analog Output Buffer (BUF)                  | 35 |  |  |  |  |  |
|----|--------|---------------------------------------------|----|--|--|--|--|--|
|    | 11.10  | Analog Front End I/O (AIO)                  | 35 |  |  |  |  |  |
|    | 11.11  | Push Button (PBTN)                          | 36 |  |  |  |  |  |
|    | 11.12  | HP DAC and LP DAC                           | 36 |  |  |  |  |  |
|    | 11.13  | ADC Analog Input                            | 37 |  |  |  |  |  |
|    | 11.14  | Configurable Analog Signal Matrix (CASM)    | 38 |  |  |  |  |  |
|    | 11.15  | Configurable Digital Signal Matrix (CDSM)   | 39 |  |  |  |  |  |
|    | 11.16  | Cycle-by-cycle Current Limit                | 39 |  |  |  |  |  |
|    | 11.17  | Integrated VM ADC Sampling                  | 39 |  |  |  |  |  |
|    | 11.18  | Temperature Warnings and Faults             | 40 |  |  |  |  |  |
|    | 11.19  | Temperature Monitoring                      | 40 |  |  |  |  |  |
|    | 11.20  | Voltage Reference                           | 40 |  |  |  |  |  |
|    | 11.21  | Electrical Characteristics                  | 41 |  |  |  |  |  |
| 12 | APPLIC | CATION SPECIFIC POWER DRIVERS (ASPD)        | 46 |  |  |  |  |  |
|    | 12.1   | Features                                    | 46 |  |  |  |  |  |
|    | 12.2   | Block Diagram                               | 46 |  |  |  |  |  |
|    | 12.3   | Functional Description                      | 47 |  |  |  |  |  |
|    | 12.4   | Low-Side Gate Driver                        | 47 |  |  |  |  |  |
|    | 12.5   | High-Side Gate Driver                       | 48 |  |  |  |  |  |
|    | 12.6   | High-Side Switching Transients              | 48 |  |  |  |  |  |
|    | 12.7   | Gate Driver Fault Protection                | 49 |  |  |  |  |  |
|    | 12.8   | Gate Driver Pull Down                       | 49 |  |  |  |  |  |
|    | 12.9   | Electrical Characteristics                  | 50 |  |  |  |  |  |
| 13 | SOC C  | ONTROL SIGNALS                              | 51 |  |  |  |  |  |
|    | 13.1   | High-side and Low-Side Gate Drivers         | 51 |  |  |  |  |  |
|    | 13.2   | SPI SOC Bus                                 | 53 |  |  |  |  |  |
|    | 13.3   | ADC EMUX                                    |    |  |  |  |  |  |
|    | 13.4   | .4 Analog Interrupts                        |    |  |  |  |  |  |
| 14 | ADC/D  | TSE                                         | 55 |  |  |  |  |  |
|    | 14.1   | ADC Block Diagram                           | 55 |  |  |  |  |  |
|    | 14.2   | Functional Description                      | 55 |  |  |  |  |  |
|    |        | 14.2.1 ADC                                  | 55 |  |  |  |  |  |
|    |        | 14.2.2 ADC Conversion Timing                | 56 |  |  |  |  |  |
|    |        | 14.2.3 Dynamic Triggering and Sample Engine | 57 |  |  |  |  |  |
|    |        | 14.2.4 EMUX Control                         | 57 |  |  |  |  |  |
|    | 14.3   | Electrical Characteristics                  | 58 |  |  |  |  |  |
| 15 | МЕМО   | 1ORY SYSTEM59                               |    |  |  |  |  |  |



|    | 15.1   | Feature                                 | s                      | 59 |  |  |  |  |
|----|--------|-----------------------------------------|------------------------|----|--|--|--|--|
|    | 15.2   | Memory                                  | / System Block Diagram | 59 |  |  |  |  |
|    | 15.3   | Function                                | nal Description        | 60 |  |  |  |  |
|    | 15.4   | Program                                 | n FLASH                | 60 |  |  |  |  |
|    | 15.5   | INFO FL                                 | LASH                   | 60 |  |  |  |  |
|    | 15.6   | SRAM                                    |                        | 60 |  |  |  |  |
|    | 15.7   | Code Pr                                 | rotection              | 60 |  |  |  |  |
|    | 15.8   | Electrica                               | al Characteristics     | 62 |  |  |  |  |
| 16 | SYSTE  | M AND C                                 | CLOCK CONTROL          | 63 |  |  |  |  |
|    | 16.1   | Feature                                 | s                      | 63 |  |  |  |  |
|    | 16.2   | Block D                                 | iagram                 | 63 |  |  |  |  |
|    | 16.3   | Clock S                                 | ources                 | 64 |  |  |  |  |
|    |        | 16.3.1                                  | Ring Oscillator        | 64 |  |  |  |  |
|    |        | 16.3.2                                  | Reference Clock        | 64 |  |  |  |  |
|    |        | 16.3.3                                  | External Clock Input   | 64 |  |  |  |  |
|    | 16.4   | PLL                                     |                        | 64 |  |  |  |  |
|    | 16.5   | Clock Ti                                | ree                    | 64 |  |  |  |  |
|    |        | 16.5.1                                  | FRCLK                  | 64 |  |  |  |  |
|    |        | 16.5.2                                  | SCLK                   | 65 |  |  |  |  |
|    |        | 16.5.3                                  | PCLK                   | 65 |  |  |  |  |
|    |        | 16.5.4                                  | ACLK                   | 65 |  |  |  |  |
|    |        | 16.5.5                                  | HCLK                   | 65 |  |  |  |  |
|    | 16.6   | Electrica                               | al Characteristics     | 66 |  |  |  |  |
| 17 | ARM® ( | CORTEX                                  | ®-M4F MCU CORE         | 67 |  |  |  |  |
|    | 17.1   | Feature                                 | s                      | 67 |  |  |  |  |
|    | 17.2   | Block D                                 | iagram                 | 67 |  |  |  |  |
|    | 17.3   | Function                                | 68                     |    |  |  |  |  |
|    | 17.4   | Application Typical Current Consumption |                        |    |  |  |  |  |
|    | 17.5   | Electrica                               | al Characteristics     | 70 |  |  |  |  |
| 18 | IO CON | NTROLLE                                 | ≣R                     | 71 |  |  |  |  |
|    | 18.1   | Feature                                 | s                      | 7  |  |  |  |  |
|    | 18.2   | Block Diagram                           |                        |    |  |  |  |  |
|    | 18.3   | Functional Description                  |                        |    |  |  |  |  |
|    | 18.4   | GPIO Current Injection                  |                        |    |  |  |  |  |
|    | 18.5   | Periphe                                 | ral MUX                | 73 |  |  |  |  |
|    | 18.6   | Electrica                               | al Characteristics     | 74 |  |  |  |  |
| 19 | SERIAL | NL INTERFACE                            |                        |    |  |  |  |  |





# **Power Application Controller**

|    | 19.1                             | Block D                  | Diagram                             | 75 |  |  |  |  |
|----|----------------------------------|--------------------------|-------------------------------------|----|--|--|--|--|
|    | 19.2                             | 2 Functional Description |                                     |    |  |  |  |  |
|    | 19.3                             | I <sup>2</sup> C Con     | ntroller                            | 76 |  |  |  |  |
|    | 19.4                             | USART                    | Γ                                   | 76 |  |  |  |  |
|    |                                  | 19.4.1                   | USART SPI Mode                      | 76 |  |  |  |  |
|    |                                  | 19.4.2                   | USART UART Mode                     | 77 |  |  |  |  |
|    | 19.5                             | CAN                      |                                     | 77 |  |  |  |  |
|    | 19.6                             | Dynami                   | ic Characteristics                  | 78 |  |  |  |  |
| 20 | PWM <sup>-</sup>                 | TIMERS.                  |                                     | 81 |  |  |  |  |
|    | 20.1                             | Block D                  | Diagram                             | 81 |  |  |  |  |
|    | 20.2                             | Timer F                  | eatures                             | 82 |  |  |  |  |
|    |                                  | 20.2.1                   | CCR/PWM Timer                       | 82 |  |  |  |  |
|    |                                  | 20.2.2                   | Dead-time Generators (DTG)          | 83 |  |  |  |  |
|    |                                  | 20.2.3                   | QEP Decoder                         | 83 |  |  |  |  |
| 21 | GENE                             | RAL PUR                  | RPOSE TIMERS                        | 84 |  |  |  |  |
|    | 21.1                             | Block D                  | Diagram                             | 84 |  |  |  |  |
|    | 21.2                             | Functio                  | onal Description                    | 85 |  |  |  |  |
|    |                                  | 21.2.1                   | SOC Bus Watchdog Timer              | 85 |  |  |  |  |
|    |                                  | 21.2.2                   | Wake-up Timer                       | 85 |  |  |  |  |
|    |                                  | 21.2.3                   | Real-time Clock with Calendar (RTC) | 85 |  |  |  |  |
|    |                                  | 21.2.4                   | Windowed Watchdog Timer (WWDT)      | 85 |  |  |  |  |
|    |                                  | 21.2.5                   | GP Timer (GPT)                      | 85 |  |  |  |  |
| 22 | CRC                              |                          |                                     | 86 |  |  |  |  |
|    | 22.1                             | Block D                  | Diagram                             | 86 |  |  |  |  |
|    | 22.2 Functional Description      |                          |                                     |    |  |  |  |  |
| 23 | THER                             | HERMAL CHARACTERISTICS87 |                                     |    |  |  |  |  |
| 24 | APPLICATION EXAMPLES88           |                          |                                     |    |  |  |  |  |
| 25 | PACKAGE OUTLINE AND DIMENSIONS89 |                          |                                     |    |  |  |  |  |



# **LIST OF TABLES**

| Table 3-1 Product Selection Summary                                               |    |
|-----------------------------------------------------------------------------------|----|
| Table 4-1 Ordering Information                                                    |    |
| Table 6-1 Absolute Maximum Ratings                                                | 14 |
| Table 7-1 Architectural Block Diagram                                             | 15 |
| Table 9-1 Multi-Mode Power Manager and System Pin Description                     | 17 |
| Table 9-2 Signal Pin Description                                                  | 18 |
| Table 9-3 Driver Manager Pin Description                                          | 19 |
| Table 9-4 I/O Ports Pin Description                                               | 20 |
| Table 10-1 High-Voltage Buck Controller Electrical Characteristics                |    |
| Table 10-2 Medium-Voltage Buck Controller Electrical Characteristics              |    |
| Table 10-3 Linear Regulators Electrical Characteristics                           | 30 |
| Table 10-4 Power Monitor Electrical Characteristics                               |    |
| Table 11-1 Differential PGA (DA) Electrical Characteristics (AIO<5:0>)            |    |
| Table 11-2 Single-Ended PGA (AMP) Electrical Characteristics (AIO<9:6>)           |    |
| Table 11-3 General Purpose Comparator (CMP) Electrical Characteristics (AIO<9:6>) |    |
| Table 11-4 Phase Comparator (PHC) Electrical Characteristics (AIO<9:6>)           |    |
| Table 11-5 Special Mode Electrical Characteristics (AIO<9:7>)                     |    |
| Table 11-6 Special Mode Electrical Characteristics (AIO6)                         |    |
| Table 11-7 Analog Front End (AIO) Electrical Characteristics (AIO<9:0>)           |    |
| Table 11-8 Push Button (PBTN) Electrical Characteristics (AIO6)                   |    |
| Table 11-9 HP DAC and LP DAC Electrical Characteristics                           |    |
| Table 11-10 Temperature Protection                                                |    |
| Table 12-1 Power Driver Resources                                                 |    |
| Table 12-2 Gate Driver Electrical Characteristics                                 |    |
| Table 13-1 PWM to ASPD Gate Driver Options (DTG Enabled)                          | 52 |
| Table 13-2 SPI SOC Bus Connections                                                |    |
| Table 13-3 SPI SOC Bus Connections                                                |    |
| Table 13-4 Analog Interrupts                                                      |    |
| Table 14-1 ADC and DTSE Electrical Characteristics                                |    |
| Table 15-1 Code Protection Level Description                                      |    |
| Table 15-2 Memory System Electrical Characteristics                               |    |
| Table 16-1 CCS Electrical Characteristics                                         |    |
| Table 17-1 PAC55XX Application Typical Current Consumption                        | 69 |
| Table 17-2 MCU and Clock Control System Electrical Characteristics                | 70 |
| Table 18-1 PAC5556 Peripheral Pin MUX                                             |    |
| Table 18-2 IO Controller Electrical Characteristics                               |    |
| Table 19-1 Serial Interface Dynamic Characteristics                               |    |
| Table 19-2 I <sup>2</sup> C Dynamic Characteristics                               | 79 |
| Table 23-1 Thermal Characteristics                                                | 87 |



# **LIST OF FIGURES**

| Figure 1-1 Power Application Controller                     | 8  |
|-------------------------------------------------------------|----|
| Figure 2-1 Simplified Application Diagram                   | 9  |
| Figure 8-1 PAC5556QX Pin Configuration (QFN1010-52 Package) | 16 |
| Figure 10-1 CPM Block Diagram                               |    |
| Figure 10-2 HV-BUCK with AC Supply                          |    |
| Figure 10-3 MV-BUCK Switching Regulator Example             | 24 |
| Figure 10-4 Linear Regulators Example                       | 25 |
| Figure 10-5 Power-Up Sequence                               | 26 |
| Figure 10-6 VDDIO LDO Voltage vs. Current                   |    |
| Figure 10-7 VCC33 LDO Voltage vs. Current                   | 31 |
| Figure 10-8 VCORE LDO Voltage vs. Current                   |    |
| Figure 11-1 Configurable Analog Front End                   |    |
| Figure 11-2 ADC Analog Input Muxes                          |    |
| Figure 12-1 Application Specific Power Drivers              |    |
| Figure 12-2 Typical Gate Driver Connections                 |    |
| Figure 12-3 Gate Driver Switching Transients                |    |
| Figure 13-1 SOC Signals for Gate Drivers                    |    |
| Figure 14-1 ADC with DTSE                                   |    |
| Figure 14-2 ADC Conversion Timing Diagram (standard)        |    |
| Figure 14-3 ADC Conversion Timing Diagram (enhanced)        |    |
| Figure 15-1 Memory System                                   |    |
| Figure 16-1 Clock Control System                            |    |
| Figure 17-1 Arm® Cortex®-M4F Microcontroller Core           |    |
| Figure 18-1 IO Controller Block Diagram                     |    |
| Figure 19-1 Serial Interface Block Diagram                  |    |
| Figure 19-2 I <sup>2</sup> C Timing Diagram                 |    |
| Figure 20-1 PWM Timers Block Diagram                        |    |
| Figure 21-1 SOC Bus Watchdog and Wake-up Timer              |    |
| Figure 21-2 General Purpose Timers                          |    |
| Figure 22-1 CRC Block Diagram                               |    |
| Figure 24-1 BLDC/PMSM Motor Application Example             |    |
| Figure 25-1 QFN1010-52 Package Outline                      | 89 |



# 1 GENERAL DESCRIPTION

The PAC5556 is a Power Application Controller® (PAC) product that is optimized for high-voltage, high-speed BLDC or PMSM motor control. The PAC5556 integrates a 150MHz Arm® Cortex®-M4F 32-bit microcontroller core with a highly configurable Power Manager, Active-Semi's Configurable Analog Front-End<sup>TM</sup> and Application Specific Power Drivers<sup>TM</sup> to form the most compact microcontroller-based power and motor control and drive solution available.

The PAC5556 microcontroller features 128kB of embedded FLASH and 32kB of SRAM memory, a 2.5MSPS analog-to-digital converter (ADC) with programmable auto-sampling of up to 24 conversion sequences, 3.3V IO, flexible clock control system, PWM and general-purpose timers and several serial communications interfaces.

The Configurable Power Manager (CPM) provides "all-in-one" efficient power management solution for multiple types of power sources. It features a configurable high-voltage buck controller (HV-BUCK), a configurable medium-voltage switching regulator (MV-BUCK), and four linear regulated voltage supplies. The Application Specific Power Drivers (ASPD) are 600V power drivers designed for half bridge, H-bridge, 3-phase, and general-purpose driving. The Configurable Analog Front End (CAFE) comprises differential programmable gain amplifiers, single-ended programmable gain amplifiers, comparators, digital-to-analog converters, and I/Os for programmable and inter-connectible signal sampling, feedback amplification, and sensor monitoring of multiple analog input signals.

**Figure 1-1 Power Application Controller** 



The PAC5556 is available in a 52-pin, 10x10mm QFN package.



# 2 PAC FAMILY APPLICATIONS

The PAC5556 is ideal for 120VAC/240VAC or up to 600VDC powered BLDC or PMSM motor applications. Target applications for this device include:

- AC Fans
- Ceiling Fans
- White Goods
- Compressors
- Water Pumps

Figure 2-1 Simplified Application Diagram





# 3 PRODUCT SELECTION SUMMARY

**Table 3-1 Product Selection Summary** 

|                | PIN<br>PKG             | POW<br>MANA   |                       |          |     | IGUI<br>OG I<br>END | RO  |             | SPE<br>PO     | CATION<br>ECIFIC<br>WER<br>VERS          |             | MICR       | OCC       | NTR  | ROLLE            | ER .                                     |                                                                                                          |
|----------------|------------------------|---------------|-----------------------|----------|-----|---------------------|-----|-------------|---------------|------------------------------------------|-------------|------------|-----------|------|------------------|------------------------------------------|----------------------------------------------------------------------------------------------------------|
| PART<br>NUMBER |                        | INPUT VOLTAGE | CONFIGURABLE<br>POWER | DIFF-PGA | PGA | COMPARATOR          | DAC | ADC CHANNEL | VBST/VSRC     | POWER DRIVER                             | SPEED (MHz) | FLASH (KB) | SRAM (KB) | GPIO | PWM CHANNEL      | COMM                                     | PRIMARY<br>APPLICA<br>TION                                                                               |
| PAC5556        | 52-pin<br>10x10<br>QFN | Up to 600V    | Y                     | 3        | 4   | 10                  | 2   | 11          | 630V/<br>610V | 3 LS @<br>1A<br>3 HS @<br>0.25A/<br>0.5A | 150         | 128        | 32        | 26   | 16<br>(3.3<br>V) | UART<br>SPI<br>CAN<br>I2C<br>SWD<br>JTAG | 3 half-<br>bridge<br>3 phase<br>control<br>Sensored<br>BLDC,<br>Sensorless<br>BEMF,<br>Sensorless<br>FOC |

Notes: DIFF-PGA = differential programmable gain amplifier; HS = high-side, LS = low-side, PGA = programmable gain amplifier, VSRC = Bootstrap Voltage Source

# 4 ORDERING INFORMATION

**Table 4-1 Ordering Information** 

| PART NUMBER  | TEMPERATURE RANGE | PACKAGE    | PINS             | PACKING                    |
|--------------|-------------------|------------|------------------|----------------------------|
| PAC5556QX    | -40°C to 125°C    | QFN1010-52 | 52 + Exposed Pad | Tray (4900 piece)          |
| PAC5556AQX   | -40°C to 125°C    | QFN1010-52 | 52 + Exposed Pad | Tray (4900 piece)          |
| PAC5556AQX-T | -40°C to 125°C    | QFN1010-52 | 52 + Exposed Pad | Tape and Reel (3000 piece) |



# 5 FEATURES

#### 5.1 Feature Overview

- Configurable Power Manager
  - ◆ AC line input or DC supply up to 600V
  - 8µA hibernate IQ
  - 600V DC/DC buck controller (HV-BUCK)
  - 5V DC/DC buck regulator (MV-BUCK)
  - ◆ 4 Linear regulators with power and hibernate management
  - Power and temperature monitor, warning, fault detection
- Proprietary Configurable Analog Front-End
  - 10 Analog Front-End IO pins
  - 3 Differential Programmable Gain Amplifiers
  - 4 Single-ended Programmable Gain Amplifiers
  - Programmable Over-Current Protection
  - 10 Comparators, 2 DACs (10-bit)
  - Integrated VM ADC Sampling
- Proprietary Application Specific Power Drivers
  - 3 600V high-side gate drivers with 0.25A/0.5A gate driving capability
  - ◆ 3 low-side gate drivers with 1A/1A gate driving capability
  - Configurable fault protection
  - Cycle by cycle current limit control (CBCCTL)
- 150MHz Arm® Cortex®-M4F 32-bit Microcontroller Core
  - Single-cycle 32-bit x 32-bit hardware multiplier
  - 32-bit hardware divider
  - DSP Instructions and Saturation Arithmetic Support
  - Integrated sleep and deep sleep modes
  - Single-precision Floating Point Unit (FPU)
  - 8-region Memory Protection Unit (MPU)
  - Nested Vectored Interrupt Controller (NVIC) with 32 Interrupts with 8 levels of priority
  - 24-Bit SysTick Timer
  - Wake-up Interrupt Controller (WIC) allowing power-saving sleep modes
  - Clock-gating allowing low-power operation
  - Embedded Trace Macrocell (ETM) for in-system debugging at real-time without breakpoints



#### Memory

- ◆ 128kB FLASH
- ◆ 32kB SRAM with ECC
- 2 x 1kB INFO FLASH area for manufacturing information
- 1 x 1kB INFO FLASH area for user parameter storage and application configuration or code
- Analog to Digital Converter (ADC)
  - ◆ 12-bit resolution
  - ◆ 2.5MSPS
  - Programmable Dynamic Triggering and Sampling Engine (DTSE)
- I/O
  - 3.3V Digital I/O or Analog Input for ADC
  - Configurable weak pull-up and pull-down
  - Configurable drive strength (6mA to 25mA minimum)
  - Dedicated Integrated IO power supply (3.3V)
  - Flexible peripheral MUX allowing each IO pin to be configured with one of up to 8 peripheral functions
  - Flexible Interrupt Controller
- Flexible Clock Control System (CCS)
  - ◆ 300MHz PLL from internal 1.25% oscillator
  - 20MHz Ring Oscillator
  - 20MHz External Clock Input
- Timing Generators
  - Four 16-bit timers with up to 32 PWM/CC blocks
    - 16 Programmable Hardware Dead-time generators
    - Up to 300MHz input clock for high-resolution PWM
  - 16-bit Windowed Watchdog Timer (WWDT)
  - ◆ 24-bit Real-time Clock (RTC) with Calendar and Alarm Functions
  - 24-bit SysTick Timer
  - 2 x 24-bit General-purpose count-down timers with interrupt
  - Wake-up timer for sleep modes from 0.125s to 8s
- Communication Peripherals
  - 3 x USART
    - SPI or UART modes
    - SPI Master/Slave, up to 25MHz
    - UART, up to 1Mbps
  - I2C Master/Slave
  - CAN 2.0B Controller





- Debug
  - Single Wire Debugger (SWD)
  - ◆ JTAG
  - Embedded Trace Macrocell (ETM)
- 4-Level User-Configurable Code Protection
- 96-bit Unique ID
- CRC Engine
  - ◆ Offloads software for communications and safety protocol through hardware acceleration
  - ◆ Configurable Polynomial (CRC-16 or CRC-8)
  - ◆ Configurable Input Data Width, Input and Output Reflection
  - Programmable Seed Value



# **6 ABSOLUTE MAXIMUM RATINGS**

#### **Table 6-1 Absolute Maximum Ratings**

|                                                    | PARAMETER                    |                         | VALUE                          | UNIT |
|----------------------------------------------------|------------------------------|-------------------------|--------------------------------|------|
| VM to VSS                                          | -0.3 to 605                  | V                       |                                |      |
| BST/DXBx to VSS                                    | -0.3 to 630                  | V                       |                                |      |
| BST to SRC, DXBx to DXSx                           |                              | -0.3 to 20              | V                              |      |
| SRC/DXSx to VSS                                    |                              |                         | -10 to 610                     | V    |
| DRM to SRC, DXHx to DXSx                           |                              |                         | -0.3 to 20                     | V    |
| DXSx allowable offset slew rate (dV <sub>D</sub> ) | xsx/dt)                      |                         | -50 to 50                      | V/ns |
| DRLx to VSS                                        |                              |                         | -0.3 to V <sub>P</sub> + 0.3   | V    |
| VP to VSS                                          |                              |                         | -0.3 to 18                     | V    |
| SW to VSS                                          |                              |                         | -0.3 to V <sub>P</sub> + 0.3   | V    |
| CSM to VP                                          |                              | -0.3 to 0.3             | V                              |      |
| CSM to VSS                                         | -0.3 to V <sub>P</sub> + 1.0 | V                       |                                |      |
| BST_CHG to VSS                                     |                              | -0.3 to 42              | V                              |      |
| VSYS, AIO6 to VSS                                  |                              |                         | -0.3 to 6                      | V    |
| VCC33, VCCIO to VSS                                |                              |                         | -0.3 to 4.1                    | V    |
| VCORE to VSS                                       |                              |                         | -0.3 to 1.44                   | V    |
| VCC18 to VSS                                       |                              |                         | -0.3 to 2.5                    | V    |
| AIO<9:7>, AIO<5:0> to VSS                          |                              |                         | -0.3 to V <sub>SYS</sub> + 0.3 | V    |
| PE <x>, PF<x> to VSS</x></x>                       |                              | -0.3 to Vccio + 0.3     | V                              |      |
| PE <x>, PF<x> pin injection current</x></x>        | 25                           | mA                      |                                |      |
| PE <x>, PF<x> sum of all pin injection</x></x>     | 50                           | mA                      |                                |      |
| VSS RMS Current                                    | 0.2                          | A <sub>RMS</sub>        |                                |      |
|                                                    | Human body model             | All pins (except below) | 2                              | kV   |
| Electrostatic Discharge (ESD)                      | (JEDEC)                      | VM, DXSx                | 1                              | kV   |
|                                                    | Charge device model (        | EDEC)                   | 1                              | kV   |



# 7 ARCHITECTURAL BLOCK DIAGRAM

**Table 7-1 Architectural Block Diagram** 





# 8 PIN CONFIGURATION

# 8.1 PAC5556QX Pin Configuration (QFN1010-52 Package)

Figure 8-1 PAC5556QX Pin Configuration (QFN1010-52 Package)





# 9 PIN DESCRIPTION

# 9.1 Power and Ground Pin Description

Table 9-1 Multi-Mode Power Manager and System Pin Description

| PIN NAME | PIN NUMBER | TYPE  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|----------|------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VCC33    | 6          | Power | Internally generated 3.3V power supply. Connect to a 2.2µF or higher value ceramic capacitor from V <sub>CC33</sub> to V <sub>SSA</sub> .                                                                                                                                                                                                                                                                                                                                                   |
| VSYS     | 7          | Power | 5V power supply for the medium-voltage buck regulator. Connect to a 22 $\mu$ F /6.3V or higher ceramic capacitor from V <sub>SYS</sub> to V <sub>SS</sub> .                                                                                                                                                                                                                                                                                                                                 |
| BST_CHG  | 18         | Power | Boot-strap capacitor charge pin. Connect to DC/DC boot-strap capacitor. Connect to a 220pF/50V ceramic capacitor from V <sub>SYS</sub> to V <sub>SS</sub> .                                                                                                                                                                                                                                                                                                                                 |
| VP       | 22         | Power | Main power supply. Provides power to the power drivers as well as voltage feedback path for the switching supply. Connect a properly sized supply bypass capacitor in parallel with a 4.7 μF ceramic capacitor in parallel with a 220μF aluminum capacitor from V <sub>P</sub> to V <sub>SS</sub> for voltage loop stabilization.  This pin requires good capacitive bypassing to V <sub>SS</sub> , so the ceramic capacitor must be connected with a shorter than 10mm trace from the pin. |
| SW       | 23         | Power | Switch node for the medium-voltage buck regulator.                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| CSM      | 24         | Power | High-Voltage Buck Regulator Switching supply current sense input. Connect to the positive side of the current sense resistor.                                                                                                                                                                                                                                                                                                                                                               |
| VM       | 25         | Power | High-Voltage Buck Regulator supply controller input. Connect a 0.1µF higher value ceramic capacitor from VM to VSS. This pin requires good capacitive bypass to Vss, so the ceramic capacitor must be connected with a shorter than 10mm trace from the pin.                                                                                                                                                                                                                                |
| SRC      | 26         | Power | High-Voltage Buck Regulator Source. Connect to the source of the high-side power MOSFET of the high-voltage buck regulator.                                                                                                                                                                                                                                                                                                                                                                 |
| DRM      | 27         | Power | High-Voltage Buck Regulator gate driver. Connect to the gate of the high-side power MOSFET of the high-voltage buck regulator.                                                                                                                                                                                                                                                                                                                                                              |
| BST      | 28         | Power | High-Voltage Buck Regulator bootstrap input. Connect a 2.2µF/25V or higher value ceramic capacitor from BST to SRC. The ceramic capacitor must be connected with a shorter than 10mm trace to the device pin.                                                                                                                                                                                                                                                                               |
| VSS      | 38         | Power | Ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| VCC18    | 43         | Power | Internally generated 1.8V power supply. Connect a 2.2 µF or higher value ceramic capacitor from V <sub>CC18</sub> to V <sub>SSA</sub> .                                                                                                                                                                                                                                                                                                                                                     |
| VCORE    | 48         | Power | Internally generated digital logic 1.2V power supply. Connect a 2.2 µF or higher value ceramic capacitor from V <sub>CORE</sub> to V <sub>SSA</sub> .                                                                                                                                                                                                                                                                                                                                       |
| VCCIO    | 49         | Power | Internally generated digital I/O 3.3V power supply. Connect a 4.7 $\mu F$ or higher value ceramic capacitor from $V_{\text{CCIO}}$ to $V_{\text{SSA}}$ .                                                                                                                                                                                                                                                                                                                                    |
| EP (VSS) | EP         | Power | Exposed pad. Must be connected to V <sub>SS</sub> in a star ground configuration. Connect to a large PCB copper area for power dissipation heat sinking.                                                                                                                                                                                                                                                                                                                                    |



# 9.2 Signal Manager Pin Description

**Table 9-2 Signal Pin Description** 

| PIN NAME | PIN NUMBER | FUNCTION | TYPE   | DESCRIPTION                         |
|----------|------------|----------|--------|-------------------------------------|
|          |            | AIO7     | I/O    | Analog front end I/O 7.             |
| AIO7     |            | AMP7     | Analog | PGA input 7.                        |
| AIO7     | 8          | CMP7     | Analog | Comparator input 7.                 |
|          |            | PHC7     | Analog | Phase comparator input 7.           |
|          |            | AIO8     | I/O    | Analog front end I/O 8.             |
| AIO8     | 9          | AMP8     | Analog | PGA input 8.                        |
| AIOo     | 9          | CMP8     | Analog | Comparator input 8.                 |
|          |            | PHC8     | Analog | Phase comparator input 8.           |
|          |            | AIO9     | I/O    | Analog front end I/O 9.             |
| AIO9     | 10         | AMP9     | Analog | PGA input 9.                        |
| AiO9     | 10         | CMP9     | Analog | Comparator input 9.                 |
|          |            | PHC9     | Analog | Phase comparator input 9.           |
|          |            | AIO5     | I/O    | Analog front end I/O 5.             |
| AIO5     | 11         | DA54P    | Analog | Differential PGA 54 positive input. |
|          |            | AMP5     | Analog | PGA input 5.                        |
|          |            | AIO4     | I/O    | Analog front end I/O 4.             |
| AIO4     | 12         | DA54N    | Analog | Differential PGA 54 negative input. |
|          |            | AMP4     | Analog | PGA input 4.                        |
|          | 13         | AIO3     | I/O    | Analog front end I/O 3.             |
| AIO3     |            | DA32P    | Analog | Differential PGA 32 positive input. |
|          |            | AMP3     | Analog | PGA input 3.                        |
|          |            | AIO2     | I/O    | Analog front end I/O 2.             |
| AIO2     | 14         | DA32N    | Analog | Differential PGA 32 negative input. |
|          |            | AMP2     | Analog | PGA input 2.                        |
|          |            | AIO1     | I/O    | Analog front end I/O 1.             |
| AIO1     | 15         | DA10P    | Analog | Differential PGA 10 positive input. |
|          |            | AMP1     | Analog | PGA input 1.                        |
|          |            | AIO0     | I/O    | Analog front end I/O 0.             |
| AIO0     | 16         | DA10N    | Analog | Differential PGA 10 negative input. |
|          |            | AMP0     | Analog | PGA input 0.                        |
|          |            | AIO6     | I/O    | Analog front end I/O 6.             |
|          |            | AMP6     | Analog | PGA input 6.                        |
| AIO6     | 17         | CMP6     | Analog | Comparator input 6.                 |
|          |            | BUF6     | Analog | Buffer output 6.                    |
|          |            | PBTN     | Analog | Push button input.                  |



# 9.3 Driver Manager Pin Description

# **Table 9-3 Driver Manager Pin Description**

| PIN NAME | PIN NUMBER | TYPE   | DESCRIPTION                                                                                                                                                                                                              |
|----------|------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DRL2     | 19         | Analog | Low-side gate driver 2.                                                                                                                                                                                                  |
| DRL1     | 20         | Analog | Low-side gate driver 1.                                                                                                                                                                                                  |
| DRL0     | 21         | Analog | Low-side gate driver 0.                                                                                                                                                                                                  |
| DXS0     | 29         | Analog | Ultra-high-voltage high-side gate driver source 0.                                                                                                                                                                       |
| DXH0     | 30         | Analog | Ultra-high-voltage high-side gate driver 0.                                                                                                                                                                              |
|          |            |        | Ultra-high-voltage high-side gate driver bootstrap 0.                                                                                                                                                                    |
| DXB0     | 31         | Analog | Connect a 1µF or higher value ceramic capacitor from DXB0 to DXS0. This pin requires good capacitive bypass so it must be connected with a 10mm or shorter trace.                                                        |
| DXS1     | 32         | Analog | Ultra-high-voltage high-side gate driver source 1.                                                                                                                                                                       |
| DXH1     | 33         | Analog | Ultra-high-voltage high-side gate driver 1.                                                                                                                                                                              |
| DXB1     | 34         | Analog | Ultra-high-voltage high-side gate driver bootstrap 1.  Connect a 1µF or higher value ceramic capacitor from DXB1 to DXS1. This pin requires good capacitive bypass so it must be connected with a 10mm or shorter trace. |
| DXS2     | 35         | Analog | Ultra-high-voltage high-side gate driver source 2.                                                                                                                                                                       |
| DXH2     | 36         | Analog | Ultra-high-voltage high-side gate driver 2.                                                                                                                                                                              |
| DXB2     | 37         | Analog | Ultra-high-voltage high-side gate driver bootstrap 2.  Connect a 1µF or higher value ceramic capacitor from DXB2 to DXS2. This pin requires good capacitive bypass so it must be connected with a 10mm or shorter trace. |



# 9.4 I/O Ports Pin Description

# **Table 9-4 I/O Ports Pin Description**

| PIN NAME | PIN NUMBER | FUNCTION | TYPE   | DESCRIPTION <sup>1</sup> |
|----------|------------|----------|--------|--------------------------|
| PF4/ADC4 | 1          | PF4      | I/O    | I/O port PF4.            |
| PF4/ADC4 |            | ADC4     | Analog | ADC channel ADC4.        |
| PF3      | 2          | PF3      | I/O    | I/O port PF3.            |
| PF2      | 3          | PF2      | I/O    | I/O port PF2.            |
| PF1      | 4          | PF1      | I/O    | I/O port PF1.            |
| PF0      | 5          | PF0      | I/O    | I/O port PF0.            |
| PE0      | 39         | PE0      | I/O    | I/O port PE0.            |
| PE1      | 40         | PE1      | I/O    | I/O port PE1.            |
| PE2      | 41         | PE2      | I/O    | I/O port PE2.            |
| PE3      | 42         | PE3      | I/O    | I/O port PE3.            |
| PE4      | 44         | PE4      | I/O    | I/O port PE4.            |
| PE5      | 45         | PE5      | I/O    | I/O port PE5.            |
| PE6      | 46         | PE6      | I/O    | I/O port PE6.            |
| PE7      | 47         | PE7      | I/O    | I/O port PE7.            |
| PF7/ADC7 | 50         | PF7      | I/O    | IO port PF7.             |
| PF//ADC/ | 50         | ADC7     | Analog | Analog channel ADC7.     |
| PF6/ADC6 | 51         | PF6      | I/O    | I/O port PF6.            |
| FFO/ADC6 | 51         | ADC6     | Analog | Analog channel ADC6.     |
| PF5/ADC5 | 50         | PF5      |        | IO port PF5.             |
| PF5/ADC5 | 52         | ADC5     | Analog | Analog channel ADC5.     |

Data Sheet Rev. 2.5, February 26, 2021 Subject to change without notice

<sup>&</sup>lt;sup>1</sup> For a full description of all of the pin configurations for each digital I/O, see the PAC55XX Family User Guide for the Peripheral MUX.



# 10 CONFIGURABLE POWER MANAGER (CPM)

#### 10.1 Features

- 600V Switching Controller (HV-BUCK)
- 5V Switching Regulator (MV-BUCK) with integrated FET
- 4 linear regulators with power and hibernate management
- V<sub>REF</sub> for ADC
- Power and temperature monitor, warning, and fault detection

Figure 10-1 CPM Block Diagram





# 10.2 Functional Description

- The Configurable Power Manager (600V Switching Controller (HV-BUCK)
- 5V Switching Regulator (MV-BUCK) with integrated FET
- 4 linear regulators with power and hibernate management
- V<sub>REF</sub> for ADC
- Power and temperature monitor, warning, and fault detection

Figure 10-1) is optimized to efficiently provide "all-in-one" power management required by the PAC and associated application circuitry. It incorporates a high-voltage DC/DC controller that is used to convert power from a DC input source to generate a main supply output V<sub>P</sub>. There is also an integrated medium-voltage buck DC/DC regulator to generate V<sub>SYS</sub>.

Four other linear regulators provide V<sub>CCIO</sub>, V<sub>CC33</sub>, V<sub>CORE</sub> and V<sub>CC18</sub> supplies for 3.3V I/O, 3.3V mixed signal, 1.9V microcontroller core circuitry and MCU FLASH. The power manager also handles system functions including internal reference generation, timers, hibernate mode management, and power and temperature monitoring.

## 10.3 High-Voltage Supply Controller (HV-BUCK)

The PAC5556 contains a 600V High-Voltage Supply Controller (Buck DC/DC). This power supply is used to supply the various regulators in the PAC5556, as well as generating the V<sub>P</sub> gate drive voltage for the Application Specific Driver Manager (ASPD).

The HV-BUCK controller converts the motor voltage (V<sub>M</sub>) to the gate driver and IC system supply (V<sub>P</sub>). The VM input is the HV-BUCK supply regulator input and is connected to the rectified DC motor voltage source. The BST and SRC pins are connected to the bootstrap and source nodes of the power supply, respectively. The BST\_CHG pin is used to initially charge the boot-strap capacitor in the HV-BUCK.

The V<sub>P</sub> regulation voltage is initially set to 15V during start up and may be reconfigured to be 12V by the microcontroller after initialization. When V<sub>P</sub> is lower than the target regulation voltage, the internal feedback control circuitry causes the inductor current to increase to raise V<sub>P</sub>. Conversely, when V<sub>P</sub> is higher than the regulation voltage, the feedback loop control causes the inductor current to decrease to lower V<sub>P</sub>. The feedback loop is internally stabilized. The output current capability of the switching supply is determined by the external current sense resistor. The inductor current signal is sensed differentially between the CSM pin and V<sub>P</sub> and has a peak current limit threshold of 0.2V.

The CPM may be used to supply both AC offline and DC supplied applications of up to 600VDC.

The diagram below shows an example of the PAC5556 with a 120Hz/240Hz AC application.



#### Figure 10-2 HV-BUCK with AC Supply



The switching frequency and output voltage of the HV-BUCK can be reconfigured by the MCU. The switching frequency can be configured to be between 25kHz and 125kHz and the gate drive output voltage can be configured to 12V or 15V.



# 10.4 Medium-Voltage Buck Regulator (MV-BUCK)

The PAC5556 contains a Medium-Voltage Buck Switching Regulator that generates a 5V/200mA supply for the device, as well as PCB functions.

The SW pin is the switch node of the Buck regulator. The Power MOSFET is integrated, so connect this pin to VSYS through an external inductor. The VSYS pin is the 5V regulator output, which should be bypassed to ground with a  $22\mu F$  ceramic capacitor.

Figure 10-3 MV-BUCK Switching Regulator Example



The output of VSYS is fixed at 5V and the switching frequency is 1.33MHz.



# 10.5 Linear Regulators

The CPM includes four additional linear regulators. VSYS supplies these three regulators. Once VSYS is above 4V, these four additional linear regulators for VCCIO, VCC33, VCC18 and VCORE supplies sequentially power up.

Figure 10-4 Linear Regulators Example



The figure above shows typical circuit connections for the linear regulators. The VCCIO regulator generates a dedicated 3.3V supply for the MCU IO. The VCC33 regulator generates a 3.3V supply for the analog peripherals in the MCU and the VCC18 LDO. The VCCRE regulator generates a 1.2V supply for the MCU digital logic. The VCC18 regulator supplies a 1.8V supply for the MCU FLASH.

When VSYS, VCCIO, VCC33, and VCORE are all above their respective power good thresholds, and the configurable power on reset duration has expired, the microcontroller is initialized.



#### 10.6 Power-up Sequence

The CPM follows a typical power up sequence as in the Figure 10-5 below.

Figure 10-5 Power-Up Sequence



A typical sequence begins with power being applied to VM. When VM reaches 100V, the HV-BUCK controller is started. After the boot-strap capacitor is charged VP starts to rise. VP rises to 90% of the target setting of 15V (13.5V) within 5ms, then there is a 1ms delay and then the MV-BUCK is started. When the VSYS output of the MVBK rises to 4V, then there is a 0.5ms delay and the VCCIO LDO is enabled. Then there is a 0.5ms delay and the VCC33 LDO is enabled. Then there is a 0.5ms delay and the VCORE LDO is enabled. The VCC18 LDO starts after 50µs after VCORE.

There is then a 0.5ms delay and the power good threshold of all LDOs is checked. If all are OK, then there is an additional 1ms delay (TRST), then the POR signal is asserted to the MCU and it begins executing firmware.

During the firmware initialization process, the MCU may change the VP output voltage setting from the 15V default to 12V.





#### 10.7 Hibernate Mode

The PAC5556 can go into an ultra-low power hibernate mode via the microcontroller firmware or via the optional push button (PBTN, see *Push Button* description in *Configurable Analog Front End*). In hibernate mode, only a minimal amount of current is used by V<sub>M</sub> (typically 8µA at 170VDC), and the CPM controller and all internal regulators are shut down to eliminate power drain from the output supplies. The system exits hibernate mode after a wake-up timer duration (configurable from 125ms to 8s or infinite) has expired or, if push button enabled, after an additional push button event has been detected. When exiting the hibernate mode, the power manager goes through the start up cycle and the microcontroller is reinitialized. Only the persistent power manager status bits (resets and faults) are retained during hibernation.

#### 10.8 Power Monitor

Whenever any of the  $V_{SYS}$ ,  $V_{CCIO}$ ,  $V_{CC33}$ , or  $V_{CORE}$  power supplies fall below their respective power good threshold voltage, a fault event is detected and the microcontroller is reset. The microcontroller stays in the reset state until  $V_{SYS}$ ,  $V_{CCIO}$ ,  $V_{CC33}$ , and  $V_{CORE}$  supplies are all good again and the reset time has expired.

These power supplies may also be monitored by the ADC. The PWRMON MUX allows the user to select which channels may be monitored by the ADC. The channels that may be monitored are shown below:

- V<sub>CORF</sub>
- V<sub>CORE</sub> \* 4/10
- V<sub>CC33</sub> \* 4/10
- V<sub>CCIO</sub> \* 4/10
- V<sub>SYS</sub> \* 4/10
- VMS<sup>2</sup>
- VPTAT<sup>3</sup>
- VMS (buffered)

For details on how to select the power monitor channels using the ADC, see the section below on ADC Analog Input.

<sup>&</sup>lt;sup>2</sup> VMS is the scaled value of the VM power supply input. For more information on how to convert this value to volts, see the PAC5556 Device User Guide.

<sup>&</sup>lt;sup>3</sup> VPTAT is the internal temperature sensor value. For more information on how to convert this value to degrees C, see the PAC5556 Device User Guide.



# 10.9 Electrical Characteristics

# **Table 10-1 High-Voltage Buck Controller Electrical Characteristics**

( $V_M = 330V$ ,  $V_P = 15V$  and  $T_J = 25^{\circ}C$  unless otherwise specified)

| SYMBOL                  | PARAMETER                                    | CONDITIONS                                      |           | MIN  | TYP  | MAX | UNIT |
|-------------------------|----------------------------------------------|-------------------------------------------------|-----------|------|------|-----|------|
| V <sub>M</sub>          | Motor voltage range                          |                                                 |           | 0    |      | 600 | V    |
| 1                       | V <sub>M</sub> hibernate mode supply current | VM = 170V                                       |           | 8    | 16   | ^   |      |
| Інів;∨м                 |                                              | HIB = 1                                         | VM = 330V |      | 18   |     | μA   |
| Vuvlor;vm               | V <sub>M</sub> UVLO rising                   |                                                 |           |      | 82   |     | V    |
| Vuvlof;vm               | V <sub>M</sub> UVLO falling                  |                                                 |           |      | 62   |     | V    |
| $V_{SRC}$               | Level-shifted driver source voltage range    | Repetitive, 10µs pulse                          |           | -10  |      | 605 | V    |
| VSRC                    |                                              | Steady state                                    |           | 0    |      | 600 | V    |
| V <sub>BST</sub>        | BST pin voltage range                        | Repetitive, 10µs                                | pulse     | 1    |      | 625 | V    |
| $V_{BS;BST}$            | Boot-strap supply voltage range              | Steady state                                    |           | 9    |      | 620 | ٧    |
| V BS;BST                | Boot-strap supply voltage range              | V <sub>BST</sub> , relative to V <sub>SRC</sub> |           | 9    |      | 20  | V    |
| Vuvlor;bst              | Boot-strap UVLO rising threshold             |                                                 |           |      | 7    |     | V    |
| V <sub>UVLOF;BST</sub>  | Boot-strap UVLO falling threshold            |                                                 |           |      | 6.2  |     | V    |
| VDRM_MINON              | DRM minimum on time                          |                                                 |           |      | 200  |     | ns   |
| V <sub>DRM_MINOFF</sub> | DRM minimum off time                         |                                                 |           |      | 1200 |     | ns   |
| V <sub>REF;VP</sub>     | V <sub>P</sub> output regulation voltage     | V <sub>P</sub> = 15V                            |           | -5%  | 15   | 5%  | V    |
| le                      | V- nowar OK throphold                        | V <sub>P</sub> rising                           |           |      | 91   |     | %    |
| <b>K</b> POKR;VP        | V <sub>P</sub> power OK threshold            | V <sub>P</sub> falling                          |           |      | 87   |     | %    |
| kovpr;vp                | V <sub>P</sub> OV protection threshold       | V <sub>P</sub> rising                           |           |      | 130  |     | %    |
| f <sub>SWM;DRM</sub>    | Switching frequency programmable range       |                                                 |           | 25   |      | 125 | kHz  |
| I <sub>SRC</sub>        | Source node current output                   |                                                 |           |      | 100  |     | mA   |
| Isnk                    | Sink node current output                     |                                                 |           |      | 200  |     | mA   |
| Vuvlor;vp               | V <sub>P</sub> UVLO rising                   |                                                 |           |      | 10   |     | V    |
| V <sub>UVLOF;VP</sub>   | V <sub>P</sub> UVLO falling                  |                                                 |           |      | 8    |     | V    |
| V <sub>CSM;ILIM</sub>   | CSM current limit threshold                  |                                                 |           | -10% | 0.2  | 10% | V    |
|                         | HV-BUCK inductor value                       |                                                 |           |      | 680  |     | μΗ   |
| R <sub>DSG</sub>        | Discharge resistance                         |                                                 |           |      | 1    |     | kΩ   |



#### **Table 10-2 Medium-Voltage Buck Controller Electrical Characteristics**

( $V_M = 330V$ ,  $V_P = 15V$  and  $T_A = 25^{\circ}C$  unless otherwise specified)

| SYMBOL                              | PARAMETER                                | CONDITIONS                       | MIN       | TYP  | MAX      | UNIT |
|-------------------------------------|------------------------------------------|----------------------------------|-----------|------|----------|------|
| V <sub>VSYS</sub>                   | V <sub>SYS</sub> output voltage accuracy |                                  | -3%       | 5    | 3%       | V    |
| Fsw                                 | Switching frequency                      |                                  | -5%       | 1.33 | 5%       | MHz  |
| I <sub>VSYS;LIM</sub>               | V <sub>SYS</sub> current limit           |                                  | 320       |      | 450      | mA   |
| \/                                  | V <sub>SYS</sub> power OK threshold      | Rising                           | 4.25      | 4.5  | 4.75     | V    |
| V <sub>POK;</sub> vsys              |                                          | Falling                          |           | 4.2  |          | V    |
|                                     | V <sub>SYS</sub> power OK blanking delay |                                  |           | 10   |          | μs   |
|                                     | MV-BUCK inductor value                   | Current rating of at least 750mA | 6.8 - 20% |      | 10 + 20% | μΗ   |
| Vuvlo;vsys                          | Vsys UVLO                                | Rising                           |           | 4.5  |          | V    |
|                                     |                                          | Falling                          |           | 4.2  |          | V    |
| V <sub>OVP;</sub> v <sub>S</sub> ys | V <sub>SYS</sub> OVP                     | Rising                           |           | 5.5  |          | V    |
|                                     |                                          | Falling                          |           | 5.2  |          | V    |
| R <sub>DSCH;VSYS</sub>              | V <sub>SYS</sub> discharge resistance    |                                  |           | 2.5  |          | kΩ   |



#### **Table 10-3 Linear Regulators Electrical Characteristics**

( $V_P$  = 12V and  $T_A$  = -40°C to 125°C unless otherwise specified)

| SYMBOL                 | PARAMETER                        | CONDITIONS          | MIN | TYP | MAX | UNIT |
|------------------------|----------------------------------|---------------------|-----|-----|-----|------|
| V <sub>CCIO</sub>      | V <sub>CCIO</sub> output voltage | Load = 1mA          | -3% | 3.3 | 3%  | V    |
| Vccio                  | V <sub>CCIO</sub> output voltage | Load = 1mA          | -3% | 3.3 | 3%  | V    |
| Vcore4                 | V <sub>CORE</sub> output voltage | Load = 1mA          | -3% | 1.2 | 3%  | V    |
| V <sub>CC18</sub>      | V <sub>CC18</sub> output voltage |                     |     | 1.8 |     | V    |
| ILIM;VCCIO             | V <sub>CCIO</sub> current limit  |                     | 40  | 65  |     | mA   |
| I <sub>LIM;VCC33</sub> | V <sub>CC33</sub> current limit  |                     | 40  | 65  |     | mA   |
| I <sub>LIM;VCORE</sub> | V <sub>CORE</sub> current limit  |                     | 40  | 65  |     | mA   |
|                        | LDO current fold back            |                     |     | 50  |     | %    |
| tpok;blank             | Power OK blanking delay          | Vccio, Vcc33, Vcore |     | 10  |     | μs   |
| Rdisch                 | Output discharge resistance      | LDO off             |     | 300 |     | Ohm  |
| Cvccio                 | VCCIO stable output capacitance  |                     | 1   |     | 10  | μF   |
| C <sub>VCC33</sub>     | VCC33 stable output capacitance  |                     | 1   |     | 10  | μF   |
| Cvcore                 | VCORE stable output capacitance  |                     | 1   |     | 10  | μF   |
| V <sub>LDO</sub> ;POK  | LDO power OK rising threshold    | Hysteresis = 10%    | 85  | 90  | 95  | %    |

#### **Table 10-4 Power Monitor Electrical Characteristics**

 $(T_A = -40^{\circ}C \text{ to } 125^{\circ}C \text{ unless otherwise specified})$ 

| SYMBOL | PARAMETER                | CONDITIONS         | MIN | TYP | MAX | UNIT  |
|--------|--------------------------|--------------------|-----|-----|-----|-------|
| Кмон   | Power monitoring voltage | VCORE              |     | 1   |     | V/V   |
|        |                          | Vsys, Vccio, Vcc33 |     | 0.4 |     | V / V |

Data Sheet Rev. 2.5, February 26, 2021 Subject to change without notice

<sup>&</sup>lt;sup>4</sup> Note that the VCORE LDO may not have any other loads. The only connection to the VCORE pin should be a bypass capacitor to ground.



# **10.10 Typical Performance Characteristics**

(T<sub>A</sub> = 25°C unless otherwise specified)

### Figure 10-6 VDDIO LDO Voltage vs. Current



Figure 10-7 VCC33 LDO Voltage vs. Current



Figure 10-8 VCORE LDO Voltage vs. Current





# 11 CONFIGURABLE ANALOG FRONT END (CAFE)

#### 11.1 Features

- 10 Configurable Analog I/O signals
  - ◆ Gain mode, comparator mode, I/O mode, special mode
- 3 High-Performance, Configurable Differential Amplifiers
- 4 High-Performance, Configurable Single-Ended Amplifiers
- Two high-speed comparators with protection functions
- Phase to phase, phase to center-tap modes
- Bi-directional, asymmetric configurable comparator hysteresis
- Push-button input for entering/exiting hibernate mode
- Integrated VM sampling using ADC



# 11.2 Block Diagram

Figure 11-1 Configurable Analog Front End





# 11.3 Functional Description

The device includes a Configurable Analog Front End<sup>™</sup> (CAFE, Figure 11-1) accessible through 10 analog and I/O pins. These pins can be configured to form flexible interconnected circuitry made up of 3 differential programmable gain amplifiers, 4 single-ended programmable gain amplifiers, 10 protection comparators, and one buffer output.

Each of these pins can also be programmed as analog feed-through pins, or as analog front end I/O pins that can function as digital inputs or digital open-drain outputs. The PAC proprietary configurable analog signal matrix (CASM) and configurable digital signal matrix (CDSM) allow real time asynchronous analog and digital signals to be routed in flexible circuit connections for different applications. A push button function is provided for optional push button on, hibernate, and off power management function.

# 11.4 Differential Programmable Gain Amplifier (DA)

The DAxP and DAxN pin pair are positive and negative inputs, respectively, to a differential programmable gain amplifier. The differential gain can be programmable to be 1x, 2x, 4x, 8x, 16x, 32x, and 48x for zero-ohm signal source impedance. The differential programmable gain amplifier has -0.3V to 2.5V input common mode range, and its output can be configured for routing directly to the ADC pre-multiplexer, or through a sample-and-hold circuit synchronized with the ADC auto-sampling mechanism. Each differential amplifier is accompanied by offset calibration circuitry, and two protection comparators for protection event monitoring. The programmable gain differential amplifier is optimized for use with signal source impedance lower than  $500\Omega$  and with matched source impedance on both positive and negative inputs for minimal offset. The effective gain is scaled by  $13.5k / (13.5k + R_{SOURCE})$ , where  $R_{SOURCE}$  is the matched source impedance of each input.

Each differential amplifier is connected to a pair of AIO pins on the PAC5556. AIO<1:0> are connected to one differential amplifier; AIO<3:2> are connected to one differential amplifier and AIO<5:4> are connected to one differential amplifier.

## 11.5 Single-Ended Programmable Gain Amplifier (AMP)

Each AMPx input goes to a single-ended programmable gain amplifier with signal relative to V<sub>SS</sub>. The amplifier gain can be programmed to be 1x, 2x, 4x, 8x, 16x, 32x, and 48x, or as analog feed-through. The programmable gain amplifier output is routed via a multiplexer to the configurable analog signal matrix CASM.

#### 11.6 General Purpose Comparator (CMP)

The general-purpose comparator takes the CMPx input and compares it to either the programmable threshold voltage (V<sub>THREF</sub>) or a signal from the configurable analog signal matrix CASM. The comparator has 0V to V<sub>SYS</sub> input common mode range, and its polarity-selectable output is routed via a multiplexer to either a data input bit or the configurable digital signal matrix CDSM.



# 11.7 Phase Comparator (PHC)

The phase comparator takes the PHCx input and compares it to either the programmable threshold voltage (VTHREF) or a signal from the configurable analog signal matrix CASM. The comparison signal can be set to a phase reference signal generated by averaging the PHCx input voltages. In a three-phase motor control application, the phase reference signal acts as a virtual center tap for BEMF detection. The PHCx inputs are optionally fed through to the CASM. The PHC inputs can be compared to the virtual center-tap, or phase to phase for the most efficient BEMF zero-cross detection. The phase comparators have configurable asymmetric hysteresis.

The phase comparator has 0V to V<sub>SYS</sub> input common mode range, and its polarity-selectable output is routed to a data input bit and to the phase/position multiplexer synchronized with the auto-sampling sequencers.

# 11.8 Protection Comparator (PCMP)

Two protection comparators are provided in association with each differential programmable gain amplifier, with outputs available to trigger protection events and accessible as read-back output bits. The high-speed protection (HP) comparator compares the AIO<n+1> pin to the 10-bit HP DAC output voltage, with full scale voltage of 2.5V. The limit protection (LP) comparator compares the differential programmable gain amplifier output to the 10-bit LP DAC output voltage, with full scale voltage of 2.5V.

Each protection comparator has a mask bit to prevent or allow it to trigger the main microcontroller interrupt IRQ1. Each protection comparator also has one mask bit to prevent or allow it to activate protection event PR. This protection event can be used directly by protection circuitry in the Application Specific Power Drivers (ASPD) to protect devices being driven.

# 11.9 Analog Output Buffer (BUF)

A subset of the signals from the configurable analog signal matrix CASM can be multiplexed to the AIO6 pin for external use. The buffer offset voltage can be minimized with the built-in swap function.

# 11.10 Analog Front End I/O (AIO)

The PAC5556 has 10 AlOx pins that are available. When in digital IO mode, each of these pins can be configured to be a digital input or digital open-drain output. The AlOx input or output signal can be set to a data input or output register bit, or multiplexed to one of the signals in the configurable digital signal matrix CDSM.

The signal can be set to active high (default) or active low, with V<sub>SYS</sub> supply rail. Where AIO<sub>6,7,8,9</sub> supports microcontroller interrupt for external signals. Each has two mask bits to prevent or allow rising or falling edge of its corresponding digital input to trigger second microcontroller interrupt IRQ2.





# 11.11 Push Button (PBTN)

When the user commands the PAC5556 into hibernate mode, the device is put into a very low-power state and the MCU is not powered. To exit from hibernate mode, the user may use the push-button (PBTN) to wake the system up.

When enabled, the PBTN can be used to detect a user active-low push button event and will wake-up the system from hibernate mode.

In addition, PBTN can also be used as a hardware reset for the microcontroller when it is held low for longer than 8s during normal operation. The PBTN input is active low and has a  $55k\Omega$  pull-up resistor to 3V.

#### 11.12 HP DAC and LP DAC

The 10-bit HP DAC can be used as the comparison voltage for the high-speed protection (HP) comparators, or routed for general purpose use via the AB2 signal in the CASM. The HP DAC output full scale voltage is 2.5V.

The 10-bit LP DAC can be used as the comparison voltage for the limit protection (LP) comparators, or routed for general purpose use via the AB3 signal in the CASM. The LP DAC output full scale voltage is 2.5V.



## 11.13 ADC Analog Input

The PAC5556 has several different Analog Input channels that may be used for analog-to-digital conversion. The diagram below shows the hierarchy of muxes that are available for analog signal sampling.

Figure 11-2 ADC Analog Input Muxes



The PAC5556 contains three hierarchical muxes:

- ADC MUX
- AFE MUX
- PWRMON MUX





The ADC MUX is an 8-channel MUX local to the ADC on MCU that is directly controlled by either by registers in the MCU, or automatically by the ADC sequencer. The output of the ADC MUX is sampled by the ADC. The ADC0 input to the ADC MUX is connected to the AFE MUX through IO PG7. The ADC MUX input channels ADC4-ADC7 are directly connected to package pins on the PAC5556 as shown below:

ADC0: PG7ADC4: PF4ADC5: PF5ADC6: PF6

ADC7: PF7

The AFE MUX is a 16-to-1 multiplexer that selects between the 3 differential programmable gain amplifier outputs, AB1 through AB9, temperature monitor signal (VPTAT), power monitor signal (from the PWRMON MUX), attenuated VP voltage and VREF. The output of the AFE MUX is connected to channel ADC0 on the ADC MUX on the MCU. The ADC AFE MUX can be directly controlled or automatically scanned by the ADC DTSE through the high-speed EMUX channel select.

The PWRMON MUX is an 8-channel MUX that selects between the internal regulators on the PAC5556 for diagnostic purposes. The output of the PWRMON MUX is connected to channel AB11 on the AFE MUX. The MUX channel select is available through the SPI SOC bus between the MCU and AFE.

For more information on controlling the various MUXes for ADC and ADC sequencer sampling, see the PAC5556 Device User Guide.

## 11.14 Configurable Analog Signal Matrix (CASM)

The CASM has 9 general purpose analog signals labeled AB1 through AB9 that can be used for:

- Routing the single-ended programmable gain amplifier or analog feed-through output to AB1 through AB9
- Routing an analog signal via AB1, AB2, or AB3 to the negative input of a general-purpose comparator or phase comparator
- Routing the 10-bit HP DAC output to AB2
- Routing the 10-bit LP DAC output to AB3
- Routing analog signals via AB1 through AB12 to the ADC pre-multiplexer
- Routing phase comparator feed-through signals to AB7, AB8, and AB9, and averaged voltage to AB1



## 11.15 Configurable Digital Signal Matrix (CDSM)

The CDSM has 7 general purpose bi-directional digital signals labeled DB1 through DB7 that can be used for:

- Routing the AlOx input to or output signals from DB1 through DB7
- Routing the general-purpose comparator output signals to DB1 through DB7

## 11.16 Cycle-by-cycle Current Limit

The PAC5556 contains hardware support for cycle by cycle current limit. The user may configure this feature to use the LPCOMP DAC as the current threshold. The CAFE will automatically perform duty cycle truncation to lower current at any time the associated phase current is greater than the setting of the LPCOMP DAC.

## 11.17 Integrated VM ADC Sampling

The PAC5556 contains integrated sampling of the VM (motor voltage) input using the ADC without having to dedicate an external pin to this sampling circuit on the PCB.

To sample the VM motor voltage (called VMS), the user should select the VMS voltage on the PWRMON MUX, and set the ADC AFE MUX to AB11 (PWRMON) and may use the ADC to sample channel ADC0 to read this value.

In INFO FLASH, there are two linear sampling points for the VM ADC input: VMS100 and VMS200. These contain calibrated values for two sample points of VM = 100V and VM = 200V.

To calculate the actual VM sampling point, using the equation below.

VM = 100 \* (VMS ADC<sup>5</sup> - VMS100) / (VMS200 - VMS100) + 100V

These can be used to calibrate the measured VM voltage and can be used by algorithms that need an accurate VM voltage for control.

For more information on how to set the device registers to read VMS, see the Application Note on this topic.

<sup>&</sup>lt;sup>5</sup> Power monitor sampled VMS voltage in ADC counts



## 11.18 Temperature Warnings and Faults

The PAC5556 integrates a temperature sensor that is used for temperature protection and monitoring. The PAC5556 monitors the device temperature during operation for temperature warnings and faults.

If the device temperature reaches 140°C, the device enters the temperature warning state. When in this state, the device will continue to operate normally. The user may enable a maskable interrupt to notify the MCU of this event. While in the temperature warning state, if the temperature falls below 125°C, the device exits the temperature warning state.

If the device temperature reaches 165°C, the device enters the temperature fault state. When this state is entered, the Power Manager disables all of the power supplies, the ASPD and CAFE are disabled. The Power Manager will also set fault bits for the over-temperature and power supply failure conditions. While in this state, if the temperature falls below 155°C then the device will re-start the power supplies and the MCU will re-start. The MCU may check the fault bits to determine that this condition occurred when it is initializing itself.

For more details on temperature warning and fault handling, see the PAC5556 Device User Guide.

## 11.19 Temperature Monitoring

The PAC5556 has an integrated temperature sensor that may be sampled by the ADC in the MCU.

The voltage of the temperature sensor is called VPTAT. The PAC5556 stores calibration values for the temperature sensor in INFO FLASH. The MCU may calculate the device temperature by sampling VPTAT and using the calibration values stored in INFO FLASH.

For more information on how to calculate device temperature from VPTAT see the PAC5556 Device User Guide.

For details on how to select the temperature sensor channel using the ADC, see the section above on ADC Analog Input and the PAC5556 Device User Guide.

### 11.20 Voltage Reference

The reference block includes a 1.2V high-precision reference voltage used internally and for all the LDOs. There is also a high-accuracy 2.5V programmable reference for the ADC V<sub>REF</sub> on the MCU. There is also a 4-level programmable threshold voltage V<sub>THREF</sub> (0.1V, 0.2V, 0.5V, and 1.25V).



## 11.21 Electrical Characteristics

### Table 11-1 Differential PGA (DA) Electrical Characteristics (AIO<5:0>)

| SYMBOL              | PARAMETER                                               | CONDITIONS                                               | MIN  | TYP | MAX                    | UNIT |
|---------------------|---------------------------------------------------------|----------------------------------------------------------|------|-----|------------------------|------|
| VICMR;DA            | Input common mode range                                 |                                                          | -0.3 |     | 2.5                    | V    |
| Volr;da             | Output linear range                                     |                                                          | 0.1  |     | V <sub>SYS</sub> - 0.1 | V    |
| V <sub>SHR;DA</sub> | Sample and hold range                                   |                                                          | 0.1  |     | 3.5                    | V    |
| ICC;DA              | Operating supply current                                | Each enabled amplifier                                   |      | 150 | 300                    | μA   |
| Vos;da              | Input offset voltage                                    | Gain = 8x                                                | -8   |     | 8                      | mV   |
| kcmrr;da            | Common mode rejection ratio                             |                                                          | 50   | 80  |                        | dB   |
|                     | Slew rate                                               | Gain = 8x                                                | 10   |     |                        | V/µs |
| RINDIF;DA           | Differential input impedance                            |                                                          |      | 27  |                        | kΩ   |
| t <sub>ST;DA</sub>  | Settling time                                           | To 1% of final value                                     |      |     | 360                    | ns   |
|                     |                                                         | Gain = 1x                                                |      | 1   |                        |      |
|                     |                                                         | Gain = 2x                                                |      | 2   |                        |      |
|                     |                                                         | Gain = 4x                                                |      | 4   |                        |      |
| Avzi;da             | Differential amplifier gain (zero ohm source impedance) | Gain = $8x$ , $V_{DAXP} = V_{DAXN} = 0V$ , $T_A = 25$ °C | -2   |     | 2                      | %    |
|                     | (                                                       | Gain = 16x                                               |      | 16  |                        |      |
|                     |                                                         | Gain = 32x                                               |      | 32  |                        |      |
|                     |                                                         | Gain = 48x                                               |      | 48  |                        |      |



### Table 11-2 Single-Ended PGA (AMP) Electrical Characteristics (AIO<9:6>)

 $(T_A = -40^{\circ}C \text{ to } 125^{\circ}C \text{ unless otherwise specified.})$ 

| SYMBOL                | PARAMETER                | CONDITIONS                                                  | MIN | TYP | MAX                    | UNIT |
|-----------------------|--------------------------|-------------------------------------------------------------|-----|-----|------------------------|------|
| V <sub>ICMR;AMP</sub> | Input common mode range  |                                                             | 0   |     | V <sub>SYS</sub>       | V    |
| Volr;amp              | Output linear range      |                                                             | 0.1 |     | V <sub>SYS</sub> - 0.1 | V    |
| ICC;AMP               | Operating supply current | Each enabled amplifier                                      |     | 80  | 120                    | μA   |
| V <sub>OS;AMP</sub>   | Input offset voltage     | Gain = 8x                                                   | -10 |     | 10                     | mV   |
|                       | Slew rate                | Gain = 1x                                                   | 10  |     |                        | V/µs |
| tst;amp               | Settling time            | To 1% of final value                                        |     |     | 360                    | ns   |
|                       |                          | Gain = 1x                                                   |     | 1   |                        |      |
|                       |                          | Gain = 2x                                                   |     | 2   |                        |      |
|                       |                          | Gain = 4x                                                   |     | 4   |                        | %    |
| Av;amp                | Amplifier gain           | Gain = 8x, V <sub>AMPx</sub> = 125mV, T <sub>A</sub> = 25°C | -2  |     | 2                      |      |
|                       |                          | Gain = 16x                                                  |     | 16  |                        |      |
|                       |                          | Gain = 32x                                                  |     | 32  |                        |      |
|                       |                          | Gain = 48x                                                  |     | 48  |                        |      |
| tst;amp               | Settling time            | To 1% of final value                                        |     |     | 360                    | ns   |

## Table 11-3 General Purpose Comparator (CMP) Electrical Characteristics (AIO<9:6>)

| SYMBOL               | PARAMETER                  | CONDITIONS              | MIN | TYP | MAX  | UNIT |
|----------------------|----------------------------|-------------------------|-----|-----|------|------|
| VICMR;CMP            | Input common mode range    |                         | 0   |     | Vsys | V    |
| I <sub>CC;CMP</sub>  | Operating supply current   | Each enabled comparator |     | 35  | 70   | μΑ   |
| Vos;cmp              | Input offset voltage       |                         | -10 |     | 10   | mV   |
| V <sub>HYS;CMP</sub> | Hysteresis                 |                         |     | 22  |      | mV   |
| tdel;cmp             | Comparator delay           |                         |     |     | 1    | μs   |
| tDELMODE;CMP         | Mode change blanking delay |                         |     | 10  |      | μs   |



#### Table 11-4 Phase Comparator (PHC) Electrical Characteristics (AIO<9:6>)

 $(T_A = -40^{\circ}C \text{ to } 125^{\circ}C \text{ unless otherwise specified.})$ 

| SYMBOL                | PARAMETER                | CONDITIONS              | MIN | TYP | MAX              | UNIT |
|-----------------------|--------------------------|-------------------------|-----|-----|------------------|------|
| V <sub>ICMR;PHC</sub> | Input common mode range  |                         | 0   |     | $V_{\text{SYS}}$ | V    |
| Ісс;рнс               | Operating supply current | Each enabled comparator |     | 35  | 70               | μΑ   |
| Vos;phc               | Input offset voltage     |                         | -10 |     | 10               | mV   |
| V <sub>HYS;PHC</sub>  | Hysteresis               |                         |     | 22  |                  | mV   |
| tdel;PHC              | Comparator delay         | 10mV difference input   |     |     | 1                | μs   |

#### Table 11-5 Special Mode Electrical Characteristics (AIO<9:7>)

 $(T_A = -40^{\circ}C \text{ to } 125^{\circ}C \text{ unless otherwise specified.})$ 

| SYMBOL               | PARAMETER                | CONDITIONS               | MIN | TYP | MAX              | UNIT |
|----------------------|--------------------------|--------------------------|-----|-----|------------------|------|
| VICMR;SPEC           | Input common mode range  |                          | 0   |     | V <sub>SYS</sub> | V    |
| I <sub>CC;SPEC</sub> | Operating supply current | Each enabled comparator  |     | 80  | 120              | μΑ   |
|                      |                          | AIO<9:7>HYS = 00b (0mV)  |     | 0   |                  | mV   |
|                      | Comparator Hysteresis,   | AIO<9:7>HYS = 01b (6mV)  | 4   | 6   | 8                | mV   |
|                      | HYSMODE = 0              | AIO<9:7>HYS = 10b (12mV) | 9   | 12  | 15               | mV   |
| .,,                  |                          | AIO<9:7>HYS = 11b (24mV) | 18  | 24  | 30               | mV   |
| VHSYS;SPEC           |                          | AIO<9:7>HYS = 00b (0mV)  |     | 0   |                  | mV   |
|                      | HYSMODE = 1              | AIO<9:7>HYS = 01b (24mV) | 18  | 24  | 30               | mV   |
|                      |                          | AIO<9:7>HYS = 10b (48mV) | 36  | 48  | 60               | mV   |
|                      |                          | AIO<9:7>HYS = 11b (96mV) | 72  | 96  | 120              | mV   |

### **Table 11-6 Special Mode Electrical Characteristics (AIO6)**

| SYMBOL                | PARAMETER                | CONDITIONS | MIN | TYP | MAX  | UNIT |
|-----------------------|--------------------------|------------|-----|-----|------|------|
| VICMR;SPEC            | Input common mode range  |            | 0   |     | Vsys | V    |
| I <sub>CC;SPEC6</sub> | Operating supply current |            |     | 60  | 120  | μΑ   |
| VINOFF;SPEC6          | Input offset voltage     |            | -20 |     | 20   | mV   |
| IOUT;SPEC6            | Output current           |            |     | 2   |      | mA   |



#### Table 11-7 Analog Front End (AIO) Electrical Characteristics (AIO<9:0>)

 $(T_A = -40^{\circ}C \text{ to } 125^{\circ}C \text{ unless otherwise specified.})$ 

| SYMBOL              | PARAMETER                         | CONDITIONS                                       | MIN | TYP | MAX | UNIT |
|---------------------|-----------------------------------|--------------------------------------------------|-----|-----|-----|------|
| V <sub>AIO</sub>    | Pin voltage range                 |                                                  | 0   |     | 5   | V    |
| VIH;AIO             | High-level input voltage          |                                                  | 2.2 |     |     | V    |
| V <sub>IL;AIO</sub> | Low-level input voltage           |                                                  |     |     | 0.8 | V    |
| R <sub>PD;AIO</sub> | Pull-down resistance              | Input mode                                       |     | 1   |     | МΩ   |
| Vol;AIO             | Low-level output voltage          | I <sub>AIOx</sub> =10mA, open-drain output mode  |     |     | 0.3 | V    |
| I <sub>OL;AIO</sub> | Low-level output sink current     | V <sub>AIOx</sub> = 0.4V, open-drain output mode | 6   | 14  |     | mA   |
| I <sub>LK;AIO</sub> | High-level output leakage current | V <sub>AlOx</sub> = 5V, open-drain output mode   |     | 0   | 10  | μA   |

#### Table 11-8 Push Button (PBTN) Electrical Characteristics (AIO6)

 $(T_A = -40^{\circ}C \text{ to } 105^{\circ}C \text{ unless otherwise specified.})$ 

| SYMBOL               | PARAMETER                | CONDITIONS                    | MIN | TYP | MAX | UNIT |
|----------------------|--------------------------|-------------------------------|-----|-----|-----|------|
| V <sub>I;PBTN</sub>  | Input voltage range      |                               | 0   |     | 5   | V    |
| V <sub>IH;PBTN</sub> | High-level input voltage |                               | 2.2 |     |     | V    |
| V <sub>IL;PBTN</sub> | Low-level input voltage  |                               |     |     | 0.8 | V    |
| R <sub>PU;PBTN</sub> | Pull-up resistance       | To 3V, push-button input mode |     | 50  |     | kΩ   |

#### Table 11-9 HP DAC and LP DAC Electrical Characteristics

| SYMBOL  | PARAMETER                                 | CONDITIONS          | MIN   | TYP | MAX  | UNIT |
|---------|-------------------------------------------|---------------------|-------|-----|------|------|
| Versee  | V <sub>DACREF</sub> DAC reference voltage | TA = 25°C           | -0.5% | 2.5 | 0.5% | V    |
| VDACREF |                                           | TA = -40°C to 105°C | -0.9% | 2.5 | 0.9% |      |
|         | HP 10-bit DAN INL                         |                     | -2    |     | 2    | LSB  |
|         | HP 10-bit DAC DNL                         |                     | -1    |     | 1    | LSB  |
|         | LP 10-bit DAC INL                         |                     | -2    |     | 2    | LSB  |
|         | LP 10-bit DAC DNL                         |                     | -1    |     | 1    | LSB  |



#### **Table 11-10 Temperature Protection**

| SYMBOL                    | PARAMETER                      | CONDITIONS | MIN | TYP | MAX | UNIT |
|---------------------------|--------------------------------|------------|-----|-----|-----|------|
| T <sub>WARN</sub>         | Temperature warning threshold  |            |     | 140 |     | °C   |
| Twarn;hys                 | Temperature warning hysteresis |            |     | 15  |     | °C   |
| Twarn;blank               | Temperature warning blanking   |            |     | 10  |     | μs   |
| TFAULT                    | Temperature fault threshold    |            |     | 165 |     | °C   |
| T <sub>FAULT;HYS</sub>    | Temperature fault hysteresis   |            |     | 15  |     | °C   |
| T <sub>FAULT</sub> ;BLANK | Temperature fault blanking     |            |     | 10  |     | μs   |



# 12 APPLICATION SPECIFIC POWER DRIVERS (ASPD)

### 12.1 Features

- 3 high-side gate drivers with 250mA sink and 500mA source current
- 3 low-side gate drivers with 1A sink and 1A source current
- Fast fault protection
- Cycle-by-cycle current limit function
- Configurable driver break-before-make (BBM) safety function

## 12.2 Block Diagram

Figure 12-1 Application Specific Power Drivers





## 12.3 Functional Description

The Application Specific Power Drivers<sup>™</sup> (ASPD, Figure 12-1) module handles power driving for power and motor control applications. The ASPD contains three low-side gate drivers (DRLx), three ultra-high-side gate drivers (DXHx). Each gate driver can drive an external IGBT switch in response to high-speed control signals from the microcontroller ports, and a pair of high-side and low-side gate drivers can form a half-bridge driver.

Figure 12-2 below shows typical gate driver connections and Table 12-1 shows the ASPD available resources. The ASPD gate drivers support up to a 600V source supply.

**Figure 12-2 Typical Gate Driver Connections** 



**Table 12-1 Power Driver Resources** 

| PART    | ART LOW-SIDE GATE DRIVER |                     | SIDE GATE DRIVER HIGH-SIDE GATE DRIVER |                                  |            |  |  |
|---------|--------------------------|---------------------|----------------------------------------|----------------------------------|------------|--|--|
| NUMBER  | DRLx                     | SOURCE/SINK CURRENT | DXHx                                   | SOURCE/BOOTSTRAP SOURCE/SINK CUI |            |  |  |
| PAC5556 | 3                        | 1A/1A               | 3                                      | 610V/630V                        | 0.25A/0.5A |  |  |

The ASPD includes built-in configurable fault protection for the internal gate drivers.

### 12.4 Low-Side Gate Driver

The DRLx low-side gate driver drives the gate of an external IGBT switch between the low-level power ground rail and high-level V<sub>P</sub> supply rail. The DRLx output pin has sink and source output current capability of 1A. Each low-side gate driver is controlled by a microcontroller port signal.



## 12.5 High-Side Gate Driver

The DXHx high-side gate driver drives the gate of an external MOSFET or IGBT switch between its low-level DXSx driver source rail and its high-level DXBx bootstrap rail. The DXSx pin can go up to 610V. The DXHx output pin has sink output current capability of 0.25A and source output current capability of 0.5A. The DXBx bootstrap pin can have a maximum operating voltage of 20V relative to the DXSx pin. The DXSx pin is designed to tolerate momentary switching negative spikes down to -10V without affecting the DXHx output state. Each high-side gate driver is controlled by a microcontroller port signal.

For bootstrapped high-side operation, connect an appropriate capacitor between DXBx and DXSx and a properly rated bootstrap diode from V<sub>P</sub> to DXBx.

## 12.6 High-Side Switching Transients

Typical high-side switching transients are shown in Figure 12-3 below. To ensure functionality and reliability, the DXSx and DXBx pins must not exceed the peak and undershoot limit values shown. This should be verified by probing the DXSx and DXBx pins directly relative to VSS pin. A small resistor and diode clamp for the DXSx pin can be used to make sure that the pin voltage stays within the negative limit value. In addition, the high-side slew rate dV/dt must be kept within ±50V/ns for DXSx. This can be achieved by adding a resistor-diode pair in series, and an optional capacitor in parallel with the power switch gate. The parallel capacitor also provides a low impedance and close gate shunt against coupling from the switch drain.

These optional protection and slew rate control are shown in Figure 12-3.

Figure 12-3 Gate Driver Switching Transients







(b) Optional Transient Protection and Slew Rate Control





#### 12.7 Gate Driver Fault Protection

The ASPD incorporates a configurable fault protection mechanism using protection signal from the Configurable Analog Front End (CAFE), designated as protection event 1 (PR) signal.

The DRL0/DRL1/DRL2 drivers are designated as low-side group 1. The DXH0/DXH1/DXH2 gate drivers are designated as high-side group 1. The PR signal from the CAFE can be used to disable low-side group 1, high-side group 1, or both depending on the PR mask bit settings.

#### 12.8 Gate Driver Pull Down

When the PAC5556 is powered-up, the input PWM from the MCU to the ASPD can be in an unknown state. To avoid any incorrect gate driver output, the ASPD includes pull-down resistors for the gate driver output as follows.

The high-side gate driver (DXHx) is pulled down to its source (DXSx) with a 5k resistor. The low-side gate driver (DRLx) is pulled down to ground using a 5k resistor.



## 12.9 Electrical Characteristics

## **Table 12-2 Gate Driver Electrical Characteristics**

( $V_M$  = 330V,  $V_P$  = 15V, and  $T_A$  = -40°C to 105°C unless otherwise specified.)

| SYMBOL                | PARAMETER                             | CONDITIONS                                                                             | MIN                  | TYP   | MAX                    | UNIT |
|-----------------------|---------------------------------------|----------------------------------------------------------------------------------------|----------------------|-------|------------------------|------|
| Low-Side G            | ate Drivers (DRLx pins)               |                                                                                        |                      |       |                        |      |
| V <sub>OH;DRL</sub>   | High-level output voltage             | I <sub>DRLx</sub> = -50mA                                                              | V <sub>P</sub> -0.5  |       |                        | V    |
| V <sub>OL;DRL</sub>   | Low-level output voltage              | $I_{DRLx} = 50mA$                                                                      |                      |       | 0.35                   | V    |
| IOHPK;DRL             | Output high source current            | 10µs pulse                                                                             |                      | -1    |                        | А    |
| I <sub>OLPK;DRL</sub> | Output low sink current               | 10µs pulse                                                                             |                      | 1     |                        | Α    |
| High-Side G           | ate Drivers (DXHx, DXBx and D         | XSx pins)                                                                              |                      |       | 1                      |      |
| .,                    | Level-shift driver source             | Repetitive, 10µs pulse                                                                 | -10                  |       | 605                    | V    |
| V <sub>DXS</sub>      | voltage range                         | Steady state                                                                           | 0                    |       | 600                    | V    |
| .,                    | 5                                     | Repetitive, 10µs pulse                                                                 | 1                    |       | 625                    | V    |
| $V_{DXB}$             | Bootstrap pin voltage range           | Steady state                                                                           | 9                    |       | 620                    | V    |
| $V_{\text{BS;DXB}}$   | Bootstrap supply voltage range        | V <sub>DXBx</sub> , relative to V <sub>DXSx</sub>                                      | 9                    |       | 20                     | V    |
| V <sub>UVLO;DXB</sub> | Bootstrap UVLO threshold              | V <sub>DXBx</sub> rising, relative to respective V <sub>DXSx</sub> , Hysteresis = 0.5V | 7                    | 8     | 9                      | V    |
| I <sub>BS;DXB</sub>   | Bootstrap supply current              |                                                                                        |                      | 25    | 50                     | μΑ   |
| I <sub>OS;DXB</sub>   | Offset supply current                 | $V_{DXBx} = V_{DXSx} = 600V$                                                           |                      |       | 10                     | μΑ   |
| V <sub>OH;DXH</sub>   | High-Level output voltage             | I <sub>DXHx</sub> = -20mA                                                              | V <sub>DXBx</sub> -1 |       |                        | V    |
| $V_{\text{OL;DXH}}$   | Low-level output voltage              | $I_{DXHx} = 40mA$                                                                      |                      |       | V <sub>DXSx</sub> +0.6 | V    |
| I <sub>OHPK;DXH</sub> | High-level pulsed peak source current | 10µs pulse                                                                             |                      | -0.25 |                        | А    |
| I <sub>OLPK;DXH</sub> | Low-level pulsed peak sink current    | 10µs pulse                                                                             |                      | 0.5   |                        | Α    |



## 13 SOC CONTROL SIGNALS

The MCU has access to the Analog Sub-system on the PAC5556 through certain digital peripherals. The functions that the MCU may access from the Analog Sub-System are:

- High-side and Low-side Gate Drivers
- SPI Interface for Analog Register Access
- ADC EMUX
- Analog Sub-system Interrupts

## 13.1 High-side and Low-Side Gate Drivers

The high-side and low-side gate drivers on the PAC5556 are controlled by PWM outputs of the timer peripherals on the MCU. The timer peripheral generates the PWM output. The PWM timer may be configured to generate a complementary PWM output (high-side and low-side gate drive signals) with hardware controlled dead-time.

These signals are sent to the gate drivers in the Analog Sub-system that create the high and low side gate drivers for the external inverter.

The diagram below shows the block diagram of the PWM timer, DTG and ASPD gate drivers.

Figure 13-1 SOC Signals for Gate Drivers



Each timer peripheral that drives the DTG and ASPD Gate Drivers has two PWM outputs that are connected to the gate drivers: TxPWM<n> and TxPWM<n+4>. If the Dead-Time Generator is disabled TxPWM<n> is connected to the DRLx gate driver output and TxPWM<n+4> is connected to the DXHx gate driver output. If the DTG is enabled, the TxPWM<n+4> is used to generate the complementary high-side and low-side output. For applications that drive half-bridge or full-bridge topologies, the DTG will be enabled to allow a complementary output with dead-time insertion.



#### Table 13-1 PWM to ASPD Gate Driver Options (DTG Enabled)

| Gate Driver        | Timer PWM Input    | GPIO Port/Pin |  |  |  |  |  |
|--------------------|--------------------|---------------|--|--|--|--|--|
| Complementary Pair |                    |               |  |  |  |  |  |
| DXH0               | TBPWM4             | PC4           |  |  |  |  |  |
| DRL0               | TBPWM0             | PB0           |  |  |  |  |  |
| Complementary Pair |                    |               |  |  |  |  |  |
| DXH1               | TBPWM5             | PC5           |  |  |  |  |  |
| DRL1               | TBPWM1             | PB1           |  |  |  |  |  |
| Complementary Pair | Complementary Pair |               |  |  |  |  |  |
| DXH2               | TBPWM6             | PC6           |  |  |  |  |  |
| DRL2               | TBPWM2             | PB2           |  |  |  |  |  |

Note in the table above that each phase has a complementary pair that is optimized for driving one half-bridge. Each half-bridge uses a pair of timer outputs that have dead-time insertion between them. The complementary pairs are grouped together in this table.



#### 13.2 SPI SOC Bus

The SPI SOC bus is used for reading and writing registers in the Analog Sub-System. The PAC5523 allows both USARTA and USARTB to be used as the SPI master to read and write registers in the Analog Sub-System.

The table below shows which peripherals and which IO pins should be used for this interface.

**Table 13-2 SPI SOC Bus Connections** 

| SPI Signal | USART Signal | IO Pin |
|------------|--------------|--------|
| SCLK       | USASCLK      | PA3    |
| SCLK       | USBSCLK      | PAS    |
|            | USAMOSI      | DA4    |
| MOSI       | USBMOSI      | PA4    |
| MICO       | USAMISO      | DAG    |
| MISO       | USBMISO      | PA5    |
| SS         | USASS        | DAG    |
|            | USBSS        | PA6    |

#### 13.3 ADC EMUX

The ADC EMUX is a write-only serial bus that the ADC DTSE uses for instructing the CAFE to perform MUX changes, activate Sample and Hold, etc.

The table below shows the MCU pins that are used by the ADC EMUX in the PAC5556.

**Table 13-3 SPI SOC Bus Connections** 

| EMUX Signal | Description | IO Pin |
|-------------|-------------|--------|
| EMUXC       | EMUX Clock  | PA2    |
| EMUXD       | EMUX Data   | PA1    |



## 13.4 Analog Interrupts

The Analog sub-system has two interrupts that it can generate for different conditions. The table below shows the two different interrupts, the interrupt conditions and the IO pin that the interrupts are connected to.

**Table 13-4 Analog Interrupts** 

| Analog IRQ | Interrupt Conditions                                                                                 | IO Pin |
|------------|------------------------------------------------------------------------------------------------------|--------|
| IRQ1       | HPCOMP/LPCOMP Comparator Protection for Over-current and Over-Voltage events                         | PA7    |
| IRQ2       | BEMF and Special Mode Comparator, including phase to phase comparator, AIO6/AIO7/AIO8/AIO9 interrupt | PA0    |



## 14 ADC/DTSE

## 14.1 ADC Block Diagram

Figure 14-1 ADC with DTSE



## 14.2 Functional Description

#### 14.2.1 ADC

The analog-to-digital converter (ADC) is a 12-bit successive approximation register (SAR) ADC with 400ns conversion time and up to 2.5 MSPS capability. The integrated analog multiplexer allows selection from up to 8 direct ADx inputs, and from up to 10 analog inputs signals in the Configurable Analog Front End (CAFE), including up to 3 differential input pairs as well as temperature and  $V_{REF}$  / 2.

The ADC contains a power down mode, and the user may configure the ADC to interrupt the MCU for the completion of a conversion when in manual mode. The ADC may be configured for either repeating or non-repeating conversions or conversion sequences.



#### 14.2.2 ADC Conversion Timing

The ADC supports two modes for individual conversions: standard and enhanced<sup>6</sup>. The timing diagrams for each of these modes is shown below.

Figure 14-2 ADC Conversion Timing Diagram (standard)



Figure 14-3 ADC Conversion Timing Diagram (enhanced)



<sup>&</sup>lt;sup>6</sup> Enhanced ADC conversion mode is not available in VER1 of the PAC55XX MCU.





#### 14.2.3 Dynamic Triggering and Sample Engine

The Dynamic Triggering and Sample Engine (DTSE) is a highly configurable automatic sequencer that allows the user to configure automatic sampling of their application-specific analog signals without any interaction from the micro-controller core. The DTSE also contains a pseudo-DMA engine that copies each of up to 24 conversion results to dedicated memory space and can interrupt the MCU when complete.

The DTSE has up to 32 input triggers, from PWM Timers A, B, C and D for either the rising, falling or rising and falling PWM edges. The user may also force any trigger sequence by writing a register via firmware. The user can configure the DTSE to chain from 1 to 24 conversions to any PWM trigger.

The DTSE has a flexible interrupt structure that allows up to 24 interrupts to be configured at the completion of any individual conversion. The user may configure one of four different IRQ signals when generating an interrupt during sequence conversions. The IRQ may be generated at the end of a conversion sequence, or at the end of a series of conversions. The user may select one of four IRQs for conversions, and each may be assigned a different interrupt priority.

Each of the 24 conversions has dedicated results registers, so that the pseudo-DMA engine has dedicated storage for each of the conversion results.

#### 14.2.4 EMUX Control

A dedicated low latency interface controllable by the DTSE or register control allows changing the ADC pre-multiplexer and asserting/de-asserting the S/H circuit in the Configurable Analog Front-End (CAFE), allowing back-to-back conversions of multiple analog inputs without microcontroller interaction.

For more information on the ADC and DTSE, see the PAC55XX Family User Guide.



## 14.3 Electrical Characteristics

#### **Table 14-1 ADC and DTSE Electrical Characteristics**

(V<sub>P</sub> = 12V, V<sub>SYS</sub> = 5V and  $T_A$  = -40°C to 125°C unless otherwise specified.)

| SYMBOL             | PARAMETER                             | CONDITIONS                                                | MIN  | TYP   | MAX | UNIT   |
|--------------------|---------------------------------------|-----------------------------------------------------------|------|-------|-----|--------|
| ADC                |                                       |                                                           |      |       |     |        |
| fadcclk            | ADC conversion clock input            |                                                           |      |       | 40  | MHz    |
|                    |                                       | Enhanced accuracy mode disabled                           |      |       | 16  | ADCCLK |
|                    |                                       | Enhanced accuracy mode enabled                            |      |       | 20  | ADCCLK |
| fadcconv           | ADC conversion time                   | f <sub>ADCCLK</sub> = 40MHz; PCx, PDx, PEx, PFx, PGx pins |      |       | 400 | ns     |
|                    |                                       | f <sub>ADCCLK</sub> = 40MHz; AIO[9:0] pins,<br>VER1 MCU   |      |       | 800 | ns     |
|                    |                                       | f <sub>ADCCLK</sub> = 40MHz; AIO[9:0] pins,<br>VER2 MCU   |      |       | 400 | ns     |
| t <sub>ADCSH</sub> | ADC sample and hold time              | fadcclk = 40MHz                                           |      |       | 75  | ns     |
| IADCSH             | ADC sample and hold time              |                                                           |      |       | 3   | ADCCLK |
| CADCIC             | ADC input capacitance                 | ADC MUX input                                             |      | 1     |     | pF     |
|                    | ADC resolution                        |                                                           |      | 12    |     | bits   |
|                    | ADC effective resolution              |                                                           | 10.5 |       |     | bits   |
|                    | ADC differential non-linearity (DNII) | F <sub>ADCCLK</sub> = 25MHz                               |      | ±0.5  |     | LSB    |
|                    | ADC differential non-linearity (DNL)  | FADCCLK = 40MHz                                           |      | ±0.75 |     | LSB    |
|                    | ADO: (                                | FADCCLK = 25MHz                                           |      | ±0.5  |     | LSB    |
|                    | ADC integral non-linearity (INL)      | FADCCLK = 40MHz                                           |      | ±0.75 |     | LSB    |
|                    | ADC offset error <sup>7</sup>         |                                                           |      | 5     |     | LSB    |
|                    | ADC gain error <sup>7</sup>           |                                                           |      | 0.5   |     | %      |
| REFERENC           | E VOLTAGE                             |                                                           |      |       |     |        |
| VREFADC            | ADC reference input voltage           | VREF = 2.5V                                               |      | 2.5   |     | V      |
| EMUX CLO           | CK SPEED                              |                                                           |      | •     |     |        |
| femuxclk           | EMUX engine clock input               |                                                           |      |       | 50  | MHz    |

<sup>&</sup>lt;sup>7</sup> ADC offset and gain parameters are calculated post-calibration when using the ADCOFF and ADCGAIN calibration parameters from INFO2 FLASH.



## 15 MEMORY SYSTEM

#### 15.1 Features

- 128kB Embedded FLASH
  - ◆ 30,000 program/erase cycles
  - 10 years data retention
  - FLASH look-ahead buffer for optimizing access
- 1kB INFO-1 Embedded FLASH
- 1kB INFO-2 Embedded FLASH
  - Device ID, Unique ID, trim and manufacturing data
- 1kB INFO-3 Embedded FLASH
  - User data storage, configuration or parameter storage
  - Data or code
- 32kB SRAM
  - ◆ 150MHz access for code or data
  - SECDED for read/write operations
- User-configurable code protection

## 15.2 Memory System Block Diagram

Figure 15-1 Memory System





## 15.3 Functional Description

The PAC55XX has multiple banks of embedded FLASH memory, SRAM memory as well as peripheral control registers that are program-accessible in a flat memory map.

## 15.4 Program FLASH

The PAC55XX Memory Controller provides access to 128 1kB pages of main program FLASH for a total of 128kB of FLASH through the system AHB bus. Each page may be individually erased or written while the MCU is executing instructions from SRAM.

The PAC55XX Memory Controller provides a FLASH read buffer that optimizes access from the MCU to the FLASH memory. This look ahead buffer monitors the program execution and fetches instructions from FLASH before they are needed to optimize access to this memory.

#### 15.5 INFO FLASH

The PAC55XX Memory Controller provides access to the INFO-1, INFO-2 and INFO-3 FLASH memories, which are each a single 1kB page for a total of 3kB of memory.

INFO-1 and INFO-2 are read-only memories that contains device-specific information such as the device ID, a unique ID, trimming and calibration data that may be used by programs executing on the PAC55XX.

INFO-3 is available to the user for data or program storage.

#### 15.6 **SRAM**

The PAC55XX Memory Controller provides access to the 32kB SRAM for non-persistent data storage. The SRAM memory supports word (4B), half-word (2B) and byte addresses.

The PAC55XX Memory Controller can read or write data from RAM up to 150MHz. This can be a benefit for time-critical applications. This memory can also be used for program execution when modifying the contents of FLASH, INFO-1 or INFO-2 FLASH.

The PAC55XX Memory Controller also has an SECDED encoder, capable of detecting and correcting single-bit errors, and detecting double-bit errors. The user may read the status of the encoder, to see if a single-bit error has occurred. The user may also enable an interrupt upon detection of single-bit errors. Dual-bit errors can be configured to generate an interrupt in the PAC55XX.8

For more information on the PAC55XX Memory Controller, see the PAC55XX Family User Guide.

#### 15.7 Code Protection

The PAC55XX allows user configurable code protection, to secure code from being read from the device.

There are four levels of code protection available as shown in the table below.

<sup>&</sup>lt;sup>8</sup> Note that when writing half-word or single bytes to SRAM, the memory controller must perform a read-modify write to memory to perform the SECDED calculation. These operations will take more than one clock cycle to perform for this reason.



## **Table 15-1 Code Protection Level Description**

| LEVEL | NAME                          | FEATURES                                                                                                                                                                              |
|-------|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | UNLOCKED                      | No restrictions                                                                                                                                                                       |
| 1     | RW PROTECTION                 | <ul> <li>SWD/JTAG enabled</li> <li>Programmable protection of up to 128 regions of FLASH</li> <li>User-specified Read or Write protection per region</li> </ul>                       |
| 2     | SWD DISABLED                  | <ul> <li>SWD/JTAG disabled</li> <li>Programmable protection of up to 128 regions of FLASH</li> <li>User-specified Read or Write protection per region</li> </ul>                      |
| 3     | SWD/JTAG PERMANENTLY DISABLED | <ul> <li>SWD/JTAG disabled</li> <li>Programmable protection of up to 128 regions of FLASH</li> <li>User-specified Read or Write protection per region</li> <li>No recovery</li> </ul> |



## 15.8 Electrical Characteristics

## **Table 15-2 Memory System Electrical Characteristics**

| SYMBOL        | PARAMETER                  | CONDITIONS                                                    | MIN  | TYP | MAX | UNIT   |  |  |
|---------------|----------------------------|---------------------------------------------------------------|------|-----|-----|--------|--|--|
| Embedded Fl   | Embedded FLASH             |                                                               |      |     |     |        |  |  |
| tread;flash   | FLASH read time            |                                                               | 40   |     |     | ns     |  |  |
| twrite;flash  | FLASH write time           |                                                               | 30   |     |     | μS     |  |  |
| tperase;flash | FLASH page erase time      |                                                               |      |     | 2   | ms     |  |  |
| tmerase;flash | FLASH full erase time      |                                                               |      |     | 10  | ms     |  |  |
| Nperase;flash | FLASH program/erase cycles |                                                               | 30k  |     |     | cycles |  |  |
| tdr;flash     | FLASH data retention       |                                                               | 10   |     |     | years  |  |  |
| SRAM          | SRAM                       |                                                               |      |     |     |        |  |  |
|               |                            | HCLK = 150MHz; Word (32-bits), aligned                        | 6.67 |     |     | ns     |  |  |
| tacc;sram     | SRAM access time           | HCLK = 150MHz;<br>Half-word (16-bits), byte (8-bits), aligned | 6.67 |     |     | ns     |  |  |



## 16 SYSTEM AND CLOCK CONTROL

### 16.1 Features

- 20MHz Ring Oscillator
- High accuracy 1.25% trimmed 4MHz RC oscillator
- External Clock Input for External Clocks up to 20MHz
- PLL with 1MHz to 50MHz input, 62.5MHz to 300MHz output
- Clock dividers for all system clocks
- Clock gating for power conservation during low-power operation

## 16.2 Block Diagram

Figure 16-1 Clock Control System





#### 16.3 Clock Sources

#### 16.3.1 Ring Oscillator

The Ring Oscillator (ROSC) is an integrated 20MHz clock oscillator that is the default system clock and is available by default when the PAC55XX comes out of reset. The output of the ROSC is the *ROSCLK* clock. The *ROSCLK* may be selected as the *FRCLK* clock and may supply the WWDT, for applications that need an independent clock source or need to continue to be clocked when the system is in a low-power mode.

The ROSC may be disabled by the user by a configuration register.

#### 16.3.2 Reference Clock

The Reference Clock (*REFCLK*) is an integrated 1.25% trimmed 4MHz RC clock. This clock is suitable for many applications. This clock may be selected as the *FRCLK* and can be used as the input to the PLL and is used to derive the clock for the MMPM.

#### 16.3.3 External Clock Input

The External Clock Input (EXTCLK) is a clock input available through the digital peripheral MUX, and allows the drive the clock system by a 50% duty cycle clock of up to 20MHz. This clock may be selected as FRCLK and can be used as the input the PLL (as long as the accuracy is better than +/- 2%).

#### 16.4 PLL

The PAC55XX contains a Phase Lock Loop (PLL) that can generate very high clock frequencies up to 300MHz for the peripherals and timers in the device. The input to the PLL is the *FRCLK* and must be from the *EXTCLK* or *REFCLK* clock sources

The input to the PLL must be between 1MHz – 50MHz and the output can be configured to be from 62.5MHz to 300MHz. The user can configure the PLL to generate the desired clock output based on a set of configuration registers in the CCS. The output of the PLL is the *PLLCLK* clock. The user may configure a MUX to generate the SCLK clock from *PLLCLK* or from *FRCLK*.

In addition to configuring the PLL output frequency, the PLL may be enabled, disabled and bypassed through a set of configuration registers in the CCS.

#### 16.5 Clock Tree

The following are the system clocks available in the clock tree. See the section below to see which clocks are available for each of the digital peripherals in the system.

#### 16.5.1 FRCLK

The free-running clock (*FRCLK*) is generated from one of the four clock sources (*ROSCCLK*, *EXTCLK* or *REFCLK*). This clock may be used by the WWDT and the RTC, for configurations that turn off all other system clocks during low power operation.

The FRCLK or PLLCLK is selected via a MUX and the output becomes SCLK.





#### 16.5.2 SCLK

The System Clock (**SCLK**) generates two system clocks: **ACLK** and **HCLK**. Each of these system clocks has their own 3b clock divider and is described below.

#### 16.5.3 PCLK

The Peripheral Clock (*PCLK*) is used by most of the digital peripherals in the PAC55XX. This clock has a 3b clock divider and also has clock gating support, which allows this clock output to be disabled before the system is put into the Arm® Cortex®-M4's deep sleep mode to conserve energy.

As shown above, most of the peripherals that use **PCLK** also have their own clock dividers so that this clock can be further divided down to meet the application's needs.

#### 16.5.4 ACLK

The Auxiliary Clock (*ACLK*) may be optionally used by the PWM timer block in the PAC55XX in order to generate a very fast clock for PWM output to generate the best possible accuracy and edge generation.

This clock has a 3b clock divider and also has clock gating support, which disables this clock output when the system is put into the Arm® Cortex®-M4's deep sleep mode to conserve energy.

As shown above, the ACLK is an optional input for just the PWM timer block in the PAC55XX.

#### 16.5.5 HCLK

The AHB Clock (*HCLK*) is used by the Arm® Cortex®-M4 MCU and Memory Controller peripheral. This clock has a 3b divider and also has clock gating support, which allows this clock output to be disabled before the system is put into the Arm® Cortex®-M4's deep sleep mode to conserve energy.

HCLK supplies PCLK with its clock source.



## 16.6 Electrical Characteristics

### **Table 16-1 CCS Electrical Characteristics**

 $(T_A = -40^{\circ}C \text{ to } 125^{\circ}C \text{ unless otherwise specified.})$ 

| SYMBOL                   | PARAMETER                                     | CONDITIONS                                          | MIN  | TYP | MAX   | UNIT |
|--------------------------|-----------------------------------------------|-----------------------------------------------------|------|-----|-------|------|
| Clock Tree (             | FRCLK, FCLK, PCLK, ACLK, HCLK)                | ,                                                   | •    |     | •     |      |
| f <sub>FRCLK</sub>       | Free-running clock frequency                  |                                                     |      |     | 25    | MHz  |
| fsclk                    | System clock frequency                        |                                                     |      |     | 300   | MHz  |
| fpclk                    | Peripheral clock frequency                    | After divider                                       |      |     | 150   | MHz  |
| faclk                    | Auxiliary clock frequency                     | After divider                                       |      |     | 300   | MHz  |
| fhclk                    | High-speed clock frequency                    | After divider                                       |      |     | 150   | MHz  |
| Internal Osc             | illators                                      |                                                     |      |     |       |      |
| f <sub>ROSCCLK</sub>     | Ring oscillator frequency                     |                                                     |      | 20  |       | MHz  |
| <b>4</b>                 | Trimmed RC oscillator frequency               | T <sub>A</sub> = 25°C                               | 3.96 | 4   | 4.05  | MHz  |
| f <sub>TRIM;REFCLK</sub> |                                               | $T_A = -40^{\circ}\text{C to } 125^{\circ}\text{C}$ | 3.92 | 4   | 4.08  | MHz  |
| fJITTER;REFCLK           | Trimmed RC oscillator clock jitter            | T <sub>A</sub> = -40°C to 85°C                      |      | 0.5 |       | %    |
| External Clo             | ck Input (EXTCLK)                             |                                                     |      |     |       |      |
| <b>f</b> EXTCLK          | External Clock Input Frequency                |                                                     |      |     | 20    | MHz  |
|                          | External Clock Input Duty Cycle               |                                                     | 40   |     | 60    | %    |
| V <sub>IH;EXTCLK</sub>   | External Clock Input high-level input voltage |                                                     | 2.1  |     |       | V    |
| VIL;EXTCLK               | External Clock Input low-level input voltage  |                                                     |      |     | 0.825 | V    |
| PLL                      |                                               |                                                     |      |     |       |      |
| f <sub>IN;PLL</sub>      | PLL input frequency range                     |                                                     | 1    |     | 50    | MHz  |
| f <sub>OUT;PLL</sub>     | PLL output frequency range                    |                                                     | 62.5 |     | 300   | MHz  |
| ta                       | PLL setting time                              | T <sub>A</sub> = 25°C, PLL settled                  |      |     | 32    | μs   |
| tsettle;pll              | i LL setting time                             | T <sub>A</sub> = 25°C, <b>PLLLOCK</b> = 1           |      | 200 | 500   | μs   |
| t 117750 DI :            | DLL paried litter                             | RMS                                                 |      | 25  |       | ps   |
| tjitter;pll              | PLL period jitter                             | Peak to peak                                        |      |     | 120   | ps   |
|                          | PLL duty cycle                                |                                                     | 40   | 50  | 60    | %    |



# 17 ARM® CORTEX®-M4F MCU CORE

#### 17.1 Features

- Arm® Cortex®-M4F core
- SWD or JTAG Debug
- SWD/JTAG code security
- Embedded Trace Module (ETM) for instruction tracing
- Memory Protection Unit (MPU)
- Nested Vectored Interrupt Controller (NVIC) with 29 user interrupts and 8 levels of priority
- Floating Point Unit (FPU)
- Wakeup Interrupt Controller (WIC)
- 24-bit SysTick Count-down Timer
- Hardware Multiply and Divide Instructions

## 17.2 Block Diagram

Figure 17-1 Arm® Cortex®-M4F Microcontroller Core







## 17.3 Functional Description

The Arm® Cortex®-M4F microcontroller core is configured for little endian operation and includes hardware support for multiplication and division, DSP instructions as well as an IEEE754 single-precision Floating Point Unit (FPU).

The MCU also contains an 8-region Memory Protection Unit (MPU), as well as a Nested Vector Interrupt Controller (NVIC) that supports 29 user interrupts with 8 levels of priority. There is a 24-bit SysTick count-down timer.

The Arm® Cortex®-M4F supports sleep and deep sleep modes for low power operation. In sleep mode, the Arm® Cortex®-M4F is disabled. In deep sleep mode, the MCU as well as many peripherals are disabled. The Wakeup Interrupt Controller (WIC) can wake up the MCU when in deep sleep mode by using any GPIO interrupt, the Real-Time Clock (RTC) or Windowed Watchdog Timer (WWDT). The PAC55XX also supports clock gating to reduce power during deep sleep operation.

The debugger supports 4 breakpoint and 2 watch-point unit comparators using the SWD or JTAG protocols. The debug serial interfaces may be disabled to prevent memory access to the firmware during customer production.

For more information on the detailed operation of the Microcontroller Core in the PAC55XX, see the PAC55XX Family User Guide.



## 17.4 Application Typical Current Consumption

The MCU clock configuration and peripheral configuration have a large influence on the amount of load that the power supplies in the PAC55XX will have.

The table below shows a few popular configurations and what the typical power consumption will be on the VSYS and VCORE power supplies in the PAC55XX.

**Table 17-1 PAC55XX Application Typical Current Consumption** 

| CLOCK CONFIGURATION                                                                                                      | MCU PERIPHERALS                                                        | MCU STATE                            | I <sub>VSYS</sub> | I <sub>VCORE</sub> | I <sub>VCC33</sub> | I <sub>VCCIO</sub> |
|--------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|--------------------------------------|-------------------|--------------------|--------------------|--------------------|
| CLKREF = 4MHz PLL Disabled ACLK=HCLK=PCLK=SCLK=MCLK = 16MHz ROSCCLK Enabled FRCLK MUX = ROSCCLK                          | All peripherals disabled                                               | Halted                               | 9.5mA             | 2.3mA              | n/a                | 0.5mA              |
| CLKREF = 4MHz PLLCLK = 30MHz ACLK=HCLK=PCLK=SCLK= 16MHz MCLK = 30MHz ROSCCLK Enabled FRCLK MUX = CLKREF                  | All peripherals disabled                                               | Halted                               | 10.5mA            | 3.5mA              | n/a                | 3mA                |
| CLKREF = 4MHz PLLCLK = 150MHz ACLK=HCLK=PCLK=SCLK= 150MHz MCLK = 30MHz ROSCCLK Enabled FRCLK MUX = CLKREF                | All peripherals disabled                                               | Halted                               | 20mA              | 17mA               | n/a                | 3mA                |
| CLKREF = 4MHz PLLCLK = 300MHz ACLK=HCLK=PCLK=SCLK= 150MHz MCLK = 30MHz ROSCCLK Enabled FRCLK MUX = CLKREF                | All peripherals disabled                                               | Halted                               | 22mA              | 15mA               | n/a                | 3mA                |
| CLKREF = 4MHz PLLCLK = 300MHz ACLK=HCLK=PCLK=SCLK= 150MHz MCLK = 30MHz ROSCCLK Enabled FRCLK MUX = CLKREF ADCCLK = 40MHz | ADC enabled (repeated conversions)                                     | Halted                               | 36mA              | 16mA               | 17mA               | 3.5mA              |
| CLKREF = 4MHz PLLCLK = 300MHz ACLK=HCLK=PCLK=SCLK= 150MHz MCLK = 30MHz ROSCCLK Enabled FRCLK MUX = CLKREF                | All peripherals disabled                                               | CPU Executes instructions from FLASH | 8.5mA             | 25mA               | n/a                | 3.5mA              |
| CLKREF = 4MHz PLLCLK = 300MHz ACLK=HCLK=PCLK=SCLK= 150MHz MCLK = 30MHz ROSCCLK Enabled FRCLK MUX = CLKREF                | Timer A enabled;<br>TAPWM[7:0] enabled;<br>Fs = 100kHz; 50% duty cycle | Halted                               | 22mA              | 15mA               | n/a                | 3.5mA              |



## 17.5 Electrical Characteristics

## Table 17-2 MCU and Clock Control System Electrical Characteristics

 $(T_A = -40^{\circ}C \text{ to } 125^{\circ}C \text{ unless otherwise specified.})$ 

| SYMBOL   | PARAMETER                           | CONDITIONS                       | MIN | TYP | MAX | UNIT |
|----------|-------------------------------------|----------------------------------|-----|-----|-----|------|
| fHCLK    | Microcontroller Clock               |                                  |     |     | 150 | MHz  |
|          |                                     | Arm® Cortex®-M4F Sleep Mode      |     |     | 4.2 | mA   |
| IQ;VCORE | V <sub>CORE</sub> quiescent current | Arm® Cortex®-M4F Deep Sleep Mode |     |     | 2.9 | mA   |
|          |                                     | PAC5523 Hibernate Mode           |     |     | 0   | mA   |
|          |                                     | Arm® Cortex®-M4F Sleep Mode      |     |     | 250 | μΑ   |
| IQ;VSYS  | Vsys quiescent current              | Arm® Cortex®-M4F Deep Sleep Mode |     |     | 250 | μA   |
|          |                                     | PAC5523 Hibernate Mode           |     |     | 15  | μA   |
|          |                                     | Arm® Cortex®-M4F Sleep Mode      |     |     | 3.6 | mA   |
| Iq;vccio | VCCIO quiescent current             | Arm® Cortex®-M4F Deep Sleep Mode |     |     | 3.6 | mA   |
|          |                                     | PAC5523 Hibernate Mode           |     |     | 0   | mA   |
| Іq;vссзз |                                     | Arm® Cortex®-M4F Sleep Mode      |     |     | 0.5 | mA   |
|          | VCC33 quiescent current             | Arm® Cortex®-M4F Deep Sleep Mode |     |     | 0.5 | mA   |
|          |                                     | PAC5523 Hibernate Mode           |     |     | 0   | mA   |



## **18 IO CONTROLLER**

#### 18.1 Features

- 3.3V Input/Output, 4.6V input tolerant
- Push-Pull Output, Open-Drain Output or High-Impedance Input for each IO
- Configurable Pull-up and Pull-down for each IO (60k)
- Configurable Drive Strength for each IO (up to 24mA)
- Analog Input for some IOs
- Edge-sensitive or level-sensitive interrupts
- Rising edge, falling edge or both edge interrupts
- Peripheral MUX allowing up to 8 peripheral selections for each IO
- Configurable De-bouncing Circuit for each IO

## 18.2 Block Diagram

Figure 18-1 IO Controller Block Diagram







## 18.3 Functional Description

The PAC55XX IO cells can be used for digital input/output and analog input for the ADC. All IOs are supplied by the V<sub>CCIO</sub> (3.3V) power supply.

Each IO can be configured for digital push-pull output, open-drain output or high-impedance input. Each IO also has a configurable 60k weak pull-up or weak pull-down that can be enabled.

NOTE: Configuring both pull-up and pull-down at the same time may cause device damage and should be avoided.

Each IO has a configurable de-bouncing filter that can be enabled or disabled, to help filter out noise.

All IO have interrupt capability. Each pin can be configured for either level or edge sensitive interrupts, and can select between rising edge, falling edge and both edges for interrupts. Each pin has a separate interrupt enable and interrupt flag.

Some of the IO on the PAC5523 can be configured as an analog input to the ADC.

## 18.4 GPIO Current Injection

Under normal operation, there should not be current injected into the GPIOs on the device due to the GPIO voltage below ground or above the GPIO supply (VCCIO). Current will be injected into the GPIO when the GPIO pin voltage is less than -0.3V or when greater than GPIO supply + 0.3V.

In order provide a robust solution when this situation occurs, the PAC52XX family of products allows a small amount of injected current into the GPIO pins, to avoid excessive leakage or device damage.

For information on the GPIO current injection thresholds, see the absolute maximum parameters for this device.

Sustained operation with the GPIO pin voltage greater than the GPIO supply or when the GPIO pin voltage is less than - 0.3V may result in reduced lifetime of the device. GPIO current injection should only be a temporary condition.



# 18.5 Peripheral MUX

The following table shows the available pin MUX options for this device. Note that if the pin is configured for analog input, the peripheral MUX is bypassed.

Table 18-1 PAC5556 Peripheral Pin MUX

| DIN      | Peripheral MUX Selection |        |        |           | ADC     |         |          |           |      |
|----------|--------------------------|--------|--------|-----------|---------|---------|----------|-----------|------|
| PIN      | S0                       | S1     | S2     | S3        | S4      | S5      | S6       | <b>S7</b> | СН   |
| PF4/ADC4 | GPIOF4                   | TCPWM4 | TDPWM4 |           | TCIDX   | USDSCLK | TRACED3  | EMUXC     | ADC4 |
| PF3      | GPIOF3                   | TCPWM3 | TDPWM3 | TDO       | FRCLK   | USBMISO | TRACECLK | TRACED2   |      |
| PF2      | GPIOF2                   | TCPWM2 | TDPWM2 | TDI       | ТВРНВ   | USBMOSI | TRACED0  | TRACED1   |      |
| PF1      | GPIOF1                   | TCPWM1 | TDPWM1 | TMS/SWDIO | ТВРНА   | USBSS   | TRACED1  | TRACED0   |      |
| PF0      | GPIOF0                   | TCPWM0 | TDPWM0 | TCK/SWDCL | TBIDX   | USBSCLK | TRACED2  | TRACECLK  |      |
| PE0      | GPIOE0                   | TCPWM4 | TDPWM0 | TAIDX     | TBIDX   | USCCLK  | I2CSCL   | EMUXC     |      |
| PE1      | GPIOE1                   | TCPWM5 | TDPWM1 | TAPHA     | TBPHA   | USCSS   | I2CSDA   | EMUXD     |      |
| PE2      | GPIOE2                   | TCPWM6 | TDPWM2 | TAPHB     | ТВРНВ   | USCMOSI | CANRXD   | EXTCLK    |      |
| PE3      | GPIOE3                   | TCPWM7 | TDPWM3 | FRCLK     |         | USCMISO | CANTXD   |           |      |
| PE4      | GPIOE4                   | TCPWM4 | TDPWM4 | TDQEPIDX  | USBSCLK | USDMOSI | I2CSCL   |           |      |
| PE5      | GPIOE5                   | TCPWM5 | TDPWM5 | TDQEPPHA  | USBSS   | USDMISO | I2CSDA   |           |      |
| PE6      | GPIOE6                   | TCPWM6 | TDPWM6 | TDQEPPHB  | USBMOSI | USDSCLK | CANRXD   |           |      |
| PE7      | GPIOE7                   | TCPWM7 | TDPWM7 |           | USBMISO | USDSS   | CANTXD   |           |      |
| PF7/ADC7 | GPIOF7                   | TCPWM7 | TDPWM7 |           |         | USDMISO | CANTXD   | I2CSDA    | ADC7 |
| PF6/ADC6 | GPIOF6                   | TCPWM6 | TDPWM6 |           | ТСРНВ   | USDMOSI | CANRXD   | I2CSCL    | ADC6 |
| PF5/ADC5 | GPIOF5                   | TCPWM5 | TDPWM5 |           | TCPHA   | USDSS   |          | EMUXD     | ADC5 |



# **18.6 Electrical Characteristics**

### **Table 18-2 IO Controller Electrical Characteristics**

( $V_{CCIO}$  = 3.3V,  $V_{SYS}$  = 5V,  $V_{CORE}$  = 1.2V, and  $T_A$  = -40°C to 125°C unless otherwise specified.)

| SYMBOL                 | PARAMETER                                                      | CONDITIONS                                                                                     |           | MIN | TYP | MAX   | UNIT |
|------------------------|----------------------------------------------------------------|------------------------------------------------------------------------------------------------|-----------|-----|-----|-------|------|
| VIH                    | High-level input voltage                                       |                                                                                                |           | 2.1 |     |       | V    |
| VIL                    | Low-level input voltage                                        |                                                                                                |           |     |     | 0.825 | V    |
|                        |                                                                | V <sub>OL</sub> = 0.4V                                                                         | DS = 6mA  | 6   |     |       | mA   |
|                        |                                                                |                                                                                                | DS = 8mA  | 8   |     |       |      |
|                        |                                                                |                                                                                                | DS = 11mA | 11  |     |       |      |
| I <sub>OL</sub>        | Low-level output sink current                                  |                                                                                                | DS = 14mA | 14  |     |       |      |
| IOL                    | (Limited by Ivsys and Ivccio)                                  |                                                                                                | DS = 17mA | 17  |     |       |      |
|                        |                                                                |                                                                                                | DS = 20mA | 20  |     |       |      |
|                        |                                                                |                                                                                                | DS = 22mA | 22  |     |       |      |
|                        |                                                                |                                                                                                | DS = 25mA | 25  |     |       |      |
|                        | High-level output source current (Limited by Ivsys and Ivccio) | V <sub>OH</sub> = 2.4V                                                                         | DS = 6mA  |     |     | -6    | - mA |
|                        |                                                                |                                                                                                | DS = 8mA  |     |     | -8    |      |
|                        |                                                                |                                                                                                | DS = 11mA |     |     | -11   |      |
| Іон                    |                                                                |                                                                                                | DS = 14mA |     |     | -14   |      |
| ЮН                     |                                                                |                                                                                                | DS = 17mA |     |     | -17   |      |
|                        |                                                                |                                                                                                | DS = 20mA |     |     | -20   |      |
|                        |                                                                |                                                                                                | DS = 22mA |     |     | -22   |      |
|                        |                                                                |                                                                                                | DS = 25mA |     |     | -25   |      |
| I <sub>IL</sub>        | Input leakage current                                          |                                                                                                |           | -2  |     | 0.95  | μΑ   |
| R <sub>PU</sub>        | Weak pull-up resistance                                        | When pull-up enabled                                                                           |           | 45  | 60  | 100   | kΩ   |
| R <sub>PD</sub>        | Weak pull-down resistance When pull-down enabled               |                                                                                                | 45        | 60  | 115 | kΩ    |      |
| I <sub>INJ;GPIO</sub>  | GPIO pin current injection                                     | nt injection V <sub>GPIO</sub> < -0.3V or V <sub>GPIO</sub> > VCCIO + 0.3V                     |           | -15 |     | 15    | mA   |
| ΣI <sub>INJ;GPIO</sub> | Sum of all GPIO pin current injection                          | f all GPIO pin current injection V <sub>GPIO</sub> < -0.3V or V <sub>GPIO</sub> > VCCIO + 0.3V |           | -40 |     | 40    | mA   |



# 19 SERIAL INTERFACE

# 19.1 Block Diagram

Figure 19-1 Serial Interface Block Diagram





### 19.2 Functional Description

The PAC55XX has three types of serial interfaces: I<sup>2</sup>C, USART and CAN. The PAC55XX has one I<sup>2</sup>C controller, one CAN controller and up to 3 USARTs.

### 19.3 I<sup>2</sup>C Controller

The PAC55XX contains one I<sup>2</sup>C controller. This is a configurable APB peripheral and the clock input is PCLK. This peripheral has an input clock divider that can be used to generate various master clock frequencies. The I<sup>2</sup>C controller can support various modes of operation:

- I<sup>2</sup>C master operation
  - Standard (100kHz), full-speed (400kHz), fast (1MHz) or high-speed modes (3.4MHz)
  - Single and multi-master
  - Synchronization (multi-master)
  - Arbitration (multi-master)
  - ◆ 7-bit or 10-bit slave addressing
- I<sup>2</sup>C slave operation
  - Standard (100kHz), full-speed (400kHz), fast (1MHz) or high-speed modes (3.4MHz)
  - Clock stretching
  - 7-bit or 10-bit slave addressing

The I<sup>2</sup>C peripheral may operate either by polling, or can be configured to be interrupt driven for both receive and transmit operations.

#### **19.4 USART**

The PAC55XX contains up to 3 Universal Synchronous Receive Transmit (USART) peripherals. Each USART is a configurable APB bus client and input clock is PCLK. These peripherals have a configurable clock divider that can be used to produce various frequencies for the UART or SPI master peripheral.

The number of these peripherals depends on the peripheral MUX configuration. See the IO Controller section on information on how to configure the peripheral MUX with the USART peripheral.

The USART peripheral supports two main modes: SPI mode and UART mode.

#### 19.4.1 USART SPI Mode

- Master or slave mode operation
- 8-bit, 16-bit or 32-bit word transfers
- Configurable clock polarity (active high or active low)
- Configurable data phase (setup/sample or sample/setup)
- Interrupts and status flags for RX and TX operations
- Support for up to 25MHz SPI clock



#### 19.4.2 USART UART Mode

- 8-bit data
- Programmable data bit rate
- Maximum baud rate of 1Mbaud
- RX and TX FIFOs
- Configurable stop bits (1 or 2)
- Configurable parity: even, odd, none
  - Mark/space support for 9-bit addressing protocols
- Interrupt and status flags for RX and TX operations

#### 19.5 CAN

The PAC55XX contains one Controller Area Network (CAN) peripheral. The CAN peripheral is a configurable APB bus client and input clock is PCLK. This peripheral has a configurable clock divider that can be used to produce various frequencies for the CAN peripheral.

- CAN 2.0B support
- 1Mb/s data rate
- 64-byte receive FIFO
- 16-byte transmit buffer
- Standard and extended frame support
- Arbitration
- Overload frame generated on FIFO overflow
- Normal and Listen Only modes supported
- Interrupt and status flags for RX and TX operations



# 19.6 Dynamic Characteristics

## **Table 19-1 Serial Interface Dynamic Characteristics**

( $V_{CCIO}$  = 3.3V,  $V_{SYS}$  = 5V,  $V_{CORE}$  = 1.2V, and  $T_A$  = -40°C to 125°C unless otherwise specified.)

| SYMBOL                | PARAMETER                              | CONDITIONS                        | MIN   | TYP MAX               | UNIT |  |  |  |  |
|-----------------------|----------------------------------------|-----------------------------------|-------|-----------------------|------|--|--|--|--|
| I <sup>2</sup> C      |                                        |                                   |       |                       |      |  |  |  |  |
| f <sub>12CCLK</sub>   | I <sup>2</sup> C input clock frequency | Standard mode (100kHz)            | 2.8   |                       | MHz  |  |  |  |  |
|                       |                                        | Full-speed mode (400kHz)          | 2.8   |                       | MHz  |  |  |  |  |
|                       |                                        | Fast mode (1MHz)                  | 6.14  |                       | MHz  |  |  |  |  |
|                       |                                        | High-speed mode (3.4MHz)          | 20.88 |                       | MHz  |  |  |  |  |
| USART (UAR            | USART (UART mode)                      |                                   |       |                       |      |  |  |  |  |
| fuartclk              | USART input clock frequency            |                                   |       | f <sub>PCLK</sub> /16 | MHz  |  |  |  |  |
| f <sub>UARTBAUD</sub> | UART baud rate                         | f <sub>USARTCLK</sub> = 7.1825MHz |       | 1                     | Mbps |  |  |  |  |
| USART (SPI r          | USART (SPI mode)                       |                                   |       |                       |      |  |  |  |  |
| fspiclk               | USART input clock frequency            | Master mode                       |       | 50                    | MHz  |  |  |  |  |
|                       |                                        | Slave mode                        |       | 50                    | MHz  |  |  |  |  |
|                       | LICART CRI plant from an au            | Master mode                       |       | 25                    | MHz  |  |  |  |  |
| fusartspiclk          | USART SPI clock frequency              | Slave mode                        |       | 25                    | MHz  |  |  |  |  |
| CAN                   |                                        |                                   |       |                       |      |  |  |  |  |
| fcanclk               | CAN input clock frequency              |                                   |       | 50                    | MHz  |  |  |  |  |
| fCANTX                | CAN transmit clock frequency           |                                   |       | 1                     | Mbps |  |  |  |  |
| f <sub>CANRX</sub>    | CAN receive clock frequency            |                                   |       | 1                     | Mbps |  |  |  |  |



### Table 19-2 I<sup>2</sup>C Dynamic Characteristics

( $V_{CCIO}$  = 3.3V,  $V_{SYS}$  = 5V,  $V_{CORE}$  = 1.2V, and  $T_A$  = -40°C to 125°C unless otherwise specified.)

| SYMBOL              | PARAMETER                                        | CONDITIONS                     | MIN  | TYP | MAX  | UNIT |
|---------------------|--------------------------------------------------|--------------------------------|------|-----|------|------|
|                     |                                                  | Standard mode                  | 0    |     | 100  | kHz  |
| fscL                | SCL clock frequency                              | Full-speed mode                | 0    |     | 400  | kHz  |
|                     |                                                  | Fast mode                      | 0    |     | 1    | MHz  |
|                     |                                                  | Standard mode                  | 4.7  |     |      | μs   |
| $t_{LOW}$           | SCL clock low                                    | Full-speed mode                | 1.3  |     |      | μs   |
|                     |                                                  | Fast mode                      | 0.5  |     |      | μs   |
|                     |                                                  | Standard mode                  | 4.0  |     |      | μs   |
| tніgн               | SCL clock high                                   | Full-speed mode                | 0.6  |     |      | μs   |
|                     |                                                  | Fast mode                      | 0.26 |     |      | μs   |
|                     |                                                  | Standard mode                  | 4.0  |     |      | μs   |
| thd;sta             | Hold time for a repeated START condition         | Full-speed mode                | 0.6  |     |      | μs   |
|                     | 00.10.110.11                                     | Fast mode                      | 0.26 |     |      | μs   |
|                     |                                                  | Standard mode                  | 4.7  |     |      | μs   |
| tsu;sta             | Set-up time for a repeated START condition       | Full-speed mode                | 0.6  |     |      | μs   |
|                     |                                                  | Fast mode                      | 0.26 |     |      | μs   |
|                     | Data hold time                                   | Standard mode                  | 0    |     | 3.45 | μs   |
| t <sub>HD;DAT</sub> |                                                  | Full-speed mode                | 0    |     | 0.9  | μs   |
|                     |                                                  | Fast mode                      | 0    |     |      | μs   |
|                     | Data setup time                                  | Standard mode                  | 250  |     |      | ns   |
| t <sub>SU;DAT</sub> |                                                  | Full-speed mode                | 100  |     |      | ns   |
|                     |                                                  | Fast mode                      | 50   |     |      | ns   |
|                     | Set-up time for STOP condition                   | Standard mode                  | 4.0  |     |      | μs   |
| t <sub>SU;STO</sub> |                                                  | Full-speed mode                | 0.6  |     |      | μs   |
|                     |                                                  | Fast mode                      | 0.26 |     |      | μs   |
|                     |                                                  | Standard mode                  | 4.7  |     |      | μs   |
| t <sub>BUF</sub>    | Bus free time between a STOP and START condition | Full-speed mode                | 1.3  |     |      | μs   |
|                     |                                                  | Fast mode                      | 0.5  |     |      | μs   |
|                     | Rise time for SDA and SCL                        | Standard mode                  |      |     | 1000 | ns   |
| tr                  |                                                  | Full-speed mode                | 20   |     | 300  | ns   |
|                     |                                                  | Fast mode                      |      |     | 120  | ns   |
| tf                  |                                                  | Standard mode                  |      |     | 300  | ns   |
|                     | Fall time for SDA and SCL                        | Full-speed mode                |      |     | 300  | ns   |
|                     |                                                  | Fast mode                      |      |     | 120  | ns   |
| C                   | Capacitive load for each bus line                | Standard mode, full-speed mode |      |     | 400  | pF   |
| Cb                  | Capacitive load for each bus line                | Fast mode                      |      |     | 550  | pF   |



## Figure 19-2 I<sup>2</sup>C Timing Diagram





# **20 PWM TIMERS**

## 20.1 Block Diagram

Figure 20-1 PWM Timers Block Diagram





### 20.2 Timer Features

- Configurable input clock source: PCLK or ACLK
- Up to 300MHz input clock
- 3-bit Input clock divider
- Timer counting modes
  - up, up/down and asymmetric
- Timer latch modes
  - Latch when counter = 0
  - Latch when counter = period
  - Latch when CCR value written
  - Latch all CCR values at same time
- Base timer interrupts
- Single shot or auto-reload

#### 20.2.1 CCR/PWM Timer

- PWM output or capture input
- CCR interrupt enable
- CCR interrupt skips
- SW force CCR interrupt
- CCR interrupt type
  - Rising, falling or both
- CCR compare latch modes
  - ◆ Latch when counter = 0
  - Latch when counter = period
  - Latch immediate
- CCR capture latch modes
  - Latch on rising edge
  - Latch on falling edge
  - Latch on both rising and falling edges
- Invert CCR output
- CCR phase delay for phase shifted drive topologies
- ADC trigger outputs
  - PWM rising edge or falling edge





### 20.2.2 Dead-time Generators (DTG)

- DTG enabled
- 12-bit rising edge delay
- 12-bit falling edge delay

#### 20.2.3 QEP Decoder

- QEP encoder enabled
- Direction status
- Configurable Interrupts:
  - Phase A rising edge
  - Phase B rising edge
  - Index event
  - Counter wrap
- 4 different counting modes for best resolution, range and speed performance



# 21 GENERAL PURPOSE TIMERS

## 21.1 Block Diagram

Figure 21-1 SOC Bus Watchdog and Wake-up Timer



**Figure 21-2 General Purpose Timers** 





### 21.2 Functional Description

### 21.2.1 SOC Bus Watchdog Timer

The SOC Bus Watchdog Timer is used to monitor internal SOC Bus communication. It will trigger a device reset if there is no SOC Bus communication to the AFE for 4s or 8s.

### 21.2.2 Wake-up Timer

The wake-up timer can be used for very low power hibernate and sleep modes to wake up the micro controller periodically. It can be configured to be 125ms, 250ms, 500ms, 1s, 2s, 4, or 8s.

#### 21.2.3 Real-time Clock with Calendar (RTC)

The 24-bit real-time clock with calendar (RTC) is an AHB bus client and may also be used to measure long time periods and periodic wake up from sleep mode.

The RTC uses FRCLK as its clock source and has a divider that can be configured up to a /65536 input clock divider. In order to count accurately, the input clock divider must be configured to generate a 1MHz clock to the RTC.

The RTC counts the time (seconds, minutes, hours, days) since enabled. It also allows the user to set a calendar date to set an alarm function that can be configured to generate an interrupt to the NVIC when it counts to that value.

#### 21.2.4 Windowed Watchdog Timer (WWDT)

The 24-bit windowed watchdog timer (WWDT) is an AHB bus client and can be used for long time period measurements or periodic wake up from sleep mode. Its primary use is to reset the system via a POR if it is not reset at a certain periodic interval.

The WWDT can be configured to use FRCLK or ROSCCLK as its clock source and has a divider that be configured up to a /65536 input clock divider.

The WWDT can be configured to allow only a small window when it is valid to reset the timer, to maximize application security and catch any stray code operating on the MCU.

The WWDT may be configured to enable an interrupt for the MCU, and the timer can be disabled when unused to save energy for low power operations.

#### 21.2.5 **GP Timer (GPT)**

The PAC55XX contains two General Purpose (GP) Timers.

These timers are 24-bit timers and are both APB bus clients. These count-down timers use PCLK as their input clock and have a configurable divider of up to /32768. Each of the GPT can be configured to interrupt the MCU when they count down to 0.



# **22 CRC**

### 22.1 Block Diagram

Figure 22-1 CRC Block Diagram



## 22.2 Functional Description

The CRC peripheral can perform CRC calculation on data through registers from the MCU to accelerate the calculation or validation of a CRC for communications protocols or data integrity checks.

The CRC peripheral allows the calculation of both CRC-8 and CRC-16 on data. The CRC peripheral also allows the user to specify a seed value, select the data input to be 8b or 32b and to reflect the final output for firmware efficiency.

The CRC peripheral is an AHB slave and has the following features:

- Polynomial selection via configuration register:
  - ◆ CCITT CRC-16 (0x1021)
  - IBM/ANSI CRC-16 (0x8005)
  - Dallas/Maxim CRC-8 (0x31)
- Input data width: 8b, 32b
- Reflect input
- Reflect output
- Specify seed value



# 23 THERMAL CHARACTERISTICS

## **Table 23-1 Thermal Characteristics**

| PARAMETER                                                 | VALUE      | UNIT |
|-----------------------------------------------------------|------------|------|
| Operating ambient temperature range                       | -40 to 125 | °C   |
| Operating junction temperature range                      | -40 to 150 | °C   |
| Storage temperature range                                 | -55 to 150 | °C   |
| Lead temperature (Soldering, 10 seconds)                  | 300        | °C   |
| Junction-to-case thermal resistance (θ <sub>JC</sub> )    | 2.897      | °C/W |
| Junction-to-ambient thermal resistance (θ <sub>JA</sub> ) | 23.36      | °C/W |



# 24 APPLICATION EXAMPLES

The following simplified diagram shows an example of a 3-phase BLDC or PMSM motor application for FOC or BEMF control.

Figure 24-1 BLDC/PMSM Motor Application Example





# 25 PACKAGE OUTLINE AND DIMENSIONS

Figure 25-1 QFN1010-52 Package Outline





# **Product Compliance**

This part complies with RoHS directive 2011/65/EU as amended by (EU) 2015/863.

This part also has the following attributes:

Lead Free

• Halogen Free (Chlorine, Bromine)



### **Contact Information**

For the latest specifications, additional product information, worldwide sales and distribution locations:

Web: <u>www.gorvo.com</u> Tel: 1-844-890-8163

Email: customer.support@qorvo.com

For technical questions and application information:

Email: appsupport@gorvo.com

# **Important Notice**

The information contained herein is believed to be reliable; however, Qorvo makes no warranties regarding the information contained herein and assumes no responsibility or liability whatsoever for the use of the information contained herein. All information contained herein is subject to change without notice. Customers should obtain and verify the latest relevant information before placing orders for Qorvo products. The information contained herein or any use of such information does not grant, explicitly or implicitly, to any party any patent rights, licenses, or any other intellectual property rights, whether with regard to such information itself or anything described by such information. THIS INFORMATION DOES NOT CONSTITUTE A WARRANTY WITH RESPECT TO THE PRODUCTS DESCRIBED HEREIN, AND QORVO HEREBY DISCLAIMS ANY AND ALL WARRANTIES WITH RESPECT TO SUCH PRODUCTS WHETHER EXPRESS OR IMPLIED BY LAW, COURSE OF DEALING, COURSE OF PERFORMANCE, USAGE OF TRADE OR OTHERWISE, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

Without limiting the generality of the foregoing, Qorvo products are not warranted or authorized for use as critical components in medical, life-saving, or life-sustaining applications, or other applications where a failure would reasonably be expected to cause severe personal injury or death.

Copyright 2019 © Qorvo, Inc. | Qorvo®, Active-Semi®, Power Application Controller®, Multi-Mode Power Manager™, Configurable Analog Front End™ and Application Specific Power Drivers™ are trademarks of Qorvo, Inc.

Arm® and Cortex® are registered trademarks of Arm Limited. All referenced brands and trademarks are the property of their respective owners.

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Motor/Motion/Ignition Controllers & Drivers category:

Click to view products by Qorvo manufacturer:

Other Similar products are found below:

LV8133JA-ZH LV8169MUTBG FSB50550TB2 MSVCPM2-63-12 MSVGW45-14-2 MSVGW54-14-3 NTE7043 CAT3211MUTAG
LA6245P-TLM-E LA6565VR-TLM-E LB1694N-E LB1837M-TLM-E LB8649W-TBM-E LC898111AXB-MH LC898300XA-MH
STK58AUNP0D-E STK621-034B1-E STK621-140C AM4967GSTR-G1 LV8281VR-TLM-H TB6562AFG(O,8,EL) TND027MP-AZ
LA6584JA-AH LB11847L-E LB1845L-E LC898122XA-VH LC898212XD-SH NCV70501DW002R2G STK531U369A-E STK554U361A-E STK554U394A-E STK621-141A-E STK760-211A-E STK760-221A-E VNH5200ASTR-E STK672-630CN-E STK621-033N-E
FSB50250AB FNA41060 MSVBTC50E MSVCPM3-54-12 MSVCPM3-63-12 MSVCPM4-63-12 FSB50550AB L99MC6TR
LC898301XA-MH LV8413GP-TE-L-E MSVGW45-14-3 MSVGW54-14-4 IRSM515-025DA4