# 2.5V/3.3V 2:1:20 Differential HSTL/ECL/PECL Clock Driver #### **Description** The NB100LVEP221 is a low skew 2:1:20 differential clock driver, designed with clock distribution in mind, accepting two clock sources into an input multiplexer. The two clock inputs are differential ECL/PECL; CLK1/ $\overline{\text{CLK1}}$ can also receive HSTL signal levels. The LVPECL input signals can be either differential configuration or single–ended (if the $V_{BB}$ output is used). The LVEP221 specifically guarantees low output-to-output skew. Optimal design, layout, and processing minimize skew within a device and from device to device. To ensure tightest skew, both sides of differential outputs should be terminated identically into 50 $\Omega$ even if only one output is being used. If an output pair is unused, both outputs may be left open (unterminated) without affecting skew. The NB100LVEP221, as with most other ECL devices, can be operated from a positive $V_{\rm CC}$ supply in LVPECL mode. This allows the LVEP221 to be used for high performance clock distribution in +3.3 V or +2.5 V systems. In a PECL environment, series or Thevenin line terminations are typically used as they require no additional power supplies. For more information on PECL terminations, designers should refer to Application Note AND8020/D. The $V_{BB}$ pin, an internally generated voltage supply, is available to this device only. For single–ended LVPECL input conditions, the unused differential input is connected to $V_{BB}$ as a switching reference voltage. $V_{BB}$ may also rebias AC coupled inputs. When used, decouple $V_{BB}$ and $V_{CC}$ via a 0.01 $\mu F$ capacitor and limit current sourcing or sinking to 0.5 mA. When not used, $V_{BB}$ should be left open. Single-ended CLK input operation is limited to a $V_{CC} \ge 3.0~V$ in LVPECL mode, or $V_{EE} \le -3.0~V$ in NECL mode. #### **Features** - 15 ps Typical Output-to-Output Skew - 40 ps Typical Device-to-Device Skew - Jitter Less than 2 ps RMS - Maximum Frequency > 1.0 GHz Typical - Thermally Enhanced 52-Lead QFN Package - V<sub>BB</sub> Output - 540 ps Typical Propagation Delay - LVPECL and HSTL Mode Operating Range: V<sub>CC</sub> = 2.375 V to 3.8 V with V<sub>EE</sub> = 0 V - NECL Mode Operating Range: V<sub>CC</sub> = 0 V with V<sub>EE</sub> = -2.375 V to -3.8 V - Q Output will Default Low with Inputs Open or at V<sub>EE</sub> - Pin Compatible with Motorola MC100EP221 - These Devices are Pb-Free and are RoHS Compliant #### ON Semiconductor® www.onsemi.com # The second secon ### QFN52 MN SUFFIX CASE 485M MARKING DIAGRAM\* 52 1 NB100 LVEP221 AWLYYWWG A = Assembly Location WL = Wafer Lot YY = Year WW = Work Week G = Pb-Free Package \*For additional marking information, refer to Application Note AND8002/D. #### **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 8 of this data sheet. **Table 1. PIN DESCRIPTION** | PIN | FUNCTION | |-----------------------------------|--------------------------------------| | CLK0*, CLK0** | ECL/PECL Differential Inputs | | CLK1*, CLK1** | ECL/PECL or HSTL Differential Inputs | | Q0:19, Q0:19 | ECL/PECL Differential Outputs | | CLK_SEL* | ECL/PECL Active Clock Select Input | | V <sub>BB</sub> | Reference Voltage Output | | V <sub>CC</sub> /V <sub>CCO</sub> | Positive Supply | | V <sub>EE***</sub> | Negative Supply | - \* Pins will default LOW when left open. - \*\* Pins will default HIGH when left open. - \*\*\*The thermally conductive exposed pad on the bottom of the package is electrically connected to V<sub>EE</sub> internally. **Table 2. FUNCTION TABLE** | CLK_SEL | Active Input | |---------|-------------------| | L | CLK0, <u>CLK0</u> | | H | CLK1, <u>CLK1</u> | Figure 2. Logic Diagram **Table 3. ATTRIBUTES** | Charac | Characteristics | | | | | | |----------------------------------|-------------------------------|----------------------|--|--|--|--| | Internal Input Pulldown Resist | 75 kΩ | | | | | | | Internal Input Pullup Resistor | 37.5 kΩ | | | | | | | ESD Protection | > 2 kV<br>> 200 V<br>> 2 kV | | | | | | | Moisture Sensitivity, Indefinite | Time Out of Drypack (Note 1) | Pb-Free Pkg | | | | | | | QFN52 | Level 2 | | | | | | Flammability Rating | Oxygen Index: 28 to 34 | UL 94 V-0 @ 0.125 in | | | | | | Transistor Count | 533 Devices | | | | | | | Meets or exceeds JEDEC Spe | ec EIA/JESD78 IC Latchup Test | | | | | | <sup>1.</sup> For additional information, refer to Application Note AND8003/D. **Table 4. MAXIMUM RATINGS** | Symbol | Parameter | Condition 1 | Condition 2 | Rating | Unit | |-------------------|----------------------------------------------------|------------------------------------------------|-------------------------------------------------------------------|-------------|--------------| | V <sub>CC</sub> | PECL Mode Power Supply | V <sub>EE</sub> = 0 V | | 6 | V | | V <sub>EE</sub> | NECL Mode Power Supply | V <sub>CC</sub> = 0 V | | -6 | V | | V <sub>I</sub> | PECL Mode Input Voltage<br>NECL Mode Input Voltage | V <sub>EE</sub> = 0 V<br>V <sub>CC</sub> = 0 V | $\begin{array}{c} V_I \leq V_{CC} \\ V_I \geq V_{EE} \end{array}$ | 6<br>-6 | V<br>V | | l <sub>out</sub> | Output Current | Continuous<br>Surge | | 50<br>100 | mA<br>mA | | I <sub>BB</sub> | V <sub>BB</sub> Sink/Source | | | ± 0.5 | mA | | T <sub>A</sub> | Operating Temperature Range | | | -40 to +85 | °C | | T <sub>stg</sub> | Storage Temperature Range | | | -65 to +150 | °C | | $\theta_{JA}$ | Thermal Resistance (Junction-to-Ambient) (Note ) | 0 lfpm<br>500 lfpm | QFN52<br>QFN52 | 25<br>19.6 | °C/W<br>°C/W | | $\theta_{\sf JC}$ | Thermal Resistance (Junction-to-Case) (Note) | 2S2P | QFN52 | 21 | °C/W | | T <sub>sol</sub> | Wave Solder Pb Pb-Free | | | 265<br>265 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. Table 5. LVPECL DC CHARACTERISTICS V<sub>CC</sub> = 2.5 V; V<sub>EE</sub> = 0 V (Note 2) | | | | -40°C | | | 25°C | | | 85°C | | | |--------------------|---------------------------------------------------------------------------------------------------------|-------------|-------|------------|-------------|------|------------|-------------|------|------------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>EE</sub> | Power Supply Current | 100 | 125 | 150 | 104 | 130 | 156 | 116 | 145 | 174 | mA | | V <sub>OH</sub> | Output HIGH Voltage (Note 3) | 1355 | 1480 | 1605 | 1355 | 1480 | 1605 | 1355 | 1480 | 1605 | mV | | V <sub>OL</sub> | Output LOW Voltage (Note 3) | 555 | 680 | 900 | 555 | 680 | 900 | 555 | 680 | 900 | mV | | V <sub>IH</sub> | Input HIGH Voltage (Single-Ended) (Note 4) | 1335 | | 1620 | 1335 | | 1620 | 1275 | | 1620 | mV | | $V_{IL}$ | Input LOW Voltage (Single-Ended) (Note 4) | 555 | | 900 | 555 | | 900 | 555 | | 900 | mV | | V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode Range<br>(Differential Configuration) (Note 5)<br>CLK0/CLK0<br>CLK1/CLK1 | 1.2<br>0.3 | | 2.5<br>1.6 | 1.2<br>0.3 | | 2.5<br>1.6 | 1.2<br>0.3 | | 2.5<br>1.6 | V | | I <sub>IH</sub> | Input HIGH Current | | | 150 | | | 150 | | | 150 | μΑ | | I <sub>IL</sub> | Input LOW Current CLK CLK | 0.5<br>-150 | | | 0.5<br>-150 | | | 0.5<br>-150 | | | μΑ | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. - 2. Input and output parameters vary 1:1 with $V_{CC}$ . $V_{EE}$ can vary + 0.125 V to -1.3 V. - 3. All outputs loaded with 50 $\Omega$ to $V_{CC}$ 2.0 V. - 4. Do not use $V_{BB}$ at $V_{CC}$ < 3.0 V. - 5. V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal. Table 6. LVPECL DC CHARACTERISTICS V<sub>CC</sub> = 3.3 V; V<sub>EE</sub> = 0 V (Note 6) | | | | -40°C | | | 25°C | | | 85°C | | | |--------------------|---------------------------------------------------------------------------------------------------------|-------------|-------|------------|-------------|------|------------|-------------|------|------------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>EE</sub> | Power Supply Current | 100 | 125 | 150 | 104 | 130 | 156 | 116 | 145 | 174 | mA | | V <sub>OH</sub> | Output HIGH Voltage (Note 7) | 2155 | 2280 | 2405 | 2155 | 2280 | 2405 | 2155 | 2280 | 2405 | mV | | V <sub>OL</sub> | Output LOW Voltage (Note 7) | 1355 | 1480 | 1700 | 1355 | 1480 | 1700 | 1355 | 1480 | 1700 | mV | | V <sub>IH</sub> | Input HIGH Voltage (Single-Ended) | 2135 | | 2420 | 2135 | | 2420 | 2135 | | 2420 | mV | | V <sub>IL</sub> | Input LOW Voltage (Single-Ended) | 1355 | | 1700 | 1355 | | 1700 | 1355 | | 1700 | mV | | $V_{BB}$ | Output Reference Voltage (Note 8) | 1775 | 1875 | 1975 | 1775 | 1875 | 1975 | 1775 | 1875 | 1975 | mV | | V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode Range<br>(Differential Configuration) (Note 9)<br>CLK0/CLK0<br>CLK1/CLK1 | 1.2<br>0.3 | | 3.3<br>1.6 | 1.2<br>0.3 | | 3.3<br>1.6 | 1.2<br>0.3 | | 3.3<br>1.6 | V | | I <sub>IH</sub> | Input HIGH Current | | | 150 | | | 150 | | | 150 | μΑ | | I <sub>IL</sub> | Input LOW Current CLK CLK | 0.5<br>-150 | | | 0.5<br>-150 | | | 0.5<br>-150 | | | μΑ | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. - 6. Input and output parameters vary 1:1 with $V_{CC}$ . $V_{EE}$ can vary + 0.925 V to -0.5 V. - 7. All outputs loaded with 50 $\Omega$ to $V_{CC}$ 2.0 V. - 8. Single–ended input operation is limited $V_{CC} \ge 3.0 \text{ V}$ in LVPECL mode. - V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal. Table 7. LVNECL DC CHARACTERISTICS $V_{CC} = 0 \text{ V}$ , $V_{EE} = -2.375 \text{ V}$ to -3.8 V (Note 10) | | | | -40°C | | | 25°C | | | | | | |-----------------|--------------------------------------------------------------------------------------------------|-------------|----------------|-------------|-------------------|----------------|-------------|-------------|----------------|-------------|--------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>EE</sub> | Power Supply Current | 100 | 125 | 150 | 104 | 130 | 156 | 116 | 145 | 174 | mA | | V <sub>OH</sub> | Output HIGH Voltage (Note 11) | -1145 | -1020 | -895 | -1145 | -1020 | -895 | -1145 | -1020 | -895 | mV | | V <sub>OL</sub> | Output LOW Voltage (Note 11) | -1945 | -1820 | -1600 | -1945 | -1820 | -1600 | -1945 | -1820 | -1600 | mV | | V <sub>IH</sub> | Input HIGH Voltage (Single-Ended) | -1165 | | -880 | -1165 | | -880 | -1165 | | -880 | mV | | V <sub>IL</sub> | Input LOW Voltage (Single-Ended) | -1945 | | -1600 | -1945 | | -1600 | -1945 | | -1600 | mV | | $V_{BB}$ | Output Reference Voltage (Note 12) | -1525 | -1425 | -1325 | -1525 | -1425 | -1325 | -1525 | -1425 | -1325 | mV | | VIHCMR | Input HIGH Voltage Common Mode Range (Differential Configuration) (Note 13) CLK0/CLK0 CLK1/CLK1 | | + 1.2<br>+ 0.3 | 0.0<br>-0.9 | V <sub>EE</sub> · | + 1.2<br>+ 0.3 | 0.0<br>-0.9 | | + 1.2<br>+ 0.3 | 0.0<br>-0.9 | V<br>V | | I <sub>IH</sub> | Input HIGH Current | | | 150 | | | 150 | | | 150 | μΑ | | I <sub>IL</sub> | Input LOW Current CLK CLK | 0.5<br>-150 | | | 0.5<br>-150 | | | 0.5<br>-150 | | | μΑ | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Table 8. HSTL DC CHARACTERISTICS $V_{CC} = 3.3 \text{ V}$ ; $V_{EE} = 0 \text{ V}$ | | | 0°C | | | 25°C | | | | | | | |-----------------|---------------------------------------------------|---------------------|-----|---------------------|---------------------|-----|---------------------|---------------------|-----|---------------------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | V <sub>IH</sub> | Input HIGH Voltage CLK1/CLK1 | V <sub>x</sub> +100 | | 1600 | V <sub>x</sub> +100 | | 1600 | V <sub>x</sub> +100 | | 1600 | mV | | V <sub>IL</sub> | Input LOW Voltage CLK1/CLK1 | -300 | | V <sub>x</sub> -100 | -300 | | V <sub>x</sub> -100 | -300 | | V <sub>x</sub> -100 | mV | | V <sub>X</sub> | Differential Configuration Cross<br>Point Voltage | 680 | | 900 | 680 | | 900 | 680 | | 900 | mV | | I <sub>IH</sub> | Input HIGH Current | -150 | | 150 | -150 | | 150 | -150 | | 150 | μΑ | | I <sub>IL</sub> | Input LOW Current CLK1 CLK1 | -150<br>-250 | | | -150<br>-250 | | | -150<br>-250 | | | μΑ | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. <sup>10.</sup> Input and output parameters vary 1:1 with $V_{CC}$ . 11. All outputs loaded with 50 $\Omega$ to $V_{CC}$ -2.0 V. 12. Single-ended input operation is limited $V_{EE} \le -3.0V$ in NECL mode. 13. $V_{IHCMR}$ min varies 1:1 with $V_{EE}$ , $V_{IHCMR}$ max varies 1:1 with $V_{CC}$ . The $V_{IHCMR}$ range is referenced to the most positive side of the differential input triangle. | | | | -40°C | | | 25°C | | | 85°C | | | |------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------------------|--------------|-------------------|-------------------|--------------|-------------------|-------------------|--------------|----------------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | V <sub>Opp</sub> | $\begin{array}{ll} \mbox{Differential Output Voltage} \\ \mbox{(Figure 3)} & \mbox{$f_{out} < 50$ MHz} \\ \mbox{$f_{out} < 0.8$ GHz} \\ \mbox{$f_{out} < 1.0$ GHz} \end{array}$ | 550<br>550<br>500 | 700<br>700<br>700 | | 600<br>550<br>500 | 700<br>700<br>700 | | 600<br>500<br>400 | 700<br>700<br>600 | | mV<br>mV<br>mV | | t <sub>PLH</sub> /t <sub>PHL</sub> | Propagation Delay (Differential Configuration) CLK0-Qx CLK1-Qx | | 540<br>590 | 600<br>640 | | 540<br>590 | 660<br>710 | | 540<br>590 | 750<br>800 | ps<br>ps | | t <sub>skew</sub> | Within-Device Skew (Note 15)<br>Device-to-Device Skew (Note 16) | | 15<br>40 | 50<br>200 | | 15<br>40 | 50<br>200 | | 15<br>40 | 50<br>200 | ps<br>ps | | t <sub>JITTER</sub> | Random Clock Jitter (RMS) (Figure 3) | | 1 | 2 | | 1 | 2 | | 1 | 2 | ps | | V <sub>PP</sub> | Input Swing (Differential Configuration) (Note 17) (Figure 4) CLK0 CLK1 HSTL | 400<br>300 | 800<br>800 | 1200<br>1000 | 400<br>300 | 800<br>800 | 1200<br>1000 | 400<br>300 | 800<br>800 | 1200<br>1000 | mV<br>mV | | DCO | Output Duty Cycle | 49.5 | 50 | 50.5 | 49.5 | 50 | 50.5 | 49.5 | 50 | 50.5 | % | | t <sub>r</sub> /t <sub>f</sub> | Output Rise/Fall Time (20%-80%) | 100 | 200 | 300 | 100 | 200 | 300 | 150 | 250 | 350 | ps | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. <sup>14.</sup> Measured with 750 mV source (LVPECL) or 1 V (HSTL) source, 50% duty cycle clock source. All outputs loaded with 50 $\Omega$ to V<sub>CC</sub>-2 V. 15. Skew is measured between outputs under identical transitions and conditions on any one device. <sup>16.</sup> Device–to–Device skew for identical transitions, outputs and $\ensuremath{V_{CC}}$ levels. <sup>17.</sup> VPP is the differential configuration input voltage swing required to maintain AC characteristics. Figure 3. Output Voltage ( $V_{OPP}$ )/Jitter versus Input Frequency ( $V_{CC}$ – $V_{EE}$ = 3.3 V @ 25°C) Figure 4. LVPECL Differential Input Levels Figure 5. HSTL Differential Input Levels Figure 6. Typical Termination for Output Driver and Device Evaluation (See Application Note AND8020/D – Termination of ECL Logic Devices.) #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |------------------|--------------------|-----------------------| | NB100LVEP221MNRG | QFN52<br>(Pb-Free) | 2000 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. #### **Resource Reference of Application Notes** AN1405/D - ECL Clock Distribution Techniques AN1406/D - Designing with PECL (ECL at +5.0 V) AN1503/D - ECLinPS™ I/O SPiCE Modeling Kit AN1504/D - Metastability and the ECLinPS Family AN1568/D - Interfacing Between LVDS and ECL AN1672/D - The ECL Translator Guide AND8001/D - Odd Number Counters Design AND8002/D - Marking and Date Codes AND8020/D - Termination of ECL Logic Devices AND8066/D - Interfacing with ECLinPS AND8090/D - AC Characteristics of ECL Devices #### PACKAGE DIMENSIONS #### QFN52 8x8, 0.5P CASE 485M **ISSUE C** #### NOTES - DIMENSIONING AND TOLERANCING PER - ASME Y14.5M, 1994. CONTROLLING DIMENSION: MILLIMETERS DIMENSION b APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.25 AND 0.30 MM FROM TERMINAL - COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS. | | MILLIN | IETERS | |-----|--------|--------| | DIM | MIN | MAX | | Α | 0.80 | 1.00 | | A1 | 0.00 | 0.05 | | A2 | 0.60 | 0.80 | | A3 | 0.20 | REF | | b | 0.18 | 0.30 | | D | 8.00 | BSC | | D2 | 6.50 | 6.80 | | Е | 8.00 | BSC | | E2 | 6.50 | 6.80 | | е | 0.50 | BSC | | K | 0.20 | | | L | 0.30 | 0.50 | #### **RECOMMENDED** SOLDERING FOOTPRINT ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA **Phone**: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative ## **X-ON Electronics** Largest Supplier of Electrical and Electronic Components Click to view similar products for Clock Drivers & Distribution category: Click to view products by ON Semiconductor manufacturer: Other Similar products are found below: 8501BYLF 854S015CKI-01LF 8T33FS6221EPGI NB7V72MMNHTBG Si53314-B-GMR 4RCD0124KC0ATG P9090-0NLGI8 SY100EP33VKG 850S1201BGILF 8004AC-13-33E-125.00000X ISPPAC-CLK5520V-01T100C8P 4RCD0124KC0ATG8 854110AKILF PI6C4931504-04LIE SI53305-B-GMR 83210AYLF NB6VQ572MMNG 4RCD0229KB1ATG PI6C4931502-04LIEX 8SLVD1212ANLGI PI6C4931504-04LIEX AD9508BCPZ-REEL7 NBA3N200SDR2G 8T79S308NLGI SI53315-B-GMR NB7NQ621MMUTWG 49FCT3805DPYGI8 49FCT805BTPYG 49FCT805PYGI RS232-S5 542MILFT 6ES7390-1AF30-0AA0 74FCT3807PYGI SY89873LMG SY89875UMG-TR 853S011BGILFT 853S9252BKILF 8P34S1102NLGI8 8T53S111NLGI CDCVF2505IDRQ1 CDCUA877ZQLT CDCE913QPWRQ1 CDC2516DGGR 8SLVP2104ANBGI/W 8S73034AGILF LV5609LP-E 5T9950PFGI STCD2400F35F 74FCT3807QGI8 74FCT3807PYGI8