# **ON Semiconductor**

## Is Now



To learn more about onsemi™, please visit our website at www.onsemi.com

onsemi and ONSEMI. and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/ or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use onsemi products for any such unintended or unauthorized application,

# 8-Bit Addressable Latch/1-of-8 Decoder CMOS Logic Level Shifter

# with LSTTL-Compatible Inputs

The MC74VHC259 is an 8-bit Addressable Latch fabricated with silicon gate CMOS technology. It achieves high speed operation similar to equivalent Bipolar Schottky TTL devices while maintaining CMOS low power dissipation.

The VHC259 is designed for general purpose storage applications in digital systems. The device has four modes of operation as shown in the mode selection table.. In the addressable latch mode, the data on Data In is written into the addressed latch. The addressed latch follows the data input with all non–addressed latches remaining in their previous states. In the memory mode, all latches remain in their previous state and are unaffected by the Data or Address inputs. In the one–of–eight decoding or demultiplexing mode, the addressed output follows the state of Data In with all other outputs in the LOW state. In the Reset mode, all outputs are LOW and unaffected by the address and data inputs. When operating the VHC259 as an addressable latch, changing more than one bit of the address could impose a transient wrong address. Therefore, this should only be done while in the memory mode.

The MC74VHC259 input structure provides protection when voltages up to 7 V are applied, regardless of the supply voltage. This allows the MC74VHC259 to be used to interface 5 V circuits to 3 V circuits.

- High Speed:  $t_{PD} = 7.6 \text{ ns (Typ)}$  at  $V_{CC} = 5 \text{ V}$
- Low Power Dissipation:  $I_{CC} = 2 \mu A \text{ (Max)}$  at  $T_A = 25^{\circ}\text{C}$
- High Noise Immunity:  $V_{NIH} = V_{NIL} = 28\% \ V_{CC}$
- $\bullet$  CMOS–Compatible Outputs:  $V_{OH} > 0.8~V_{CC};~V_{OL} < 0.1~V_{CC}$  @Load
- Power Down Protection Provided on Inputs and Outputs
- Balanced Propagation Delays
- Pin and Function Compatible with Other Standard Logic Families
- Latchup Performance Exceeds 300 mA
- ESD Performance: HBM > 2000 V
- These Devices are Pb-Free and are RoHS Compliant



Figure 1. Pin Assignment



#### ON Semiconductor™

http://onsemi.com

#### MARKING DIAGRAMS



SOIC-16 D SUFFIX CASE 751B







A = Assembly Location

L, WL = Wafer Lot

Y, YY = Year

W, WW = Work Week

G or ■ = Pb-Free Package

#### **ORDERING INFORMATION**

| Device          | Device Package |                 |  |  |
|-----------------|----------------|-----------------|--|--|
| MC74VHC259DG    | SOIC-16        | 48 Units/Rail   |  |  |
| MC74VHC259DR2G  | SOIC-16        | 2500 Units/Reel |  |  |
| MC74VHC259DTG   | TSSOP-16       | 96 Units/Rail   |  |  |
| MC74VHC259DTR2G | TSSOP-16       | 2500 Units/Reel |  |  |



Figure 2. Logic Diagram



Figure 3. IEC Logic Symbol

#### **LATCH SELECTION TABLE**

| Addr | ess Ir | nputs | Latch     |
|------|--------|-------|-----------|
| С    | В      | Α     | Addressed |
| L    | L      | L     | Q0        |
| L    | L      | Н     | Q1        |
| L    | Н      | L     | Q2        |
| L    | Н      | Н     | Q3        |
| Н    | L      | L     | Q4        |
| Н    | L      | Н     | Q5        |
| Н    | Н      | L     | Q6        |
| Н    | Н      | Н     | Q7        |

#### **MODE SELECTION TABLE**

| Enable | Reset | Mode                 |
|--------|-------|----------------------|
| L      | Н     | Addressable Latch    |
| Н      | Н     | Memory               |
| L      | L     | 8-Line Demultiplexer |
| н      | L     | Reset                |



Figure 4. Expanded Logic Diagram

#### **MAXIMUM RATINGS**

| Symbol                | P:                                              | arameter                                                                                | Value                        | Unit |
|-----------------------|-------------------------------------------------|-----------------------------------------------------------------------------------------|------------------------------|------|
| V <sub>CC</sub>       | Positive DC Supply Voltage                      |                                                                                         | -0.5 to +7.0                 | V    |
| V <sub>IN</sub>       | Digital Input Voltage                           |                                                                                         | -0.5 to +7.0                 | V    |
| V <sub>OUT</sub>      | DC Output Voltage                               |                                                                                         | -0.5 to V <sub>CC</sub> +0.5 | V    |
| I <sub>IK</sub>       | Input Diode Current                             |                                                                                         | -20                          | mA   |
| I <sub>OK</sub>       | Output Diode Current                            |                                                                                         | ± 20                         | mA   |
| I <sub>OUT</sub>      | DC Output Current, per Pin                      |                                                                                         | ± 25                         | mA   |
| Icc                   | DC Supply Current, V <sub>CC</sub> and GND Pins | 3                                                                                       | ±75                          | mA   |
| P <sub>D</sub>        | Power Dissipation in Still Air                  | SOIC Package<br>TSSOP                                                                   | 200<br>180                   | mW   |
| T <sub>STG</sub>      | Storage Temperature Range                       |                                                                                         | -65 to +150                  | °C   |
| V <sub>ESD</sub>      | ESD Withstand Voltage                           | Human Body Model (Note 1.)<br>Machine Model (Note 2.)<br>Charged Device Model (Note 3.) | >2000<br>>200<br>>2000       | V    |
| I <sub>LATCH-UP</sub> | Latch-Up Performance                            | Above V <sub>CC</sub> and Below GND at 125°C (Note 4.)                                  | ±300                         | mA   |
| $\theta_{JA}$         | Thermal Resistance, Junction to Ambie           | nt SOIC Package TSSOP                                                                   | 143<br>164                   | °C/W |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

- 1. Tested to EIA/JESD22-A114-A
- 2. Tested to EIA/JESD22-A115-A
- 3. Tested to JESD22-C101-A
- 4. Tested to EIA/JESD78

#### RECOMMENDED OPERATING CONDITIONS

| Symbol                          | Characteristics                                |                                                                                          | Min | Max             | Unit |
|---------------------------------|------------------------------------------------|------------------------------------------------------------------------------------------|-----|-----------------|------|
| V <sub>CC</sub>                 | DC Supply Voltage                              |                                                                                          | 2.0 | 5.5             | V    |
| V <sub>IN</sub>                 | DC Input Voltage                               |                                                                                          | 0   | 5.5             | V    |
| V <sub>OUT</sub>                | DC Output Voltage                              |                                                                                          | 0   | V <sub>CC</sub> | V    |
| T <sub>A</sub>                  | Operating Temperature Range, all Package Types |                                                                                          | -55 | 125             | °C   |
| t <sub>r</sub> , t <sub>f</sub> | Input Rise or Fall Time                        | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$<br>$V_{CC} = 5.0 \text{ V} \pm 0.5 \text{ V}$ | 0   | 20              | ns/V |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

# DEVICE JUNCTION TEMPERATURE VERSUS TIME TO 0.1% BOND FAILURES

| Junction<br>Temperature °C | Time, Hours | Time, Years |
|----------------------------|-------------|-------------|
| 80                         | 1,032,200   | 117.8       |
| 90                         | 419,300     | 47.9        |
| 100                        | 178,700     | 20.4        |
| 110                        | 79,600      | 9.4         |
| 120                        | 37,000      | 4.2         |
| 130                        | 17,800      | 2.0         |
| 140                        | 8,900       | 1.0         |



Figure 5. Failure Rate vs. Time Junction Temperature

#### DC CHARACTERISTICS (Voltages Referenced to GND)

|                 |                                      |                                                                                      | V <sub>CC</sub>   | 7                           | $T_A = 25^{\circ}C$ |                             | -55°C ≤ 1                   | <sub>A</sub> ≤ 125°C        |      |
|-----------------|--------------------------------------|--------------------------------------------------------------------------------------|-------------------|-----------------------------|---------------------|-----------------------------|-----------------------------|-----------------------------|------|
| Symbol          | Parameter                            | Condition                                                                            | (V)               | Min                         | Тур                 | Max                         | Min                         | Max                         | Unit |
| V <sub>IH</sub> | Minimum High-Level<br>Input Voltage  |                                                                                      | 2.0<br>3.0to 5.5  | 1.5<br>V <sub>CCX</sub> 0.7 |                     |                             | 1.5<br>V <sub>CCX</sub> 0.7 |                             | V    |
| V <sub>IL</sub> | Maximum Low-Level Input Voltage      |                                                                                      | 2.0<br>3.0to 5.5  |                             |                     | 0.5<br>V <sub>CCX</sub> 0.3 |                             | 0.5<br>V <sub>CCX</sub> 0.3 | V    |
| V <sub>OH</sub> | Maximum High-Level<br>Output Voltage | $V_{IN} = V_{IH} \text{ or } V_{IL}$ $I_{OH} = -50  \mu\text{A}$                     | 2.0<br>3.0<br>4.5 | 1.9<br>2.9<br>4.4           | 2.0<br>3.0<br>4.5   |                             | 1.9<br>2.9<br>4.4           |                             | V    |
|                 |                                      | $V_{IN} = V_{IH} \text{ or } V_{IL}$ $I_{OL} = 4 \text{ mA}$ $I_{OL} = 8 \text{ mA}$ | 3.0<br>4.5        | 2.58<br>3.94                |                     |                             | 2.48<br>3.8                 |                             | V    |
| V <sub>OL</sub> | Maximum Low-Level<br>Output Voltage  | $V_{IN} = V_{IH} \text{ or } V_{IL}$ $I_{OL} = 50  \mu\text{A}$                      | 2.0<br>3.0<br>4.5 |                             | 0.0<br>0.0<br>0.0   | 0.1<br>0.1<br>0.1           |                             | 0.1<br>0.1<br>0.1           | V    |
|                 |                                      | $V_{IN} = V_{IH} \text{ or } V_{IL}$ $I_{OL} = 4 \text{ mA}$ $I_{OL} = 8 \text{ mA}$ | 3.0<br>4.5        |                             | 0.36<br>0.36        |                             |                             | 0.44<br>0.44                | ٧    |
| I <sub>IN</sub> | Input Leakage Current                | V <sub>IN</sub> = 5.5 V or GND                                                       | 0 to 5.5          |                             |                     | ±0.1                        |                             | ±1.0                        | μΑ   |
| I <sub>CC</sub> | Maximum Quiescent<br>Supply Current  | $V_{IN} = V_{CC}$ or GND                                                             | 5.5               |                             |                     | 4.0                         |                             | 40.0                        | μА   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

#### AC ELECTRICAL CHARACTERISTICS (Input $t_r = t_f = 3.0 \text{ns}$ )

|                                        |                                                               |                          |                              | T <sub>A</sub> = 25°C |            | T <sub>A</sub> ≤ | 85°C       |              | ≤ T <sub>A</sub> ≤<br>5°C |              |      |
|----------------------------------------|---------------------------------------------------------------|--------------------------|------------------------------|-----------------------|------------|------------------|------------|--------------|---------------------------|--------------|------|
| Symbol                                 | Parameter                                                     | Test Condi               | tions                        | Min                   | Тур        | Max              | Min        | Max          | Min                       | Max          | Unit |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum<br>Propagation Delay,                                 | $V_{CC} = 3.3 \pm 0.3 V$ | $C_L = 15pF$<br>$C_L = 50pF$ |                       | 6.0<br>8.5 | 8.5<br>12.5      | 1.0<br>1.0 | 11.5<br>14.5 | 1.0<br>1.0                | 11.5<br>14.5 | ns   |
|                                        | Data to Output<br>(Figures 6 and 11)                          | $V_{CC} = 5.0 \pm 0.5 V$ | $C_L = 15pF$<br>$C_L = 50pF$ |                       | 4.9<br>7.0 | 8.0<br>10.0      | 1.0<br>1.0 | 9.5<br>11.5  | 1.0<br>1.0                | 9.5<br>11.5  |      |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Address Select to                  | $V_{CC} = 3.3 \pm 0.3 V$ | $C_L = 15pF$<br>$C_L = 50pF$ |                       | 6.0<br>8.5 | 8.5<br>12.5      | 1.0<br>1.0 | 11.5<br>14.5 | 1.0<br>1.0                | 11.5<br>14.5 | ns   |
|                                        | Output<br>(Figures 7 and 11)                                  | $V_{CC} = 5.0 \pm 0.5 V$ | $C_L = 15pF$<br>$C_L = 50pF$ |                       | 4.9<br>7.0 | 8.0<br>10.0      | 1.0<br>1.0 | 9.5<br>11.5  | 1.0<br>1.0                | 9.5<br>11.5  |      |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum<br>Propagation Delay,                                 | $V_{CC} = 3.3 \pm 0.3 V$ | $C_L = 15pF$<br>$C_L = 50pF$ |                       | 6.0<br>8.5 | 8.5<br>12.5      | 1.0<br>1.0 | 11.5<br>14.5 | 1.0<br>1.0                | 11.5<br>14.5 | ns   |
|                                        | Enable to Output (Figures 8 and 11)                           | $V_{CC} = 5.0 \pm 0.5 V$ | $C_L = 15pF$<br>$C_L = 50pF$ |                       | 4.9<br>7.0 | 8.0<br>10.0      | 1.0<br>1.0 | 9.5<br>11.5  | 1.0<br>1.0                | 9.5<br>11.5  |      |
| t <sub>PHL</sub>                       | Maximum Propagation Delay, Reset to Output (Figures 9 and 11) | $V_{CC} = 3.3 \pm 0.3 V$ | $C_L = 15pF$<br>$C_L = 50pF$ |                       | 6.0<br>8.5 | 8.5<br>12.5      | 1.0<br>1.0 | 11.5<br>14.5 | 1.0<br>1.0                | 11.5<br>14.5 | ns   |
|                                        |                                                               | $V_{CC} = 5.0 \pm 0.5 V$ | $C_L = 15pF$<br>$C_L = 50pF$ |                       | 4.9<br>7.0 | 8.0<br>10.0      | 1.0<br>1.0 | 9.5<br>11.5  | 1.0<br>1.0                | 9.5<br>11.5  |      |
| C <sub>IN</sub>                        | Maximum Input<br>Capacitance                                  |                          |                              |                       | 6          | 10               |            | 10           |                           | 10           | pF   |

|          |                                        | Typical @ 25°C, V <sub>CC</sub> = 5.0V |    |
|----------|----------------------------------------|----------------------------------------|----|
| $C_{PD}$ | Power Dissipation Capacitance (Note 1) | 30                                     | pF |

<sup>1.</sup> C<sub>PD</sub> is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation: I<sub>CC(OPR)</sub> = C<sub>PD</sub> • V<sub>CC</sub> • f<sub>in</sub> + I<sub>CC</sub>. C<sub>PD</sub> is used to determine the no–load dynamic power consumption; P<sub>D</sub> = C<sub>PD</sub> • V<sub>CC</sub><sup>2</sup> • f<sub>in</sub> + I<sub>CC</sub> • V<sub>CC</sub>.

#### **TIMING REQUIREMENTS** (Input $t_f = t_f = 3.0 \text{ns}$ )

|                                |                                               |                          | T <sub>A</sub> = 25°C |     | $T_A = 25^{\circ}C$ $T_A = \le 85^{\circ}C$ $T_A = \le 125^{\circ}C$ |     |     | 125°C |     |      |
|--------------------------------|-----------------------------------------------|--------------------------|-----------------------|-----|----------------------------------------------------------------------|-----|-----|-------|-----|------|
| Symbol                         | Parameter                                     | Test Conditions          | Min                   | Тур | Max                                                                  | Min | Max | Min   | Max | Unit |
| t <sub>w</sub>                 | Minimum Pulse Width, Reset or Enable          | $V_{CC} = 3.3 \pm 0.3 V$ | 5.0                   |     |                                                                      | 5.5 |     | 5.5   |     | ns   |
|                                | (Figure 10)                                   | $V_{CC} = 5.0 \pm 0.5 V$ | 5.0                   |     |                                                                      | 5.5 |     | 5.5   |     |      |
| t <sub>su</sub>                | Minimum Setup Time, Address or Data to Enable | $V_{CC} = 3.3 \pm 0.3 V$ | 4.5                   |     |                                                                      | 4.5 |     | 4.5   |     | ns   |
|                                | (Figure 10)                                   | $V_{CC} = 5.0 \pm 0.5 V$ | 3.0                   |     |                                                                      | 3.0 |     | 3.0   |     |      |
| t <sub>h</sub>                 | Minimum Hold Time, Enable to Address or Data  | $V_{CC} = 3.3 \pm 0.3 V$ | 2.0                   |     |                                                                      | 2.0 |     | 2.0   |     | ns   |
|                                | (Figure 8 or 9)                               | $V_{CC} = 5.0 \pm 0.5 V$ | 2.0                   |     |                                                                      | 2.0 |     | 2.0   |     |      |
| t <sub>r,</sub> t <sub>f</sub> | Maximum Input, Rise and Fall Times            | $V_{CC} = 3.3 \pm 0.3 V$ |                       |     | 400                                                                  |     | 300 |       | 300 | ns   |
|                                | (Figure 6)                                    | $V_{CC} = 5.0 \pm 0.5 V$ |                       |     | 200                                                                  |     | 100 |       | 100 |      |



Figure 6. Switching Waveform

Figure 7. Switching Waveform



Figure 8. Switching Waveform

Figure 9. Switching Waveform





\*Includes all probe and jig capacitance

Figure 10. Switching Waveform

Figure 11. Test Circuit

#### **PACKAGE DIMENSIONS**

SOIC-16 CASE 751B-05 ISSUE K



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  2. CONTROLLING DIMENSION: MILLIMETER.
  3. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION.
  4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE.
  5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION AND SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIN | IETERS | INC   | HES   |
|-----|--------|--------|-------|-------|
| DIM | MIN    | MAX    | MIN   | MAX   |
| Α   | 9.80   | 10.00  | 0.386 | 0.393 |
| В   | 3.80   | 4.00   | 0.150 | 0.157 |
| С   | 1.35   | 1.75   | 0.054 | 0.068 |
| D   | 0.35   | 0.49   | 0.014 | 0.019 |
| F   | 0.40   | 1.25   | 0.016 | 0.049 |
| G   | 1.27   | BSC    | 0.050 | BSC   |
| J   | 0.19   | 0.25   | 0.008 | 0.009 |
| K   | 0.10   | 0.25   | 0.004 | 0.009 |
| M   | 0°     | 7°     | 0°    | 7°    |
| Р   | 5.80   | 6.20   | 0.229 | 0.244 |
| R   | 0.25   | 0.50   | 0.010 | 0.019 |

#### **SOLDERING FOOTPRINT**



#### PACKAGE DIMENSIONS

### TSSOP-16 CASE 948F



16X

1.26

ON Semiconductor and the 👊 are registered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA

Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

16X

0.36

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center

Phone: 81–3–5817–1050

ON Semiconductor Website: www.onsemi.com

0.65 **PITCH** 

DIMENSIONS: MILLIMETERS

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative

INCHES

MIN MAX

0.020 0.030

0.026 BSC

0.252 BSC

0.047

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Latches category:

Click to view products by ON Semiconductor manufacturer:

Other Similar products are found below:

ML4875CS-5 401639B 716165RB 74F373DW 74LVC373ADTR2G 74LVC573ADTR2G NL17SG373DFT2G NLV14044BDG 5962-8863901RA 5962-88639012A NLV14042BDR2G M22W-1333-21/3/45-90-02 (NI 2.L18.001-21 2.T18.001-21 2.T18.002-18 2.T18.006-18 CQ/AA-KEY CQ/A-M22X1,5-45-28 CQ/A-M22X1,5-45-32 M22-2-D5-2-21-01-P CY74FCT2373CTSOC 421283 MM74HC373WM MM74HC573WM 74LCX373MTC 74LVT16373MTDX 74VHC373MX KLD5.001-02 Z-0233-827-15 MIC58P01YV 74AHCT573D.112 74LCX16373MTDX CQ/A-M22X1,5-45-16 CQ/A-M22X1,5-45-18 CQ/A-M22X1,5-45-20 CQ/A-M22X1,5-45-24 CQ/A-M22X1,5-45-30 CQT/A-32-18 AE-V0 CQT/A-32 20-AE-V0 CQT/A-32 32-AE-V0 CY54FCT841ATDMB TPIC6B273DWRG4 Z-2106-25001-22 2.904.005 2.904.006 2.904.008 TC74HC573APF 74HC373DB.112 HEF4043BT.652 2.KLB-D5.001PA-07