# **Compressed Audio Signal Processor IC with USB Host Controller and Bluetooth**

# LC786821E

### Overview

The LC786821E integrates Arm7TDMI–S<sup>®</sup>, USB host processing, SD memory card host processing, compressed audio decode processing, audio signal processing and a flash memory which stores the program for Arm7TDMI–S and the various data. The sophisticated programs in the flash memory for the USB host processing for the SD memory card processing or audio signal processing etc. make the process of external main microcontroller easier and very helpful to develop a much features/high performance audio player system.

### **Main Features**

- USB Host/Device Function (Full Speed: 12 Mbps), SD Memory Card Host Function
- MP3\*, WMA\*, AAC\*, FLAC\*, SBC\* Decoder Processing Function
- Audio Input Functions such as Analog (Stereo 3ch)/Digital 3ch Input (Sampling Rate Convertible)
- Audio Processing Functions such as 20 Bands Equalizer (Stereo 1ch), Subwoofer Processing, High-frequency Range Extendable Filter and etc.
- Audio Output Functions such as Electronical Volume Output 5 ch (for LF, LR, RF, RR, SW), or DAC Output 3ch (Lch, Rch, SW)
- Arm7TDMI–S as Internal CPU Core, Flash Memory for Program and Various Data Storage
- Bluetooth<sup>\*</sup> Audio Processing/Hands-free Function
- Operational Voltage Source: 3.3 V Single Power Supply
- Operational Temperature: -40 to +85°C
- Package: QIP100E (14×20) Pb-Free and Halogen Free type
- This Device is Pb–Free, Halogen Free/BFR Free and are RoHS Compliant
- MP3

MPEG Layer-3 Audio Coding

- WMA Windows Media Audio
- AAC Advanced Audio Coding
- FLAC
   Free Lossley

Free Lossless Audio Codec

- SBC SubBand Codec
- Bluetooth profile Copyright 1999–2014 OpenSynergy GmbH All rights reserved. All unpublished rights reserved.



### **ON Semiconductor®**

www.onsemi.com



PQFP100 14x20 CASE 122BV







#### Detail Functions [Compressed Audio Functions]

| <audio block="" processing=""></audio>             |      |                                                                        |
|----------------------------------------------------|------|------------------------------------------------------------------------|
| <ul> <li>MP3 decode (ISO/IEC 11172–3, I</li> </ul> | SO   | /IEC 13818–3)                                                          |
| Supported sampling rate                            | :    | MPEG1–Layer1/2/3 (32 kHz, 44.1 kHz, 48 kHz)                            |
|                                                    |      | MPEG2–Layer1/2/3 (16 kHz, 22.05 kHz, 24 kHz)                           |
|                                                    |      | MPEG2.5-Layer3 (8 kHz, 11.025 kHz, 12 kHz)                             |
| Supported bit rate                                 | :    | All Bit Rate (Variable Bit Rate support)                               |
| MPEG header read supported                         |      |                                                                        |
| • WMA decode (Version 9.2 standar                  | rd)  |                                                                        |
| Supported sampling rate                            | :    | 8 kHz to 48 kHz                                                        |
| Supported bit rate                                 | :    | 5 kbps to 384 kbps (Variable Bit Rate support)                         |
| ◆ AAC decode (ISO/IEC 14496-3, ]                   | ISC  | /IEC 13818–7)                                                          |
| Profile                                            | :    | MPEG4-AAC-LowComplexity                                                |
| Supported sampling rate                            | :    | 8 kHz to 48 kHz                                                        |
| Supported bit rate                                 | :    | Monaural 8 kbps to 160 kbps (Variable bit rate support)                |
|                                                    |      | Stereo 16 kbps to 320 kbps (Variable bit rate support)                 |
| *Depending on the condition, sa                    | amp  | ling rate can be supported up to 96kHz.                                |
| ♦ FLAC decode (FLAC 1.3.0)                         |      |                                                                        |
| Supported format                                   | :    | Block size: up to 4608                                                 |
|                                                    |      | Quantized number of bits: 8/16/24 bit per sample                       |
| Supported sampling rate                            | :    | 8 kHz to 48 kHz                                                        |
| Supported channel                                  | :    | 1/2ch                                                                  |
| ♦ SBC decode (Bluetooth A2DP Ver                   | r1.2 |                                                                        |
| Supported format                                   | :    | Block length: 4/8/12/16, Sub-band : 4/8, SNR/Loudness                  |
|                                                    |      | 16 kHz, 32 kHz, 44.1 kHz and 48 kHz                                    |
| Supported bit rate                                 | :    | up to 512 kbps                                                         |
| <ul> <li>modifiedSBC (mSBC)</li> </ul>             |      |                                                                        |
| Capable of voice processing wit<br>function        | h V  | VBS (WideBandSpeech): Fx = 16 kHz by supporting the mSBC encode/decode |

### [Audio Processing Functions]

<Audio Data Digital Processing Block>

- Equalizer function Supports max of 20-band (stereo 1ch) and unused band can be used for not only the voice output but also used for other processing
- Supports signal processing for subwoofer
- Sampling conversion (Fs = 32/44.1/48 kHz) when playing compressed audio, High band extended processing supported
- Mute ( $-\infty/-12$  dB), attenuator
- De-emphasis filter
- Embedded level/peak hold circuit and can hold up to 8 data
- Noise cancel/Echo cancel function
  - Supports noise cancel/echo cancel at Fs = 8 kHz
- Supports input/output of Fs = 16 kHz voice data

### <Audio Input Processing Block>

• Analog Audio data input (3-channels by stereo)

|                              |   | 5                                     |
|------------------------------|---|---------------------------------------|
| Single Ended input           | : | 2 channels                            |
| Differential input           | : | 1 channel                             |
| Input Gain                   | : | -12.5 dB to +18.5 dB (1 dB step)      |
| 24 bit accuracy AD converter |   | · · · · · · · · · · · · · · · · · · · |

• Digital audio input (Stereo input: Max of 3 channels)

Supports digital 3-line (LR clock, bit clock, audio data) connection and clock can be master or slave Data format supports IIS/MSB first right justified and etc.

Input data can support 8 kHz to 96 kHz, and by sampling conversion, converts to the suitable Fs (Playback Fs = 32/44.1/48 kHz etc.)

### <Audio Output Processing Block>

- Analog Audio data output (One channel for stereo, and one channel for Sub-Woofer) Eight-fold over-sampling digital filter (24 bit) Secondary LPF for audio output
- Electronic Volume/Fader
  - Sch outputs (Lch-Front (LF)/Rear (LR), Rch-Front (RF)/Rear (RR), Sub-Woofer)
  - Output Range: 0dB to -0dB,  $-\infty$

| 0  dB to -32  dB | : | Analog control, 0.25 dB step |
|------------------|---|------------------------------|
| -32 dB to -70 dB | : | Analog control, 1.0 dB step  |
| -70 dB to -90 dB | : | Digital attenuator control   |

Decrease the noise at the volume change timing by the digital and analog composite control. Individual output for 5 channels control is available

• Digital Audio data output

Digital 3-line interface with IIS/MSB first right justification and etc. LR clock, Bit clock, Data 1 Clock can be master or slave Capable of outputting 384 Fs clock

### [External Interface Functions]

### <USB Host/Device Control Block>

- Open Host Controller Interface 1.0a
- Universal Serial Bus Specification 2.0 Full Speed
- Supports four kinds of transfer type (Control/Bulk/Interrupt/Isochronous)
- Supports 2 Ports. USB1 = Host or Device, USB2 = Host only
- USB Charger (USB1 only) Supports detection of CDP (Charging Downstream Port) of USB Charger Specification 1.2 Charge (supplying current) is not supported
- PHY block: Internal Pull-Down/Pull-Up resistors built-in

### <SD Memory Card Host Control Block>

- Multimedia Card Specification v2.11
- Secure Digital Memory Card Physical Layer Specification v0.96
  - \* Individual contract is necessary to use SD memory card controller.

### [Internal Microcontroller Functions]

### <Sequencer Control>

- USB, SD memory card playback/write control USB/SD files analysis, etc.
- Audio playback control Compressed audio playback control, various filter control and etc.

### <Communication Control between Main Controller>

- Main communication format is SIO (4-line)
- Capable of direct control of oscillation stop/start from main microcontroller
- Capable of some special command can be used even when oscillation is stopped

### <Peripheral Interface Block>

| ٠ | GPIO ports              | 37 ports maximum                           |                                                 |
|---|-------------------------|--------------------------------------------|-------------------------------------------------|
|   |                         | (Shared with other functions. Some part of | pins can be used even when the clock is halted) |
| ٠ | External interrupt pins | 4 pins maximum (Shared with other functi   | ons)                                            |
| ٠ | Serial interface        |                                            |                                                 |
|   | SIO                     | clock synchronized full duplex (3 lines)   | 3 channels                                      |
|   | UART                    | full duplex                                | 2 channels                                      |
|   | IIC                     | master function                            | 1 channel                                       |
|   |                         |                                            |                                                 |

### <Program Memory Block>

 Program memory for the internal sequencer built-in Program version up from the external media (USB and etc.) or main controller is available.

### <Others>

- Watch Dog Timer
  - Notify to outside from the pin or internal reset.
- Sleep Mode (2 kinds)
  - (1) Only CPU core operates at slow clock and clocks for other blocks are stopped.
  - (2) All clocks are stopped by the main microcontroller control.

### [Useful Functions for CD–DSP IC Connection Usage]

#### <CD TEXT Processing Block>

- Buffers CD-TEXT data
- Starts buffering from desired ID3/ID4 of CD-TEXT data.
   \* Needs to connect subcode synchronization signals (SBSY and SFSY), shift clock (SBCK) and data (PW).

### <CD-ROM Processing Block>

- Up to 4× speed operation available
- Supports CD-ROM decoding (Mode1, Mode2 < form1, form2>)
- Supports output of CD-ROM decoded data
  - \* Needs to connect three signals (LRCK, BCK and DATA). It is possible to connect C2 error flag if needed.

### [Others]

#### <Internal Power Supply>

• Regulator for internal blocks (V<sub>DD</sub> for internal = 1.2 V, V<sub>DD</sub> for Flash = 1.8 V) built-in

#### **ABSOLUTE MAXIMUM RATINGS** at $T_A = 25^{\circ}C$ , DVSS = AVSS1 = AVSS2 = XVSS = 0 V

| Item                        | Symbol              | Pin Name                             | Condition                                | Ratings          | Unit |
|-----------------------------|---------------------|--------------------------------------|------------------------------------------|------------------|------|
| Maximum supply voltage      | V <sub>DD</sub> max | DVDD, AVDD1, AVDD2, XVDD,<br>VVDD2   |                                          | –0.3 to +3.95    | V    |
| Input voltage               | V <sub>IN</sub>     | All digital input pins               |                                          | -0.3 to DVDD+0.3 |      |
| Output voltage              | V <sub>OUT</sub>    | All digital output/input-output pins |                                          | -0.3 to DVDD+0.3 |      |
| Allowable power dissipation | Pd max              |                                      | Ta ≤ 85°C<br>Mounted reference<br>PCB(*) | 519              | mW   |
| Operating temperature       | Topr                |                                      |                                          | -40 to +85       | °C   |
| Storage temperature         | Tstg                |                                      |                                          | -40 to +125      | 1    |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

\*Reference PCB: 114.3mm × 76.1mm × 1.6mm, glass epoxy resin.

### **ALLOWABLE OPERATING RANGES** at $T_A = -40^{\circ}C$ to $85^{\circ}C$ , DVSS = AVSS1 = AVSS2 = XVSS = 0 V

| Item                     | Symbol            | Pin Name                                                                                                                                                                                                                                                                                                   | Condition             | MIN  | ТҮР     | MAX               | Unit |
|--------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------|---------|-------------------|------|
| Supply voltage           | V <sub>DD</sub> 1 | DVDD, AVDD1, AVDD2,<br>XVDD, VVDD2                                                                                                                                                                                                                                                                         |                       | 3.00 |         | 3.60              | V    |
| High-level input voltage | VIH               | RESB, SIFCK, SIFDI,<br>SIFDO, SIFCE, BUSYB,<br>GP03, GP04, GP05, GP06,<br>GP07, GP10, GP11, GP12,<br>GP13, GP14, GP15, JTMS,<br>JTRSTB, JTCK, JTDI,<br>GP30, GP31, GP32, GP33,<br>GP34, GP35, GP36, GP37,<br>GP40, GP41, GP42, GP43,<br>GP44, GP45, GP46, GP47,<br>GP50, GP51, GP52, GP53                  | Schmitt               | 2.00 |         | V <sub>DD</sub> 1 |      |
| Low-level input voltage  | V <sub>IL</sub>   | RESB, SIFCK, SIFDI,<br>SIFDO, SIFCE, BUSYB,<br>GP03, GP04, GP05, GP06,<br>GP07, GP10, GP11, GP12,<br>GP13, GP14, GP15, JTMS,<br>JTRSTB, JTCK, JTDI,<br>GP30, GP31, GP32, GP33,<br>GP34, GP35, GP36, GP37,<br>GP40, GP41, GP42, GP43,<br>GP44, GP45, GP46, GP47,<br>GP50, GP51, GP52, GP53,<br>TEST0, TEST1 | Schmitt               | 0.00 |         | 0.80              |      |
| Oscillator Frequency     | FX                | XIN                                                                                                                                                                                                                                                                                                        | Oscillator<br>circuit |      | 12.0000 |                   | MHz  |
|                          |                   | XOUT                                                                                                                                                                                                                                                                                                       |                       |      |         |                   |      |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

| ltem                           | Symbol              | Pin Name                                                                                                                                                                                                                                                                                                   | Condition                                                                            | MIN                       | ТҮР | MAX   | Unit |
|--------------------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|---------------------------|-----|-------|------|
| Current drain                  | I <sub>DD</sub> 1   | DVDD, AVDD1, AVDD2,<br>XVDD, VVDD2                                                                                                                                                                                                                                                                         |                                                                                      |                           | 100 | 150   | mA   |
| High–level input<br>current    | Чн                  | RESB, SIFCK, SIFDI,<br>SIFDO, SIFCE, BUSYB,<br>GP03, GP04, GP05, GP06,<br>GP07, GP10, GP11, GP12,<br>GP13, GP14, GP15, JTMS,<br>JTRSTB, JTCK, JTDI,<br>GP30, GP31, GP32, GP33,<br>GP34, GP35, GP36, GP37,<br>GP40, GP41, GP42, GP43,<br>GP44, GP45, GP46, GP47,<br>GP50, GP51, GP52, GP53                  | Schmitt<br>V <sub>IN</sub> = V <sub>DD</sub> 1<br>Built–in Pull–down<br>resistor OFF |                           |     | 10.00 | μΑ   |
| Low-level input<br>current     | ι <sub>L</sub>      | RESB, SIFCK, SIFDI,<br>SIFDO, SIFCE, BUSYB,<br>GP03, GP04, GP05, GP06,<br>GP07, GP10, GP11, GP12,<br>GP13, GP14, GP15, GP30,<br>GP31, GP32, GP33, GP34,<br>GP35, GP36, GP37, GP40,<br>GP41, GP42, GP43, GP44,<br>GP45, GP46, GP47, GP50,<br>GP51, GP52, GP53, JTMS,<br>JTRSTB, JTCK, JTDI,<br>TEST0, TEST1 | Schmitt<br>V <sub>IN</sub> = 0.0 V                                                   | -10.00                    |     |       |      |
| High-level output<br>voltage   | V <sub>OH</sub> (1) | GP04, GP05, GP06, GP07,<br>GP12, GP13, GP14, GP15,<br>GP30, GP31, GP32, GP33,<br>GP34, GP35, GP36, GP37,<br>GP40, GP41, GP42, GP43,<br>GP44, GP45, GP46, GP47,<br>GP50, GP51, GP52, GP53                                                                                                                   | CMOS<br>I <sub>OH</sub> = -2 mA                                                      | V <sub>DD</sub> 1<br>-0.6 |     |       | V    |
|                                | V <sub>OH</sub> (2) | SIFDI, SIFDO, SIFCE,<br>BUSYB, GP03, GP10, GP11,<br>JTDO, JTRTCK                                                                                                                                                                                                                                           | CMOS<br>I <sub>OH</sub> = -4 mA                                                      |                           |     |       |      |
| Low-level output<br>voltage    | V <sub>OL</sub> (1) | GP04, GP05, GP06, GP07,<br>GP12, GP13, GP14, GP15,<br>GP30, GP31, GP32, GP33,<br>GP34, GP35, GP36, GP37,<br>GP40, GP41, GP42, GP43,<br>GP44, GP45, GP46, GP47,<br>GP50, GP51, GP52, GP53                                                                                                                   | CMOS<br>I <sub>OL</sub> = 2 mA                                                       |                           |     | 0.40  | V    |
|                                | V <sub>OL</sub> (2) | SIFDI, SIFDO, SIFCE,<br>BUSYB, GP03, GP10, GP11,<br>JTDO, JTRTCK                                                                                                                                                                                                                                           | CMOS<br>I <sub>OL</sub> = 4 mA                                                       |                           |     | 0.40  | V    |
| Built–in Pull–down<br>resistor | RPD                 | SIFDO, SIFCE, BUSYB,<br>GP03, GP04, GP05, GP06,<br>GP07, GP10, GP11, GP12,<br>GP13, GP14, GP15, GP30,<br>GP31, GP32, GP33, GP34,<br>GP35, GP36, GP37, GP40,<br>GP41, GP42, GP43, GP44,<br>GP45, GP46, GP47, GP50,<br>GP51, GP52, GP53                                                                      |                                                                                      | 50                        | 100 | 200   | kΩ   |

## $\textbf{ELECTRICAL CHARACTERISTICS} \hspace{0.2cm} \text{at} \hspace{0.2cm} T_{A} = -40^{\circ} C \hspace{0.2cm} \text{to} \hspace{0.2cm} 85^{\circ} C, \hspace{0.2cm} V_{DD}1 = 3.0 \hspace{0.2cm} V \hspace{0.2cm} \text{to} \hspace{0.2cm} 3.6 \hspace{0.2cm} V, \hspace{0.2cm} DVSS = AVSS1 = AVSS2 = XVSS = 0 \hspace{0.2cm} V \hspace{0.2cm} V \hspace{0.2cm} \text{at} \hspace{0.2cm} T_{A} = -40^{\circ} C \hspace{0.2cm} \text{to} \hspace{0.2cm} 85^{\circ} C, \hspace{0.2cm} V_{DD}1 = 3.0 \hspace{0.2cm} V \hspace{0.2cm} \text{to} \hspace{0.2cm} 3.6 \hspace{0.2cm} V, \hspace{0.2cm} DVSS = AVSS1 = AVSS2 = XVSS = 0 \hspace{0.2cm} V \hspace{0.$

**ELECTRICAL CHARACTERISTICS** at  $T_A = -40$  °C to 85 °C,  $V_{DD}1 = 3.0$  V to 3.6 V, DVSS = AVSS1 = AVSS2 = XVSS = 0 V (continued)

| ltem                             | Symbol      | Pin Name | Condition | MIN    | TYP   | MAX   | Unit |
|----------------------------------|-------------|----------|-----------|--------|-------|-------|------|
| Output<br>off-leakage<br>current | IOFF<br>(1) | AFILT    | Hi–Z Out  | -10.00 |       | 10.00 | μΑ   |
|                                  | IOFF<br>(2) | SIFDO    | Hi–Z Out  | -10.00 |       | 10.00 |      |
| Charge pump                      | IAFH        | AFILT    |           |        | 195.0 |       | μΑ   |
| output current                   | IAFL        | AFILT    |           |        | 195.0 |       |      |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

NOTE: Place an internal pull-down resistor or external pull-down resistor or external pull-up resistor to the SIFDO pin if its output condition is set to 3-State mode.

#### DACOUTI DVDD18\_ DVSS DVDD DVDD12\_ JTRSTB LROUT ò LVRIN LFOUT JTRTC GP07 GP06 GP05 GP04 **DVDD** JTMS GP14 JTCK NC || AVDD1 || AVSS1 || LRREF || DACOUTR || RVRIN || 80 **DVSS** 1 79 VVDD2 78 NC 2 З 4 77 5 76 \_C786821 6 75 RROUT 7 74 8 73 9 72 71 10 SWOUT 🗖 70 11 VREF\_ADC [ 12 AVSS2 [ 13 AVDD2 [ 14 69 68 67 AVDD2 | 14 L3INP | 15 L3INN | 16 R3INP | 17 R3INN | 18 L2IN | 19 R2IN | 20 L1IN | 20 🗅 dvss 66 GP47 65 64 63 🗖 GP45 GP44 62 61 🗖 GP43 GP42 60 R1IN 222 🗖 GP41 59 TEST0 23 TEST1 24 DVDD18\_2 25 GP40 GP03 58 57 56 BUSYB GP15 26 SIFCE 55 GP50 27 GP51 28 GP52 29 SIFDO 54 53 52 SIFCK GP53 🗖 30 51 🗖 RESB DVDD DVSS GP30 GP31 GP31 DVDD DVS [ DVS [ DVS [ DVS [ DVD12\_2 GP10 [ GP13 [ GP13 [ GP13 [ GP13 ] GP13 [ GP13 [ GP13 ] GP33 | GP34 | GP36 | GP35 GP37 REG1

#### PIN ASSIGNMENT

Figure 1. Pin Assingnment

### **PIN DESCRIPTION**

| Pin No. | Pin name | I/O | State when<br>"Reset" | Function                                                                                                                                                                                                                                                                                      |
|---------|----------|-----|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | NC       | _   | -                     | NC pin. This pin must be left open                                                                                                                                                                                                                                                            |
| 2       | AVDD1    | _   | -                     | Analog system (ADC) power supply                                                                                                                                                                                                                                                              |
| 3       | AVSS1    | _   | -                     | Analog system (ADC) ground. This pin must be connected to the 0 V leve                                                                                                                                                                                                                        |
| 4       | LRREF    | AO  | AVDD1/2               | Capacitor connection pin for reference voltage for Audio DAC and Electronic Volume                                                                                                                                                                                                            |
| 5       | DACOUTR  | AO  | Unknown               | Audio DAC : Right channel output                                                                                                                                                                                                                                                              |
| 6       | RVRIN    | AI  | Input                 | Electronic Volume : Right channel volume input                                                                                                                                                                                                                                                |
| 7       | RROUT    | AO  | Unknown               | Electronic Volume : Right channel Rear output                                                                                                                                                                                                                                                 |
| 8       | RFOUT    | AO  | Unknown               | Electronic Volume : Right channel Front output                                                                                                                                                                                                                                                |
| 9       | DACOUTS  | AO  | Unknown               | Audio DAC : Sub-Woofer output                                                                                                                                                                                                                                                                 |
| 10      | SWIN     | AI  | Input                 | Electronic Volume : Sub-Woofer volume input                                                                                                                                                                                                                                                   |
| 11      | SWOUT    | AO  | Unknown               | Electronic Volume : Sub-Woofer output                                                                                                                                                                                                                                                         |
| 12      | VREF_ADC | AO  | AVDD2/2               | Capacitor connection pin for audio ADC reference voltage                                                                                                                                                                                                                                      |
| 13      | AVSS2    | -   | -                     | Analog system (ADC) ground. This pin must be connected to the 0V level                                                                                                                                                                                                                        |
| 14      | AVDD2    | _   | -                     | Analog system (ADC) power supply                                                                                                                                                                                                                                                              |
| 15      | L3INP    | AI  | Input                 | Analog stereo Left channel Differential input (Positive) /<br>Analog stereo Left channel Single Ended input                                                                                                                                                                                   |
| 16      | L3INN    | AI  | Input                 | Analog stereo Left channel Differential input (Negative)                                                                                                                                                                                                                                      |
| 17      | R3INP    | AI  | Input                 | Analog stereo Right channel Differential input (Positive) /<br>Analog stereo Right channel Single Ended input                                                                                                                                                                                 |
| 18      | R3INN    | AI  | Input                 | Analog stereo Right channel Differential input (Negative)                                                                                                                                                                                                                                     |
| 19      | L2IN     | Al  | Input                 | Analog stereo Left channel Single Ended input                                                                                                                                                                                                                                                 |
| 20      | R2IN     | AI  | Input                 | Analog stereo Right channel Single Ended input                                                                                                                                                                                                                                                |
| 21      | L1IN     | AI  | Input                 | Analog stereo Left channel Single Ended input                                                                                                                                                                                                                                                 |
| 22      | R1IN     | AI  | Input                 | Analog stereo Right channel Single Ended input                                                                                                                                                                                                                                                |
| 23      | TEST0    | I   | Input                 | Test input. This pin must be connected to the 0 V level.                                                                                                                                                                                                                                      |
| 24      | TEST1    | I   | Input                 | Test input. This pin must be connected to the 0 V level.                                                                                                                                                                                                                                      |
| 25      | DVDD18_2 | AO  | Н                     | Capacitor connection pin for internal regulator (1.8 V for Flash)                                                                                                                                                                                                                             |
| 26      | GP15     | I/O | Input(L)              | General purpose I/O port with pull down resistor<br>Various signal monitoring output                                                                                                                                                                                                          |
| 27      | GP50     | I/O | Input(L)              | General purpose I/O port with pull down resistor<br>LR clock input/output 1 for Audio interface<br>LR clock input 1 for Stream data interface<br>Transmit data output for serial communication 3 (exclusive with GP34)<br>Over current detection signal input for USB 1 (exclusive with GP44) |
| 28      | GP51     | I/O | Input(L)              | General purpose I/O port with pull down resistor<br>Bit clock input/output 1 for Audio interface<br>Bit clock input/output 1 for Stream data interface<br>Master clock output for serial communication 3 (exclusive with GP35)<br>Power supply signal output for USB 1 (exclusive with GP45)  |
| 29      | GP52     | I/O | Input(L)              | General purpose I/O port with pull down resistor<br>Data input/output 1 for Audio interface<br>Data input 1 for Stream data interface<br>Receive data input for serial communication 3 (exclusive with GP36)<br>Over current detection signal input for USB 2 (exclusive with GP46)           |
| 30      | GP53     | I/O | Input(L)              | General purpose I/O port with pull down resistor<br>Clock (Fs384) input/output 1 for Audio DAC<br>Request flag input/output 1 for Stream data interface<br>Power supply signal output for USB 2 (exclusive with GP47)                                                                         |

### PIN DESCRIPTION (continued)

| Pin No. | Pin name | I/O | State when<br>"Reset" | Function                                                                                                                                                                                                                                                                                                                                            |
|---------|----------|-----|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31      | DVDD     | _   | -                     | Digital system power supply                                                                                                                                                                                                                                                                                                                         |
| 32      | DVSS     | _   | -                     | Digital system ground. This pin must be connected to the 0V level                                                                                                                                                                                                                                                                                   |
| 33      | GP30     | I/O | Input(L)              | General purpose I/O port with pull down resistor<br>UART2 data transmit (exclusive with GP46)<br>External interruption function 3<br>(exclusive with GP13, GP31, GP43 and GP47)<br>LR clock input/output 2 for Audio interface<br>LR clock input 2 for Stream data interface<br>Data output of PCM for Bluetooth module communication               |
| 34      | GP31     | I/O | Input(L)              | General purpose I/O port with pull down resistor<br>UART2 data receive (exclusive with GP47)<br>External interruption function 3<br>(exclusive with GP13, GP30, GP43 and GP47)<br>Bit clock input/output 2 for Audio interface<br>Bit clock input/output 2 for Stream data interface<br>LRCK input/output of PCM for Bluetooth module communication |
| 35      | GP32     | I/O | Input(L)              | General purpose I/O port with pull down resistor<br>Data 1 input/output for SD memory card<br>Data input/output 2 for Audio interface<br>Data input/output 2 for Stream data interface<br>BCK input/output of PCM for Bluetooth module communication                                                                                                |
| 36      | GP33     | I/O | Input(L)              | General purpose I/O port with pull down resistor<br>Data 0 input/output for SD memory card<br>Clock(Fs384) input/output 2 for Audio DAC<br>Request flag input/output 2 for Stream data interface<br>Data input of PCM for Bluetooth module communication                                                                                            |
| 37      | GP34     | I/O | Input(L)              | General purpose I/O port with pull down resistor<br>Clock output for SD memory card<br>Transmit data output for serial communication 3 (exclusive with GP50)<br>Block synchronization signal (SBSY) input for CD subcode<br>(exclusive with GP44)                                                                                                   |
| 38      | GP35     | I/O | Input(L)              | General purpose I/O port with pull down resistor<br>Command input/output for SD memory card<br>Master clock output for serial communication 3 (exclusive with GP51)<br>Frame synchronization signal (SFSY) input for CD subcode<br>(exclusive with GP45)                                                                                            |
| 39      | GP36     | I/O | Input(L)              | General purpose I/O port with pull down resistor<br>Data 3 input/output for SD memory card<br>Receive data input for serial communication 3 (exclusive with GP52)<br>Data (PW) input for CD subcode (exclusive with GP46)                                                                                                                           |
| 40      | GP37     | I/O | Input(L)              | General purpose I/O port with pull down resistor<br>Data 2 input/output for SD memory card<br>Data transmit clock (SBCK) output for CD subcode (exclusive with GP47)                                                                                                                                                                                |
| 41      | DVDD     | -   | -                     | Digital system power supply                                                                                                                                                                                                                                                                                                                         |
| 42      | DVSS     | _   | -                     | Digital system ground. This pin must be connected to the 0V level.                                                                                                                                                                                                                                                                                  |
| 43      | REG1EXTR | AO  | Unknown               | Reserved pin for internal regulator. This pin must be left open.                                                                                                                                                                                                                                                                                    |
| 44      | DVDD12_2 | AO  | Н                     | Capacitor connection pin for internal regulator (1.2 V for internal)                                                                                                                                                                                                                                                                                |
| 45      | GP10     | I/O | Input(L)              | General purpose I/O port with pull down resistor<br>UART1 data transmit (exclusive with GP06)<br>IIC (master) clock output (exclusive with GP04 and GP40)                                                                                                                                                                                           |

### PIN DESCRIPTION (continued)

| Pin No. | Pin name | I/O | State when<br>"Reset" | Function                                                                                                                                                                                                                                                                                        |
|---------|----------|-----|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 46      | GP11     | I/O | Input(L)              | General purpose I/O port with pull down resistor<br>UART1 data receive (exclusive with GP07)<br>IIC (master) data input/output (exclusive with GP05 and GP41)                                                                                                                                   |
| 47      | GP12     | I/O | Input(L)              | General purpose I/O port with pull down resistor<br>External interruption function 2 (exclusive with GP42 and GP46)<br>Clock control input 1<br>Watch Dog Timer state monitor output                                                                                                            |
| 48      | GP13     | I/O | Input(L)              | General purpose I/O port with pull down resistor<br>External interruption function 3<br>(exclusive with GP30, GP31, GP43 and GP47)<br>Clock control input 2<br>Watch Dog Timer state monitor output                                                                                             |
| 49      | DVDD     | _   | -                     | Digital system power supply                                                                                                                                                                                                                                                                     |
| 50      | DVSS     | _   | -                     | Digital system ground. This pin must be connected to the 0 V level                                                                                                                                                                                                                              |
| 51      | RESB     | I   | -                     | IC reset input ("L"-active)<br>This pin must be set low once after power is first applied.                                                                                                                                                                                                      |
| 52      | SIFCK    | I   | Input                 | Host-I/F<br>Data transmit clock input for serial communication 1<br>Data transmit clock input for IIC communication                                                                                                                                                                             |
| 53      | SIFDI    | I/O | Input                 | Host-I/F<br>Data input for serial communication 1<br>Data input/output for IIC communication                                                                                                                                                                                                    |
| 54      | SIFDO    | I/O | Input                 | Host-I/F<br>Data output for serial communication 1 (CMOS or 3–State output)<br>General purpose I/O port with pull down resistor (GP00)                                                                                                                                                          |
| 55      | SIFCE    | I/O | Input                 | Host -I/F<br>Enable signal input for serial communication 1 ("H"-active)<br>General purpose I/O port with pull down resistor (GP01)                                                                                                                                                             |
| 56      | BUSYB    | I/O | Input(L)              | Host –I/F<br>System busy signal output ("L"–active)<br>General purpose I/O port with pull down resistor (GP02)<br>External interruption function 0 (exclusive with GP40 and GP44)                                                                                                               |
| 57      | GP03     | I/O | Input(L)              | General purpose I/O port with pull down resistor<br>Watch Dog Timer state monitor output<br>USB device detection flag output<br>External interruption function 1 (exclusive with GP14, GP41 and GP45)                                                                                           |
| 58      | GP40     | I/O | Input(L)              | General purpose I/O port with pull down resistor<br>External interruption function 0 (exclusive with GP02 and GP44)<br>IIC (master) clock output (exclusive with GP04 and GP10)<br>LR clock input/output 3 for Audio interface<br>LR clock input 3 for Stream data interface                    |
| 59      | GP41     | I/O | Input(L)              | General purpose I/O port with pull down resistor<br>External interruption function 1 (exclusive withGP03, GP14 and GP45)<br>IIC (master) data input/output (exclusive with GP05 and GP11)<br>Bit clock input/output 3 for Audio interface<br>Bit clock input/output 3 for Stream data interface |
| 60      | GP42     | I/O | Input(L)              | General purpose I/O port with pull down resistor<br>External interruption function 2 (exclusive with GP12 and GP46)<br>Watch Dog Timer state monitor output<br>Data input/output 3 for Audio interface<br>Data input/output 3 for Stream data interface                                         |

### PIN DESCRIPTION (continued)

| Pin No. | Pin name | I/O | State when<br>"Reset" | Function                                                                                                                                                                                                                                                                                                                                                               |
|---------|----------|-----|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 61      | GP43     | I/O | Input(L)              | General purpose I/O port with pull down resistor<br>External interruption function 3<br>(exclusive with GP13, GP30, GP31 and GP47)<br>Clock (Fs384) input/output 3 for Audio DAC<br>Request flag input/output 3 for Stream data interface                                                                                                                              |
| 62      | GP44     | I/O | Input(L)              | General purpose I/O port with pull down resistor<br>External interruption function 0 (exclusive with GP02 and GP40)<br>Over current detection signal input for USB 1 (exclusive with GP50)<br>Block synchronization signal (SBSY) input for CD subcode<br>(exclusive with GP34)                                                                                        |
| 63      | GP45     | I/O | Input(L)              | General purpose I/O port with pull down resistor<br>External interruption function 1 (exclusive withGP03, GP14 and GP41)<br>Power supply signal output for USB 1 (exclusive with GP51)<br>Frame synchronization signal (SFSY) input for CD subcode<br>(exclusive with GP35)                                                                                            |
| 64      | GP46     | I/O | Input(L)              | General purpose I/O port with pull down resistor<br>UART2 data transmit (exclusive with GP30)<br>External interruption function 2 (exclusive with GP12 and GP42)<br>Over current detection signal input for USB 2 (exclusive with GP52)<br>Emphasis flag input/output for Audio (exclusive with GP14)<br>Data (PW) input for CD subcode (exclusive with GP36)          |
| 65      | GP47     | I/O | Input(L)              | General purpose I/O port with pull down resistor<br>UART2 data receive (exclusive with GP31)<br>External interruption function 3<br>(exclusive with GP13, GP30, GP31 and GP43)<br>Power supply signal output for USB 2 (exclusive with GP53)<br>CD_C2 error flag input (exclusive with GP14)<br>Data transmit clock (SBCK) output for CD subcode (exclusive with GP37) |
| 66      | DVSS     | -   | -                     | Digital system ground. This pin must be connected to the 0V level.                                                                                                                                                                                                                                                                                                     |
| 67      | DVDD     | -   | -                     | Digital system power supply                                                                                                                                                                                                                                                                                                                                            |
| 68      | UDM2     | I/O | -                     | USB data input/output 2 D– signal connection                                                                                                                                                                                                                                                                                                                           |
| 69      | UDP2     | I/O | -                     | USB data input/output 2 D+ signal connection                                                                                                                                                                                                                                                                                                                           |
| 70      | DVSS     | -   | -                     | Digital system ground. This pin must be connected to the 0 V level                                                                                                                                                                                                                                                                                                     |
| 71      | UDM1     | I/O | -                     | USB data input/output 1 D- signal connection<br>Charge detection (CDP detection) input/output 1                                                                                                                                                                                                                                                                        |
| 72      | UDP1     | I/O | -                     | USB data input/output 1 D+ signal connection<br>Charge detection (CDP detection) input/output 1                                                                                                                                                                                                                                                                        |
| 73      | XVDD     | -   | -                     | Oscillator power supply                                                                                                                                                                                                                                                                                                                                                |
| 74      | XIN      | I   | Oscillation           | X'tal oscillator connection                                                                                                                                                                                                                                                                                                                                            |
| 75      | XOUT     | 0   | Oscillation           | X'tal oscillator connection                                                                                                                                                                                                                                                                                                                                            |
| 76      | XVSS     | -   | -                     | Oscillator ground. This pin must be connected to the 0 V level                                                                                                                                                                                                                                                                                                         |
| 77      | AFILT    | AO  | Unknown               | PLL2 charge pump output (for filter connection)                                                                                                                                                                                                                                                                                                                        |
| 78      | NC       | -   | -                     | NC pin. This pin must be left open.                                                                                                                                                                                                                                                                                                                                    |
| 79      | VVDD2    | _   | _                     | PLL2 power supply                                                                                                                                                                                                                                                                                                                                                      |
| 80      | DVSS     | _   | _                     | Digital system ground. This pin must be connected to the 0 V level                                                                                                                                                                                                                                                                                                     |
| 81      | DVDD     | -   | _                     | Digital system power supply                                                                                                                                                                                                                                                                                                                                            |
| 82      | GP04     | I/O | Input(L)              | General purpose I/O port with pull down resistor<br>Master clock output for serial communication 2<br>IIC (master) clock output (exclusive with GP10 and GP40)                                                                                                                                                                                                         |

#### **PIN DESCRIPTION** (continued)

| Pin No. | Pin name | I/O | State when<br>"Reset" | Function                                                                                                                                                                                                                                                                                                            |
|---------|----------|-----|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 83      | GP05     | I/O | Input(L)              | General purpose I/O port with pull down resistor<br>Receive data input for serial data communication 2<br>IIC (master) data input/output (exclusive with GP11 and GP41)                                                                                                                                             |
| 84      | GP06     | I/O | Input(L)              | General purpose I/O port with pull down resistor<br>Transmit data output for serial communication 2<br>UART1 data transmit (exclusive with GP10)                                                                                                                                                                    |
| 85      | GP07     | I/O | Input(L)              | General purpose I/O port with pull down resistor<br>UART1 data receive (exclusive with GP11)                                                                                                                                                                                                                        |
| 86      | GP14     | I/O | Input(L)              | General purpose I/O port with pull down resistor<br>External interruption function 1 (exclusive with GP03, GP41 and GP45)<br>Watch Dog Timer state monitor output<br>USB device detection flag output<br>Emphasis flag input/output for Audio (exclusive with GP46)<br>CD_C2 error flag input (exclusive with GP47) |
| 87      | DVDD12_1 | AO  | Н                     | Capacitor connection pin for internal regulator (1.2 V for internal)                                                                                                                                                                                                                                                |
| 88      | DVDD     | -   | -                     | Digital system power supply                                                                                                                                                                                                                                                                                         |
| 89      | DVSS     | -   | -                     | Digital system ground. This pin must be connected to the 0 V level                                                                                                                                                                                                                                                  |
| 90      | DVDD18_1 | AO  | Н                     | Capacitor connection pin for internal regulator (1.8 V for Flash)                                                                                                                                                                                                                                                   |
| 91      | JTRSTB   | I   | Input                 | JTAG reset input<br>(Connect to pull-down resistor or 0 V level in normal mode)                                                                                                                                                                                                                                     |
| 92      | JTCK     | I   | Input                 | JTAG clock input<br>(Connect to pull-down resistor or 0 V level in normal mode)                                                                                                                                                                                                                                     |
| 93      | JTDI     | I   | Input                 | JTAG data input<br>(Connect to pull-down resistor or 0 V level in normal mode)                                                                                                                                                                                                                                      |
| 94      | JTMS     | Ι   | Input                 | JTAG mode input<br>(Connect to pull-down resistor or DVDD level in normal mode)                                                                                                                                                                                                                                     |
| 95      | JTDO     | 0   | L                     | JTAG data output (Leave open in normal mode)                                                                                                                                                                                                                                                                        |
| 96      | JTRTCK   | 0   | L                     | JTAG return clock output (Leave open in normal mode)                                                                                                                                                                                                                                                                |
| 97      | LFOUT    | AO  | Unknown               | Electronic Volume : Left channel Front output                                                                                                                                                                                                                                                                       |
| 98      | LROUT    | AO  | Unknown               | Electronic Volume : Left channel Rear output                                                                                                                                                                                                                                                                        |
| 99      | LVRIN    | AI  | Input                 | Electronic Volume : Left channel volume input                                                                                                                                                                                                                                                                       |
| 100     | DACOUTL  | AO  | Unknown               | Audio DAC : Left channel output                                                                                                                                                                                                                                                                                     |

NOTES:

1. For unused pins :

• The unused input pins must be connected to the GND (0 V) level if there is no individual note in the above table.

• The unused output pins must be left open (No connection) if there is no individual note in the above table.

• The unused input/output pins must follow the below conditions if there is no individual note in the above table:

- Input setting
  - Leave open with internal pull-down resistor ON.

With using internal pull-down resistor OFF, connect to GND (0 V) or connect to power pins for I/O.

However, use of individual pull-up or pull-down resistor is recommended as fail-safe.

Output setting

Leave them open.

2. For power supply pins:

 Same voltage level must be supplied to DVDD, AVDD1, AVDD2, XVDD and VVDD2 power supply pins. (Refer to "Allowable operating ranges")

3. For "Reset" condition:

• This IC is not reset only by making the RESB pin "Low".

Refer to "Power on and Reset control" for detail of "Reset" condition.

4. For "Analog Source" unused pins (15 pin to 22 pin) :

• The "Analog Source" unused pins (15 pin to 22 pin) must be connected to the GND (0V) level through the input coupling capacitor or be left open (No connection).

### **BLOCK DIAGRAM**





### Power-ON/Reset Control

- Notes on Power–On
  - 1. Regarding Reset Pin

To stabilize the operation condition of the internal FlashROM, RESB pin must need to be "L". If RESB pin is "H" at the Power–On, operation condition of the Flash memory becomes unstable and the operation of this LSI becomes unstable. In this case, Reset by RESET pin control does not return to the normal state, RESB pin must be "L" at the Power–On

2. Regarding Volume Out

Volume output becomes unknown state when Power-On, external circuit must care by muting/etc. from external circuit

Power-On/Power-Down/Reset Timing





| Parameter                                     | Symbol | Min | Тур | Max | Unit |
|-----------------------------------------------|--------|-----|-----|-----|------|
| Power-On rise time                            | tPWD   | 10  |     |     | ms   |
| Power-Down fall time                          | vBOT   | 0   |     | 0.2 | V    |
| Reset period (at Power-On)                    | tRESW1 | 20  |     |     | ms   |
| Reset period (When normal operation) (Note 5) | tRESW2 | 1   |     |     | ms   |

5. Reset period at normal operation is the period that clock is stablely oscillating.

Need to care about clock stable time when making clock OFF by commands.

- Regarding RESB pin control and internal Flash memory

As stated above, reset of the operation state of the flash memory in this LSI cannot be controlled by only RESB pin, and needs Power–On–Reset. Therefore, when flash memory goes to runaway state during the power is on, Power–On–Reset must be done. In this case, users must power off the LSI and execute the Power–On–Reset.

On the other hand, reset control by RESB pin is effective to the circuit other than the flash memory. By making RESB pin to "L" for the time period stated above with the stable clock, the circuit except flash memory is initialized. Also, by this operation, flash memory becomes stand-by state and states of the memory cells are kept

### **Microcontroller Interface**

Reception/Transmission from the host microcontroller is done by the SPI synchronous SIO communication. The format of the data transmission is as below

 Code of M5 to M0 at the ModeCode transmission must be followed by the specification of the internal software inside this LSI.

When data input in M5 to M0 and value in the internal register matches, SIFDO becomes "L" (Ack) and communication will be enabled. If no match, SIFDO becomes "H" (Nack) and communication will not be enabled.

- Judgement whether command transmission or reception will be done by the 7<sup>th</sup> bit data of the ModeCode transmission. "L" means command transmission and "H" means data reception
- Need to care the communication timing specification because the specification differs by operational mode (normal / low speed) of the internal microcontroller

Communication Interface with the Host Microcontroller



Transmission/Reception Format with the Host Microcontroller 1. Host: Command Transmission





### 2. Host: Data reception



Figure 6.

Characteristics of Communication Timing With Host Microcontroller



#### Figure 7.

| Parameter                          | Symbol | Pin Names       | Min              | Тур | Max          | Unit |
|------------------------------------|--------|-----------------|------------------|-----|--------------|------|
| Communication Clock Frequency      | fCLK   | SIFCK           |                  |     | 3.3<br>0.725 | MHz  |
| Communication Clock "H" Period     | tCKH   | SIFCK           | SIFCK 150<br>690 |     |              | ns   |
| Communication Clock "L" Period     | tCKL   | SIFCK           | 150<br>690       |     |              |      |
| Communication Start Allowable Time | tCE    | BUSYB,<br>SIFCE | 0<br>0           |     |              |      |
| Communication Start Set Up Time    | tCSU   | SIFCE, SIFCK    | 100<br>200       |     |              |      |
| Communication End Hold Time        | tCHD   | SIFCE, SIFCK    | 100<br>200       |     |              |      |
| Data Input Set Up Time             | tCWSU  | SIFDI, SIFCK    | 75<br>75         |     |              |      |
| Data Input Hold Time               | tCWHD  | SIFDI, SIFCK    | 75<br>200        |     |              |      |
| Data Output "H" Level Rise Time    | tCDOH  | SIFDO, SIFCK    |                  |     | 100<br>350   |      |
| Data Output Settle Time            | tCRAS  | SIFDO, SIFCK    |                  |     | 100<br>350   |      |
| Output ON Settle Timer * (Note 6)  | tCDON  | SIFDO, SIFCE    |                  |     | 100<br>100   |      |
| Output OFF Settle Timer * (Note 6) | tCDOF  | SIFDO, SIFCE    |                  |     | 150<br>150   |      |
| BUSYB "L" Level Settle Time        | tCBST  | BUSYB           |                  |     | 150<br>350   |      |

\*Internal Microcontroller Operation Mode

Upper Value: Normal Mode Lower Value: Low Speed Mode

6. tCDON/tCDOF are available only when setting SIFDO pin to 3-State output.

IIC can be used for the transmission/reception from the host microcontroller.

| Supported modes are;            |       |          |
|---------------------------------|-------|----------|
| Normal Mode                     | :     | 100 kbps |
| High Speed Mode                 | :     | 400 kbps |
| Slave address is 0x16 (7 bit va | lue). |          |

Condition for Communication(IIC) Timing With Host Microcontroller



| Barrandari                          | Normal (100 kbps) |     | (100 kbps) | High Speed | 11  |        |
|-------------------------------------|-------------------|-----|------------|------------|-----|--------|
| Parameter                           | Symbol            | Min | Max        | Min        | Мах | - Unit |
| SCL Frequency                       | fSCL              | 0   | 100        | 0          | 400 | kHz    |
| Bus Open Time                       | tBUF              | 4.7 |            | 1.3        |     | μs     |
| SCL "L" Period                      | tLOW              | 4.7 |            | 1.3        |     | μs     |
| SCL "H" Period                      | tHIGH             | 4.0 |            | 0.6        |     | μs     |
| Start/ReStart Condition Hold Time   | tHD;STA           | 4.0 |            | 0.6        |     | μs     |
| Start/ReStart Condition Set-Up Time | tSU;STA           | 4.7 |            | 0.6        |     | μs     |
| SDA Hold Time                       | tHD;DAT           | 0   |            | 0          |     | S      |
| SDA Set–Up Time                     | tSU;DAT           | 250 |            | 100        |     | ns     |
| SDA, SCL Rise Time                  | tR                |     | 1000       | 20+0.1Cb   | 300 | ns     |
| SDA, SCL Fall Time                  | tF                |     | 300        | 20+0.1Cb   | 300 | ns     |
| Stop Condition Set–Up Time          | tSU;STO           | 4.0 |            | 0.6        |     | μs     |

NOTE: Cb is the total capacity added to each bus (Unit: pF)

When using IIC, SIFDO/SIFCE/BUSYB pins can be used as GPIOs as below;

| SIFDO | : GP00 |
|-------|--------|
| SIFCE | : GP01 |
| BUSYB | : GP02 |

### **Serial Communication Ports**

### Characteristics of Serial Communication (SIO) Master Mode Input/Output Timing





| Parameter               | Symbol | Signal Names | Min   | Тур | Max   | Unit |
|-------------------------|--------|--------------|-------|-----|-------|------|
| SIO Clock Frequency     | fSCF   | SSPCK        | 0.008 |     | 5.0   | MHz  |
| SIO Clock "H" Period    | tSCH   | SSPCK        | 100   |     | 62500 | ns   |
| SIO Clock "L" Period    | tSCL   | SSPCK        | 100   |     | 62500 |      |
| Data Output Settle Time | tSDO   | SSPDO, SSPCK |       |     | 90    |      |
| Data Input Set–Up Time  | tSDS   | SSPDI, SSPCK | 50    |     |       |      |
| Data Input Hold Time    | tSDH   | SSPDI, SSPCK | 75    |     |       | 1    |

NOTE: In the case that internal microcontroller operates in normal mode.

Conditions for Input/Output Timing of Serial Communication (IIC) Master Mode



Figure 10.

| Davianistari                        | Normal (100 kbps) |     | 00 kbps) | High Speed | 1114 |      |
|-------------------------------------|-------------------|-----|----------|------------|------|------|
| Parameter                           | Symbol            | Min | Max      | Min        | Max  | Unit |
| SCLFrequency                        | fSCL              | 0   | 100      | 0          | 400  | kHz  |
| Bus Open Time                       | tBUF              | 4.7 |          | 1.3        |      | μs   |
| SCL "L" Period                      | tLOW              | 4.7 |          | 1.3        |      | μs   |
| SCL "H" Period                      | tHIGH             | 4.0 |          | 0.6        |      | μs   |
| Start/ReStart Condition Hold Time   | tHD;STA           | 4.0 |          | 0.6        |      | μs   |
| Start/ReStart Condition Set-Up Time | tSU;STA           | 4.7 |          | 0.6        |      | μs   |
| SDA Hold Time                       | tHD;DAT           | 0   |          | 0          |      | μs   |
| SDA Set-Up Time                     | tSU;DAT           | 250 |          | 100        |      | ns   |
| SDA,SCL Rise Time                   | tR                |     | 1000     | 20+0.1Cb   | 300  | ns   |
| SDA,SCL Fall Time                   | tF                |     | 300      | 20+0.1Cb   | 300  | ns   |
| Stop Condition Set-Up Time          | tSU;STO           | 4.0 |          | 0.6        |      | μs   |

NOTE: Cb is the total capacity added to each bus (Unit: pF)

| Parameter                          | Symbol   | Pin Names      | Conditions            | MIN   | TYP | MAX   | Unit |
|------------------------------------|----------|----------------|-----------------------|-------|-----|-------|------|
| High-level input voltage           | VIH(USB) | UDM1,          |                       | 2.0   |     |       | V    |
| Low-level input voltage            | VIL(USB) | UDP1,<br>UDM2, |                       |       | 0.8 |       |      |
| Input leakage current              | ILI      | UDP2           | Output : OFF          | -10.0 |     | 10.0  | μA   |
| Differential input sensitivity     | VDI      |                | (UDP) – (UDM)         | 0.2   |     |       | V    |
| Common mode voltage range          | VCM      |                | Includes VDI<br>range | 0.8   |     | 2.5   | V    |
| High-level output voltage          | VOH(USB) |                |                       | 2.8   |     | 3.6   | V    |
| Low-level output voltage           | VOL(USB) |                |                       | 0.0   |     | 0.3   | V    |
| Output signal<br>Crossover voltage | VCR      |                |                       | 1.3   |     | 2.0   | V    |
| USB data rising time               | TUR      |                | CL = 50pF             | 4.0   |     | 20.0  | ns   |
| USB data falling time              | TUF      |                |                       | 4.0   |     | 20.0  |      |
| D+/D– Pull–Down resistor           | RPD      |                |                       | 14.25 |     | 24.8  | kΩ   |
| D+ Pull–Up resistor                | RPUI     | UDP1           | Idle                  | 0.9   |     | 1.575 | kΩ   |
|                                    | RPUR     | 1              | Reception             | 1.425 |     | 3.09  |      |
| D- source voltage                  | VDMSRC   | UDM1           |                       | 0.5   |     | 0.7   | V    |
|                                    | VLGC_SRC |                |                       | 0.8   |     | 2.0   | V    |

• USB port peripheral circuit application



Figure 11.

### **SD Memory Card Interface**





| *Relationship be | *Relationship between signal name and pin |           |        |           |        |  |  |  |
|------------------|-------------------------------------------|-----------|--------|-----------|--------|--|--|--|
| SDCCLK           | : GP34                                    | SDCMDIO   | : GP35 | SDCDAT[3] | : GP36 |  |  |  |
| SDCDAT[2]        | : GP37                                    | SDCDAT[1] | : GP32 | SDCDAT[0] | : GP33 |  |  |  |

| Parameter                  | Symbol | Signal Names        | Min  | Тур  | Max  | Unit |
|----------------------------|--------|---------------------|------|------|------|------|
| SDCCLK Clock Frequency     | fSDCKF | SDCCLK              |      | 6.0  |      | MHz  |
| SDCCLK "H" Period          | tSDCKH | SDCCLK              |      | 83.3 |      | ns   |
| SDCCLK "L" Period          | tSDCKL | SDCCLK              |      | 83.3 |      |      |
| Command Input Set-Up Time  | tSDCMS | SDCMDIO, SDCCLK     | 30.0 |      |      |      |
| Command Input Hold Time    | tSDCMH | SDCMDIO, SDCCLK     | 30.0 |      |      |      |
| Command Output Settle Time | tSDCMO | SDCMDIO, SDCCLK     |      |      | 30.0 |      |
| Data Input Set-Up Time     | tSDCDS | SDCDAT[3:0], SDCCLK | 30.0 |      |      |      |
| Data Input Hold Time       | tSDCDH | SDCDAT[3:0], SDCCLK | 30.0 |      |      |      |
| Data Output Settle Time    | tSDCDO | SDCDAT[3:0], SDCCLK |      |      | 30.0 |      |

NOTE: Internal microcontroller (Arm7) must be used in normal mode. It cannot be used in low speed mode.

### AUDIO DATA INPUT/OUTPUT FUNCTION

### **AC ELECTRICAL CHARACTERISTICS** at $T_A = 25^{\circ}C$ , $V_{DD}1 = 3.3 V$ , DVSS = AVSS1 = AVSS2 = XVSS = 0 VFs = 44.1 kHz, Audio Signal Frequency: 1 kHz, Measurement Range: 10 Hz to 20 kHz

| Г |           |        |           |            |     |     |     |      |
|---|-----------|--------|-----------|------------|-----|-----|-----|------|
|   | Parameter | Symbol | Pin Names | Conditions | Min | Тур | Max | Unit |
|   |           | -      |           |            |     |     |     |      |

| (INPUT SELECTOR + ADC)        |       |                 |                                         |       |                                   |       |     |
|-------------------------------|-------|-----------------|-----------------------------------------|-------|-----------------------------------|-------|-----|
| Full scale Analog Input Level |       | L1IN,<br>R1IN,  |                                         | 2.605 | 2.805<br>(0.85×V <sub>DD</sub> 1) | 3.005 | Vpp |
| Input Impedance               |       | L2IN,<br>R2IN,  |                                         | 20    | 30                                |       | kΩ  |
| Gain Setting Level            |       | L3INP,          |                                         | -12   |                                   | 19    | dB  |
| Gain Setting Step             |       | L3INN,          |                                         |       | 1                                 |       | dB  |
| Gain Setting Step Error       |       | R3INP,<br>R3INN |                                         | -0.5  |                                   | 0.5   | dB  |
| Signal to Noise Ratio         | S/N   |                 | 0 dB Data,<br>20 kHz-LPF,<br>A-filter   | 90    | 95                                |       | dB  |
| Dynamic Range                 | DR    |                 | –60 dB Data,<br>20 kHz–LPF,<br>A–filter | 90    | 95                                |       | dB  |
| Total Harmonic<br>Distortion  | THD+N |                 | Input condition :<br>–3 dBFS            |       | -85                               | -80   | dB  |
| Cross Talk1                   | CT1   | ]               | Between<br>Channels                     |       | -100                              | -85   | dB  |
| Cross Talk2                   | CT2   |                 | Between Sources                         |       | -100                              | -85   | dB  |

#### (ADC DIGITAL FILTER)

| Passband Frequency                                 |  | ±0.04 dB  | 0      |         | 0.4535 | Fs |
|----------------------------------------------------|--|-----------|--------|---------|--------|----|
| Stopband Frequency                                 |  |           | 0.5465 |         |        | Fs |
| Passband Ripple                                    |  |           |        |         | ±0.04  | dB |
| Stopband Attenuation                               |  | >24.1 kHz | -69    |         |        | dB |
| HPF Cut Off Frequency for DC<br>Offset cancelation |  |           |        | 0.00002 |        | Fs |

### (AUDIO DAC)

| Full scale Analog Output Level |       | DACOUTL,<br>DACOUTR, |                                         | 2.605 | 2.805<br>(0.85×V <sub>DD</sub> ) | 3.005 | Vpp |
|--------------------------------|-------|----------------------|-----------------------------------------|-------|----------------------------------|-------|-----|
| Signal to Noise Ratio          | S/N   | DACOUTS              | 0 dB Data,<br>20 kHz–LPF,<br>A–filter   |       | 106                              |       | dB  |
| Dynamic Range                  | DR    |                      | –60 dB Data,<br>20 kHz–LPF,<br>A–filter |       | 106                              |       | dB  |
| Total Harmonic<br>Distortion   | THD+N |                      | 0 dB Data,<br>20 kHz–LPF                |       | -85                              | -80   | dB  |
| Cross Talk                     | СТ    |                      | 0 dB Data,<br>20 kHz–LPF                |       | -100                             | -85   | dB  |

### (DAC DIGITAL FILTER)

| Passband Frequency | ±0.015 dB | 0      | 0.4535 | Fs |
|--------------------|-----------|--------|--------|----|
| Stopband Frequency |           | 0.5465 |        | Fs |

# **AC ELECTRICAL CHARACTERISTICS** at $T_A = 25$ °C, $V_{DD}1 = 3.3$ V, DVSS = AVSS1 = AVSS2 = XVSS = 0 V Fs = 44.1 kHz, Audio Signal Frequency: 1 kHz, Measurement Range: 10 Hz to 20 kHz (continued)

| Parameter                                          | Symbol | Pin Names        | Conditions    | Min    | Тур       | Max    | Unit |
|----------------------------------------------------|--------|------------------|---------------|--------|-----------|--------|------|
| (DAC DIGITAL FILTER)                               |        |                  |               |        |           |        |      |
| Passband Ripple                                    |        |                  |               |        |           | ±0.015 | dB   |
| Stopband Attenuation                               |        |                  |               | -62    |           |        | dB   |
| HPF Cut Off Frequency for DC<br>Offset cancelation |        |                  | -3 dB         |        | 0.0000385 |        | Fs   |
| (ELECTRONIC VOLUME)                                |        |                  |               |        |           |        |      |
| Input Impedance                                    |        | LVRIN,<br>RVRIN, |               | 7.5    | 10        |        | kΩ   |
|                                                    |        | SWIN             |               | 15     | 20        |        | kΩ   |
| Volume Setting range                               |        | LFOUT,<br>LROUT, |               | -70    |           | 0      | dB   |
| Mute Level                                         |        | RFOUT,           |               | 80     | 90        |        | dB   |
| Volume Setting Step                                |        | RROUT,<br>SWOUT  | 0 to –32 dB   |        | 0.25      |        | dB   |
|                                                    |        | ]                | –32 to –70 dB |        | 1.0       |        | dB   |
| Volume Setting Step Error                          |        | 1                | 0 to -32 dB   | -0.125 |           | 0.125  | dB   |
|                                                    |        | 1                | –32 to –70 dB | -5     |           | 0.5    | dB   |

Audio Digital Data Input/Output Function

### AUDIO INPUT/OUTPUT SUPPORTED FORMAT

|        | Mode                                                     | Bit Length       | Slot Length         | Fs384 Clock                      |
|--------|----------------------------------------------------------|------------------|---------------------|----------------------------------|
| Input  | IIS<br>MSB First Right Aligned<br>MSB First Left Aligned | 16 bit<br>24 bit | 32 fs, 48 fs, 64 fs | Internal Clock<br>External Clock |
| Output | IIS<br>MSB First Right Aligned<br>MSB First Left Aligned | 16 bit<br>24 bit | 32 fs, 48 fs, 64 fs | Fs384 Clock Output               |

#### **APPLIED PINS**

|        | LRCK | ВСК  | DATA | Fs384 Clock |
|--------|------|------|------|-------------|
| Input  | GP30 | GP31 | GP32 | GP33        |
|        | GP40 | GP41 | GP42 | GP43        |
|        | GP50 | GP51 | GP52 | GP53        |
| Output | GP30 | GP31 | GP32 | GP33        |
|        | GP40 | GP41 | GP42 | GP43        |
|        | GP50 | GP51 | GP52 | GP53        |

NOTE: When each pin is set as audio input simultaneously, they will be processed as below priority; (1) GP30 to 33, (2) GP40 to 43, (3) GP50 to 53

For example, if set all pins to audio input mode, audio data will be processed on only data in GP30 to 33. Data in GP40 to 43, GP 50 to 53 will not be processed in the LSI.

#### Other

- Audio output can be supported in 3 kinds of Fs (32 kHz/44.1 kHz/48 kHz)
- When inputting external audio, GP14/GP46 can support input of emphasis signals

### Characteristics of Audio Data Input Timing



Figure 13.

| Parameter              | Symbol | Signal Names | Min | Тур | Max  | unit |
|------------------------|--------|--------------|-----|-----|------|------|
| Fs384 Clock Frequency  | fFCKI  | Fs384ck      |     |     | 20.0 | MHz  |
| Fs384 Clock "H" Period | tFCKIH | Fs384ck      | 20  |     |      | ns   |
| Fs384 Clock "L" Period | tFCKIL | Fs384ck      | 20  |     |      | ns   |
| Bit Clock Frequency    | fABCKI | BCK          |     |     | 3.3  | MHz  |
| Bit Clock "H" Period   | tABKIH | BCK          | 120 |     |      | ns   |
| Bit Clock "L" Period   | tABKIL | BCK          | 120 |     |      | ns   |
| LRCK Input Set–Up Time | tALRIS | LRCK, BCK    | 30  |     |      | ns   |
| LRCK Input Hold Time   | tALRIH | LRCK, BCK    | 30  |     |      | ns   |
| DATA Input Set–Up Time | tADTIS | DATA, BCK    | 30  |     |      | ns   |
| DATA Input Hold Time   | tADTIH | DATA, BCK    | 30  |     |      | ns   |

### Characteristics of Audio Data Output Timing



Figure 14.

| Parameter              | Symbol | Signal Names  | Min | Тур      | Max | unit |
|------------------------|--------|---------------|-----|----------|-----|------|
| Fs384 Clock Frequency  | fFCKO  | Fs384ck       |     | 16.9344* |     | MHz  |
| Fs384 Clock "H" Period | tFCKOH | Fs384ck       |     | 29.5*    |     | ns   |
| Fs384 Clock "L" Period | tFCKOL | Fs384ck       |     | 29.5*    |     | ns   |
| Bit Clock Frequency    | fABCKO | BCK           |     | 2.1168*  |     | MHz  |
| Bit Clock "H" Period   | tABKOH | BCK           |     | 236.2*   |     | ns   |
| Bit Clock "L" Period   | tABKOL | BCK           |     | 236.2*   |     | ns   |
| LRCK Output Delay Time | tDL1   | LRCK, Fs384ck | 0   |          | 50  | ns   |
| BCK Output Delay Time  | tDL2   | BCK, Fs384ck  | 0   |          | 50  | ns   |
| DATA Output Delay Time | tDL3   | DATA, Fs384ck | 0   |          | 50  | ns   |

\*In the case that output Fs = 44.1 kHz and slot length of output format 48 fs.

#### Stream Data Input/Output Function

- There are 2 ways to input/output the stream data.
- 1. 4-wire method Stream Input

:During STREQO = "H" output, input STLRCKI/STBCKI/STDATI. In the case of 4-wire method, STLRCKI/STBCKI/STDATI (input state) are normal audio inputs/outputs. As same as the format, 4 byte (32 bit) data transmission/reception is done in one period of STLRCKI (input state).

2. 3–wire method Stream Input

Stream Output

: Input STBCKI/STDATI while STREQO = "H" output.

: Output STBCKO/STDATO while STREQI = "H" input.

In the case of 3-wire method, depending on the state of STREQO, only inputs the bit clock and data, or depending on the state of STREQI, only outputs the bit clock and data, and data communication unit becomes 2 byte (16 bit). Also in the 3-wire method of the stream output, it is possible that users just input the clock (STBCKI) and it will output the data only.

#### Characteristics of Stream Data Input Timing



NOTE: When each pin is set as stream input simultaneously, they will be processed as below priority; (1) GP30 to 33, (2) GP40 to 43, (3) GP50 to 53

For example, if set all pins to stream input mode, stream data will be processed on only data in GP30 to 33. Data in GP40 to 43, GP 50 to 53 will not be processed in the LSI.

| Parameter               | Symbol  | Signal Names               | Min | Тур | Max  | unit |
|-------------------------|---------|----------------------------|-----|-----|------|------|
| STBCKI Clock Frequency  | fSCI    | STBCKI                     |     |     | 4.24 | MHz  |
| Stream Input Start Time | tSTCKIN | STREQO,<br>STBCKI, STLRCKI | 50  |     |      | ns   |
| STBCKI "H" Period       | tSTCKH  | STBCKI                     | 100 |     |      | ns   |
| STBCKI "L" Period       | tSTCKL  | STBCKI                     | 100 |     |      | ns   |
| STLRCKI Set-Up Time     | tSLRS   | STLRCKI, STBCKI            | 75  |     |      | ns   |
| STLRCKI Hold Time       | tSLRH   | STLRCKI, STBCKI            | 75  |     |      | ns   |
| STDATI Set–Up Time      | tSTDSU  | STDATI, STBCKI             | 75  |     |      | ns   |
| STDATI Hold Time        | tSTDHD  | STDATI, STBCKI             | 75  |     |      | ns   |

NOTE: Above diagram shows the case of data input at rising edge of STBCKI. The timing is the same if using falling edge synchronization.

Characteristics of Stream Data Output Timing: STBCK Output Mode





\*Relationship between signal name and pin

STREQI : GP33/GP43/GP53

STBCKO : GP31/GP41/GP51

STDATO : GP32/GP42/GP52

| Parameter                | Symbol | Signal Names   | Min | Тур | Max           | unit |
|--------------------------|--------|----------------|-----|-----|---------------|------|
| STBCKO Clock Frequency   | fSCO   | STBCKO         |     |     | 4.24          | MHz  |
| Stream Output Start Time | tSTOAT | STREQI, STBCKO |     |     | (1/fSCO) × 48 | ns   |
| Stream Output Stop Time  | tSTOFF | STREQI, STBCKO |     |     | (1/fSCO) × 48 | ns   |
| STBCKO "H" Period        | tSTCOH | STBCKO         | 100 |     |               | ns   |
| STBCKO "L" Period        | tSTCOL | STBCKO         | 100 |     |               | ns   |
| STDATO Output Delay Time | tSDODL | STDATO, STBCKO | 0   |     | 50            | ns   |

NOTE: Above diagram shows the case of data input at rising edge of STBCKO. The timing is the same if using falling edge synchronization.







\*Relationship between signal name and pin

STREQI : GP33/GP43/GP53

STBCKI : GP31/GP41/GP51

51 51/01 41/

STDATO : GP32/GP42/GP52

| Parameter                | Symbol   | Signal Names   | Min  | Тур | Max  | unit |
|--------------------------|----------|----------------|------|-----|------|------|
| STBCKI Clock Frequency   | fSTBCI   | STBCKI         |      |     | 1.25 | MHz  |
| STBCKI Input Start Time  | tSTBCKIN | STREQI, STBCKI | 1000 |     |      | ns   |
| STBCKI "H" Period        | tSTBCKH  | STBCKI         | 400  |     |      | ns   |
| STBCKI "L" Period        | tSTBCKL  | STBCKI         | 400  |     |      | ns   |
| STDATO Output Delay Time | tSTDODL  | STBCKI, STDATO |      |     | 250  | ns   |

NOTE: Above diagram shows STBCKI is starting from "L".

#### <Additional Information>

Clock input mode supports 2 types and data output timing changes as below accordingly;

1. Starting from STBCKI = "L"

STDATO will be output synchronizing with the rising edge of STBCKI.

Starting from STBCKI = "H".
 STDATO will be output synchronizing with the falling edge of SBCKI.
 Using each mode of (1) or (2) does not change the output characteristics.

### **INTERNAL VOLTAGE REGULATOR** at $T_A = -40$ to $85^{\circ}$ C, DVSS = AVSS1 = AVSS2 = XVSS = 0 V

| Parameter      | Symbol | Condition                        | Min  | Тур  | Max  | Unit |
|----------------|--------|----------------------------------|------|------|------|------|
| Output Voltage | DVDD12 | V <sub>DD</sub> 1 = 3.0 to 3.6 V | 1.08 | 1.20 | 1.32 | V    |
| Load current   | lope   | V <sub>DD</sub> 1 = 3.3 V        |      |      | 200  | mA   |

NOTE: The specification of "load current" above is sum of the load current of two internal voltage regulator.

#### Example of 1.2 V Regulator Circuit





| Parameter      | Symbol | Condition                        | Min  | Тур  | Max  | Unit |
|----------------|--------|----------------------------------|------|------|------|------|
| Output Voltage | DVDD18 | V <sub>DD</sub> 1 = 3.0 to 3.6 V | 1.65 | 1.80 | 1.95 | V    |
| Load current   | lope   | V <sub>DD</sub> 1 = 3.3 V        |      |      | 50   | mA   |

Example of 1.8V Regulator Circuit



\* Build a circuit shown at left for the regulator pin No. 90.

\* C1 is for capacitor to stop oscillation.

There is a possibility of oscillation due to temperature change and etc., so C1 must be greater than 50  $\mu$  F and low ESR at the operational temperature. (The recommended value is 100  $\mu$ F)

Figure 19.

### Oscillator

Example Circuit for Oscillator





#### XIN/XOUT: 12.0000 MHz

- For System Main clock and USB control
- Recommended Oscillator

Nihon Dempa Kogyo Co., Ltd.

| Туре     | Frequency | Recommended Constants  |
|----------|-----------|------------------------|
| NX3225GA | 12 MHz    | Rd1 = 1 kΩ, C1 = 12 pF |

<Notes>

- Because the characteristics of oscillator could be changed according to the circuit board, ask evaluation with the individual original circuit board to the oscillator maker.
- The precision of oscillator used in XIN/ XOUT should meet the USB standard.
- If oscillation clock is disturbed by noise or by the other factors, it may lead to operation failure. Hence, make sure to connect resistor and capacitor for oscillation circuit as close as XIN/ XOUT and the wire should be as short as possible. Also needs to select parts with caution so as to obtain stable external constant value within the guaranteed operating temperature range because the variation of external constant due to temperature change could affect the oscillation precision
- About internal circuit for XIN/XOUT, refer to the "Analog Pin Internal Equivalent Circuits" section

### PLL Circuit

Example of PLL Circuit



### • About PLL

LC786821E includes PLL1 and PLL2.

PLL1 is for generating system clock and PLL2 is for generating Audio clock.

• External filter constant for PLL2



<Notes>

- This PLL filter circuit of resistor (Rp1) and capacitance (Cp1, Cp2), are for audio generation/system clock generation connected to AFILT. If oscillation clock is disturbed by noise or by the other factors, it may lead to operation failure. Hence, make sure to connect resistor and capacitor that constitute filter circuit as close as AFILT and the wire should be as short as possible. Also if filter constant changes due to temperature change, oscillation of PLL may become unstable and the following problem may occur:
- See section on "Analog Pin Internal Equivalent Circuits" for the internal configuration of AFILT

### ANALOG PINS INTERNAL EQUIVALENT CIRCUIT

| Pin Name<br>() shows pin #                                       | Internal Equivalent Circuit                                |
|------------------------------------------------------------------|------------------------------------------------------------|
| LFOUT (97)<br>LROUT (98)<br>RROUT (7)<br>RFOUT (8)<br>SWOUT (11) | AVDD 1<br>AVDD 1<br>HE<br>AVSS 1<br>AVDD 1<br>HE<br>AVSS 1 |
| LVRIN (99)<br>RVRIN (6)<br>SWIN (10)                             |                                                            |

### ANALOG PINS INTERNAL EQUIVALENT CIRCUIT (continued)

| Pin Name<br>() shows pin #                                                                               | Internal Equivalent Circuit                                |
|----------------------------------------------------------------------------------------------------------|------------------------------------------------------------|
| DACOUTL (100)<br>DACOUTR (5)<br>DACOUTS (9)                                                              | AVDD 1<br>AVDD 1<br>HE<br>AVSS 1<br>AVDD 1<br>HE<br>AVSS 1 |
| L1IN (21)<br>R1IN (22)<br>L2IN (19)<br>R2IN (20)<br>L3INP (15)<br>L3INN (16)<br>R3INP (17)<br>R3INN (18) | AVDD 2<br>AVDD 2<br>AVSS2                                  |
| VREF_ADC (12)                                                                                            | AVDD 2<br>AVDD 2<br>AVDD 2<br>AVDD 2<br>AVSS 2             |
| XIN (74)<br>XOUT (75)                                                                                    | XVDD XVDD XVDD XVDD XVDD XVDD XVDD XVDD                    |
| AFILT (77)                                                                                               | VVDD 2<br>HE<br>XVSS<br>XVSS<br>XVSS<br>XVSS               |
| LRREF (4)                                                                                                | AVDD 1<br>AVDD 1<br>AVDD 1<br>AVDD 1<br>AVSS 1             |

#### **Reference Circuit**



- For analog audio input, it is necessary to consider the input level.
- Please refer to <u>USB Specification</u> table, <u>Internal Voltage Regulator</u> table and <u>PLL Circuit</u> for the detail of USB/Regulator/oscillator reference circuit.

#### Figure 22.

This product is licensed from Silicon Storage Technology, Inc. (USA).

Arm is registered trademark of Arm Limited (or its subsidiaries) in the US and/or elsewhere.

WMA (Windows Media Audio) is a trademark and a registered trademark in the United States and other countries of United States Microsoft Corporation.

#### MECHANICAL CASE OUTLINE PACKAGE DIMENSIONS





onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and calcular performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

#### TECHNICAL SUPPORT

onsemi Website: www.onsemi.com

Email Requests to: orderlit@onsemi.com

North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Audio DSPs category:

Click to view products by ON Semiconductor manufacturer:

Other Similar products are found below :

AT85C51SND3B1-RTTUL BR281W31A101V1G CS47048C-CQZR MAX9892ERT+T SB3231-E1 HMC1022-SX SA3229-E1-T LC75056PE-H IA8201-RDI-01 R3710-CEAA-E1 HMC5622LS7TR TAS3204PAGR LC823450TA-2H LC823450XDTBG ZL38052LDG1 ADAV4601BSTZ AD1954YSTZ ADAU1701JSTZ-RL AD1940YSTZ ADAU1701JSTZ ADAU1702JSTZ ADAU1401AWBSTZ-RL PT2399 XD567 XD1881 LM4863G-N20-R IA8201CQ SPK2611HM7H-1-2 CM108B CM118B HS-100B CM108AH CMX823E4 S1V30120F01A100 CMX138AE1 MAX9892ELTT LC786820E-6E03-3H DSPB56720AG LC823455XATBG XFS3031CNP ZL38060LDG1 BD37033FV-ME2 BM28720MUV-E2 WT588H-16S WT588S-16S MC34118D BD3702FV-E2 TEA1062NG-S16-R TM2313 CD2399