

# NTE3094 Optoisolator Dual, High Speed, Open Collector NAND Gate

### **Description:**

The NTE3094 consists of a pair of inverting optically coupled gates each with a GaAsP emitting diode and a unique integrated detector. The photons are collected in the detector by a photodiode and then amplified by a high gain linear amplifier that drives a Schottky clamped open collector output transistor, each circuit is temperature, current and voltage compensated.

This unique isolator design provides maximum DC and AC circuit isolation between input and output while achieving LSTTL/TTL circuit compatibility. The isolator operational parameters are guaranteed from  $0^{\circ}$  to  $+70^{\circ}$ C, such that a minimum input current of 5mA will sink an eight gate fan—out (13mA) at the output with 5 volt  $V_{CC}$  applied to the detector. This isolation and coupling is achieved with a typical propagation delay of 57ns.

#### Features:

- LSTTL/TTL Compatible: 5V Supply
- Ultra High Speed
- Low Input Current Required
- High Common Mode Rejection
- 3000V DC Withstand Test Voltage
- Typical Data Rate 10M/Bit(s)

| $\begin{array}{lll} \textbf{Output Transistor (Each Channel)} \\ \textbf{Supply Voltage (1 Minute Maximum), V}_{CC} & .7V \\ \textbf{Output Voltage, V}_{O} & .7V \\ \textbf{Output Current, I}_{O} & .16mA \\ \textbf{Collector Power Dissipation, P}_{D} & .60mW \\ \end{array}$ |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>Total Device</b> Operating Temperature Range, $T_{opr}$                                                                                                                                                                                                                         |

### **Recommended Operating Conditions:**

| Parameter                                | Symbol          | Test Conditions | Min | Тур | Max | Unit |
|------------------------------------------|-----------------|-----------------|-----|-----|-----|------|
| Input Current, Low Level (Each Channel)  | I <sub>FL</sub> |                 | 0   | _   | 250 | μΑ   |
| Input Current, High Level (Each Channel) | I <sub>FH</sub> | Note 1          | 6.3 | _   | 15  | mA   |
| Supply Voltage, Output                   | $V_{CC}$        |                 | 4.5 | _   | 5.5 | V    |
| Fan Out (TTL Load)                       | N               |                 | _   | _   | 8   |      |
| Operating Temperature                    | T <sub>A</sub>  |                 | 0   | _   | 70  | °C   |

Note 1. 6.3mA condition permits at least 20% CTR degradation guardband. Initial switching threshold is 5mA or less.

## **Electrical Characteristics:** $(T_A = 0^{\circ} \text{ to } +70^{\circ}\text{C}, \text{ Note 2 unless otherwise specified})$

| Parameter                                  | Symbol           | Test Conditions                                                                 |   | Тур              | Max  | Unit |
|--------------------------------------------|------------------|---------------------------------------------------------------------------------|---|------------------|------|------|
| High Level Output Current                  | I <sub>OH</sub>  | $V_{CC} = 5.V$ , $V_{O} = 5.5V$ , $I_{F} = 250\mu A$ , Note 3                   |   | 40               | 250  | μΑ   |
| Low Level Output Voltage                   | V <sub>OL</sub>  | $V_{CC} = 5.5V$ , $I_F = 5mA$ , $I_{OL(sinking)} = 13mA$ , Note 3               | _ | 0.4              | 0.6  | V    |
| High Level Supply Current                  | Іссн             | $V_{CC} = 5.V$ , $I_F = 0$ , (Both Channels)                                    | _ | 15               | 30   | mA   |
| Low Level Supply Current                   | I <sub>CCL</sub> | $V_{CC} = 5.V$ , $I_F = 10mA$ , (Both Channels)                                 | _ | 27               | 36   | mA   |
| Input–Output Insulation<br>Leakage Current | I <sub>IO</sub>  | Relative Humidity = 45%, $T_A = +25$ °C, $t = 5s$ , $V_{IO} = 3000V$ DC, Note 4 | _ | _                | 1.0  | μА   |
| Resistance                                 | R <sub>IO</sub>  | $V_{IO} = 500V$ , $T_A = +25^{\circ}C$ , Note 4                                 | _ | 10 <sup>12</sup> | -    | Ω    |
| Capacitance                                | C <sub>IO</sub>  | $f = 1MHz$ , $T_A = +25$ °C, Note 4                                             | _ | 0.6              | _    | рF   |
| Input Forward Voltage                      | V <sub>F</sub>   | $I_F = 10$ mA, $T_A = +25$ °C, Note 3, Note 5                                   | _ | 1.5              | 1.75 | V    |
| Input Reverse Breakdown<br>Voltage         | $V_{(BR)R}$      | $I_R = 10\mu A, T_A = +25^{\circ}C$                                             | 5 | _                | ı    | V    |
| Input Capacitance                          | C <sub>IN</sub>  | $V_F = 0$ , $f = 1MHz$ , Note 3                                                 | _ | 60               | -    | рF   |
| Current Transfer Ratio                     | CTR              | $I_F = 5\text{mA}, R_L = 100\Omega, \text{ Note } 6$                            | _ | 700              | _    | %    |
| Resistance (Input-Input)                   | R <sub>II</sub>  | V <sub>II</sub> = 500V, Note 7                                                  | _ | 10 <sup>11</sup> | _    | Ω    |
| Capacitance (Input-Input)                  | C <sub>II</sub>  | f = 1MHz, Note 7                                                                | _ | 0.27             | _    | рF   |

- Note 2. All typicals at  $T_A = +25$ °C,  $V_{CC} = 5V$  unless otherwise specified.
- Note 3. Each channel.
- Note 4. Measured between Pin1, Pin2, Pin3 and Pin4 shorted together and Pin5, Pin6, Pin7 and Pin8 shorted together.
- Note 5. At 10mA, V<sub>F</sub> decreases with increasing temperature at the rate of 1.6mV/°C.
- Note 6. DC Current Transfer Ratio is defined as the ratio of the output collector current to the forward bias input current times 100%.
- Note 7. Measured between Pin1 and Pin2 shorted together and Pin3 and Pin4 shorted together.

<u>Switching Characteristics:</u>  $(T_A = +25^{\circ}C, V_{CC} = 5V \text{ unless otherwise specified})$ 

| Parameter                      | Symbol           | Test Conditions                                         |                      |   | Тур  | Max | Unit |
|--------------------------------|------------------|---------------------------------------------------------|----------------------|---|------|-----|------|
| Propagation Delay Time         | t <sub>PLH</sub> | $I_F = 7.5 \text{mA}, R_L = 350 \Omega,$                | Note 8               | _ | 57   | 75  | ns   |
|                                | t <sub>PHL</sub> | $C_L = 15pF$                                            | Note 9               | _ | 45   | 75  | ns   |
| Output Rise Time (10% to 90%)  | t <sub>r</sub>   | $I_F = 7.5 \text{mA}, R_L = 350 \Omega, C_L =$          | 15pF, Note 3         | _ | 25   | _   | ns   |
| Output Fall Time (90% to 10%)  | t <sub>f</sub>   |                                                         |                      | _ | 35   | _   | ns   |
| Common Mode Transient Immunity | CM <sub>H</sub>  | $I_F = 0mA$ , $V_{O(min)} = 2V$                         | $V_{CM} = 10V_{P-P}$ | _ | 500  | _   | V/µs |
|                                | CML              | $I_F = 7.5 \text{mA}, V_{O(\text{max})} = 0.8 \text{V}$ | $R_L = 350\Omega$    | _ | -500 | _   | V/µs |

- Note 3. Each channel.
- Note 8. The t<sub>PLH</sub> propagation delay is measured from the 3.75mA point on the trailing edge of the input pulse to the 1.5V point on the trailing edge of the output pulse.
- Note 9. The t<sub>PHL</sub> propagation delay is measured from the 3.75mA point on the leading edge of the input pulse to the 1.5V point on the leading edge of the output pulse.
- Note 10. Common mode transient immunity in Logic High level is the maximum tolerable (positive) dv cm/dt on the leading edge of the common mode pulse ( $V_{CM}$ ) to assure that the output will remain in a Logic High state (i.e.  $V_{O}$  2.0V). Common mode transient immunity in Logic Low level is the maximum tolerable (negative) dc cm/dt on the trailing edge of the common mode pulse signal ( $V_{CM}$ ) to assure that the output will remain in a Logic Low state (i.e.  $V_{O}$  0.8V).



## **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for High Speed Optocouplers category:

Click to view products by NTE manufacturer:

Other Similar products are found below:

TLP558(F) JAN4N24 610737H HCPL2731SM PS9817A-1-F3-AX PS9821-2-F3-AX ORPC-817M/B PT17-51C/L129(BIN2) TLP521-4GBSM UMW817C TLP521GB-S PS2501-S LTV-214-G TLP2766A(LF4,E LCR-0202 PC817X4NSZ2B CYPC817 OR-MOC3023 EL816S2(C)(TU)-F EL0631(TA) TLP290(V4GBTP,SE(T TLP291(V4GBTP,SE(T PS9121-F3-AX PS9123-F3-AX TLP5774H(TP4,E TLP5771H(TP,E TLP2304(E(O HCPL2531S HCPL2631SD TLP118(TPL,E) TLP521-2XGB TLP621-2XGB 4N46-300E JANTXV4N24U SFH6318T 6N135-300E TIL198 TLP2309(TPL,E) TLP2355(TPL,E TLP521-4GR TLP521-4XGB TLP621-4X TLP621XSM IS281-4GB IS2805-4 IS181GR ICPL2631 ICPL2630 ICPL2601 TLP2301(E(T