# *MPM3860* 1.2MHz Synchronous 2.75-7V,6A Ultra-Thin Power Module # PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE # DESCRIPTION The MPM3860 is a fully-integrated highfrequency, synchronous rectified, step-down, power module with internal inductor. It offers a very compact solution to achieve a 6A continuous output current over a wide input range, with excellent load and line regulation. The MPM3860 has synchronous-mode operation for higher efficiency over the output current-load range. Constant On-Time control operation provides very fast transient response and easy loop design as well as very tight output regulation. Full protection features include SCP, OCP, UVP, and thermal shutdown. The MPM3860 requires a minimal number of readily-available, standard external components and it is available in a space-saving QFN24 4mmx6mm package. #### **FEATURES** - Wide 2.75V to 7V Operating Input Range - **6A Output Current** - **Internal Power MOSFETs** - Output Adjustable from 0.6V - Hiah Efficiency **Synchronous** Mode Operation - **Pre-biased Startup** - Forced CCM Mode for Low VOUT Ripple - Fixed 1200kHz Switching Frequency - External Programmable Soft Startup Time - EN and Power Good for Power Sequencing - Over-Current Protection and Hiccup - Thermal Shutdown - Available in a QFN24 (4mmx6mmx1.6mm) package #### **APPLICATIONS** - **FPGA Power System** - Optical Module - Telecom - Networking - Industrial Equipment All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries. #### TYPICAL APPLICATION #### Efficiency&Ploss VS. Load Current VIN=3.3V 100 16 1.4 90 1.2 Vn=0.85V **EFFICIENCY(%)** 80 Vo=1V 1 (**M**) sold 0.6 Vo=1.8\ 70 Vo=0.85V Plos Vo=1V Ploss 60 0.4 50 0.2 0 40 2 0 6 LOAD CURRENT (A) #### PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE # **ORDERING INFORMATION** | Part Number* | Package | Top Marking | |--------------|---------------------------|-------------| | MPM3860GQW | QFN-24<br>(4mmX6mmX1.6mm) | See Below | <sup>\*</sup> For Tape & Reel, add suffix -Z (e.g.: MPM3860GQW-Z). # **TOP MARKING** <u>MPSYWW</u> MP3860 LLLLLL M MPS: MPS prefix Y: Year code W: Week code MP3860: Part number LLLLL: Lot number M: module # **PACKAGE REFERENCE** #### PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE # **PIN FUNCTIONS** | QFN 4x6<br>Pin # | Name | Description | |------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1,2,3,4,5,24 | PGND | System Ground. This pin is the reference ground of the regulated output voltage. For this reason care must be taken in PCB layout. Suggested to be connected to GND with copper and vias. | | 6 | VCC | Internal Bias Supply Output. | | 7,8,13,14,23 | SW | Switch Output. Use wide PCB trace to make the connection. | | 9,10,11,12, | OUT | Output Pin, connect to COUT. | | 15 | BST | Bootstrap. Internal a capacitor connected between SW and BST pins to form a floating supply across the high-side switch driver. | | 16 | EN | Enable. Pull EN high to enable the part. When floating, EN is pulled down to GND by internal $3.3 M\Omega$ resistor so it is disabled. | | 17 | FB | Feedback. Sets the output voltage when connected to the tap of an external resistor divider that is connected between output and GND. | | 18 | AGND | Signal Ground. AGND is not internally connected to System Ground, make sure AGND connected to system Ground in PCB layout. | | 19 | SS | Soft start. Connect a capacitor across SS and GND to set the soft-start time to avoid start up inrush current, An internal 22nF SS capacitor is inside. | | 20,21 | PG | Power-Good Output. The output of this pin is an open drain output. It will change state if UVP, OCP, OTP or OV happens. | | 22 | VIN | Supply Voltage. The part operates from a 2.75V to 7V input rail. C1 is needed to decouple the input rail. Use wide PCB trace to make the connection. | | ABSOLUTE MAXIMUM | I RATINGS (1) | |-----------------------------------------|---------------------------| | V <sub>IN</sub> | 0.3V to +8V | | $V_{SW}$ -0.3V (-5V<10ns) to + $V_{IN}$ | +0.7V(10V<10ns) | | V <sub>BST</sub> | V <sub>SW</sub> +4V | | V <sub>EN</sub> | V <sub>IN</sub> | | All Other Pins | 0.3V to +4V | | Continuous Power Dissipation | (TA=+25°C) <sup>(2)</sup> | | | 4.8W | | Junction Temperature | 150°C | | Lead Temperature | | | Storage Temperature | 65°C to 125°C | | Recommended Operating | Conditions (3) | | Supply Voltage V <sub>IN</sub> | | | Output Voltage V <sub>OUT</sub> | | Operating Junction Temp. .....-40°C to +125°C | Thermal Resistance (4) | $oldsymbol{ heta}_{JA}$ | $oldsymbol{ heta}_{JC}$ | | |------------------------|-------------------------|-------------------------|-------| | EVM3860-QW-00A | 25.99 . | . 7.18. | .°C/W | #### Notes: - 1) Exceeding these ratings may damage the device. - The maximum allowable power dissipation is a function of the maximum junction temperature T<sub>J</sub> (MAX), the junction-toambient thermal resistance $\theta_{JA}$ , and the ambient temperature T<sub>A</sub>. The maximum allowable continuous power dissipation on EVM3860-QW-00A board at any ambient temperature is calculated by $P_D$ (MAX) = $(T_J$ (MAX)- $T_A$ )/ $\theta_{JA}$ . Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage. - The device is not guaranteed to function outside of its operating conditions. - Measured on 4-layer PCB. # PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE # ELECTRICAL CHARACTERISTICS (5) V<sub>IN</sub> = 5V, T<sub>J</sub>=-40°C to +125°C, typical value is tested at T<sub>J</sub>=+25°C, unless otherwise noted. | Parameter | Symbol | Condition | Min | Тур | Max | Units | |--------------------------------------------|-------------------------|---------------------------------------------|------|------|------|-----------------| | Input Voltage Range | V <sub>IN</sub> | | 2.75 | | 7 | V | | Supply Current | | | | | | | | Supply Current (Shutdown) | I <sub>IN</sub> | V <sub>EN</sub> =0V | | | 5 | μA | | Supply Current (Quiescent) | Iq | V <sub>EN</sub> =2V, V <sub>FB</sub> =0.65V | | 100 | 150 | μΑ | | MOSFET | | | | | | | | Switch Leakage | SWLKG | V <sub>EN</sub> =0V, V <sub>SW</sub> =7V | | | 1 | μA | | Current Limit | | | | | | | | Valley Current Limit | ILIMIT_VY | | | 7 | | Α | | Short Hiccup Duty Cycle <sup>(6)</sup> | DHICCUP | | | 10 | | % | | Switching Frequency and M | inimum On/O | ff Timer | | | | | | Switching frequency | Fs | | | 1.2 | | MHz | | Minimum On Time(6) | Ton MIN | | | 50 | | ns | | Minimum Off Time(6) | T <sub>Off MIN</sub> | | | 100 | | ns | | Reference and Soft Start | ı | • | Į. | Į. | | | | Facility and Maltana | | T <sub>J</sub> =25°C | 594 | 600 | 606 | \/ | | Feedback Voltage | V <sub>FB</sub> | T <sub>J</sub> =-40°C to +125°C | 591 | 600 | 609 | mV | | Feedback Current | I <sub>FB</sub> | V <sub>FB</sub> =700mV | | 10 | 50 | nA | | Soft Start Current | ISS_START | | | 6 | | μA | | Enable and UVLO | | | | | | | | EN Rising Threshold | VEN RISING | | | 1.22 | | V | | EN Falling Threshold | V <sub>EN FALLING</sub> | | | 1 | | V | | EN Pin Pull-Down Resistor | R <sub>EN PD</sub> | | | 3.3 | | ΜΩ | | VCC | _ | | | l . | | | | VCC Under Voltage Lockout Threshold Rising | VCC <sub>Vth</sub> | | | 2.47 | | V | | VCC Under Voltage Lockout<br>Threshold | VCCHYS | | | 100 | | mV | | VCC Regulator | Vcc | VIN=5V | | 3.5 | | V | | VCC Load Regulation | Regvcc | Icc=5mA | | 3 | | % | | Power Good | • | | • | • | | | | Power-Good UV Rising<br>Threshold | PGUV <sub>vth_Hi</sub> | | 0.85 | 0.9 | 0.95 | V <sub>FB</sub> | | Power-Good UV Falling<br>Threshold | PGUV <sub>vth_Lo</sub> | | 0.75 | 0.80 | 0.85 | V <sub>FB</sub> | | Power-Good OV Rising<br>Threshold | PGOV <sub>vth_Hi</sub> | | 1.15 | 1.2 | 1.25 | V <sub>FB</sub> | | Power-Good OV Falling<br>Threshold | PGOV <sub>vth_Lo</sub> | | 1.05 | 1.1 | 1.15 | V <sub>FB</sub> | | Power-Good Delay | PG₁d | Both edge | | 50 | | μs | # **MPS Confidential - For Mouser Use Only** #### MPM3860 - 6A STEP-DOWN POWER MODULE #### PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE ELECTRICAL CHARACTERISTICS <sup>(5)</sup> (continued) V<sub>IN</sub> = 5V, T<sub>J</sub>=-40°C to +125°C, typical value is tested at T<sub>J</sub>=+25°C, unless otherwise noted. | Parameter | Symbol | Condition | Min | Тур | Max | Units | |------------------------------------|---------------------|---------------------|-----|-----|-----|-------| | Power-Good Sink Current Capability | $V_{PG}$ | Sink 4mA | | | 0.4 | ٧ | | Power Good Leakage<br>Current | IPG_LEAK | V <sub>PG</sub> =5V | | | 10 | μA | | Thermal Protection | | | | | | | | Thermal Shutdown <sup>(6)</sup> | T <sub>SD</sub> | | | 150 | | °C | | Thermal Hysteresis <sup>(6)</sup> | T <sub>SD-HYS</sub> | | | 20 | | °C | - 5) Not tested in production and guaranteed by over-temperature correlation. - 6) Guaranteed by design and characterization test. #### PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE # TYPICAL PERFORMANCE CHARACTERISTICS #### PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE # TYPICAL PERFORMANCE CHARACTERISTICS (continued) #### PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE # TYPICAL PERFORMANCE CHARACTERISTICS (continued) #### PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE # TYPICAL PERFORMANCE CHARACTERISTICS (continued) #### PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE # TYPICAL PERFORMANCE CHARACTERISTICS (continued) #### PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE # TYPICAL PERFORMANCE CHARACTERISTICS (continued) #### PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE # **BLOCK DIAGRAM** Figure 1: Functional Block Diagram #### PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE #### **OPERATION** The MPM3860 is fully integrated synchronous rectified step-down switch mode converter. Constant-on-time (COT) control is employed to provide fast transient response and easy loop stabilization. Figure 2 shows the simplified ramp compensation block in MPM3860, at the beginning of each cycle, the high-side MOSFET (HS-FET) is turned ON when the feedback voltage (VFB) is below the reference voltage (VREF), which indicates insufficient output voltage. The ON period is determined by both the output voltage and input voltage to make the switching frequency fairy constant over input voltage range. After the ON period elapses, the HS-FET is turned off, or becomes OFF state. It is turned ON again when VFB drops below VREF. By repeating operation this way, the converter regulates the output voltage. The integrated low-side MOSFET (LS-FET) is turned on when the HS-FET is in its OFF state to minimize the conduction loss. There will be a dead short between input and GND if both HS-FET and LS-FET are turned on at the same time. It's called shoot-through. In order to avoid shoot-through, a dead-time (DT) is internally generated between HS-FET off and LS-FET on, or LS-FET off and HS-FET on. An internal compensation is applied for COT control to make a more stable operation even when ceramic capacitors are used as output capacitors, this internal compensation will then improve the jitter performance without affect the line or load regulation. Figure 2: Simplified Ramp Compensation Block #### **CCM Operation** When the output current is high and the inductor current is always above zero amps, it is called continuous-conduction-mode (CCM). The CCM mode operation is shown in Figure 3 shown. When $V_{\text{FB}}$ is below $V_{\text{EAO}}$ , HS-MOSFET is turned on for a fixed interval which is determined by one- shot on-timer. When the HS-MOSFET is turned off, the LS-MOSFET is turned on until next period. Figure 3: Heavy Load Operation In CCM mode operation, the switching frequency is fairly constant and it is called PWM mode. #### **VCC Regulator** The 3.5V internal regulator power most of the internal circuits. This regulator takes the $V_{IN}$ input and operates in the full $V_{IN}$ range: When $V_{IN}$ exceeds 3.5V, the output of the regulator is in full regulation; when $V_{IN}$ falls below 3.5V, the output of the regulator decreases following the $V_{IN}$ . An internal 1 $\mu$ F decoupling ceramic capacitor is inside. #### **Enable** EN is a digital control pin that turns the regulator on and off: Drive EN higher than 1.22V to turn on the regulator, drive it lower than 1V to turn it off. When floating, EN is pulled down to GND by an internal $3.3M\Omega$ resistor. EN can be connected directly to $V_{\text{IN}}$ . It support 17V input range. ### **Under-Voltage Lockout (UVLO)** Under-voltage lockout (UVLO) protects the chip from operating at an insufficient supply voltage. #### PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE The MPM3860 UVLO comparator monitors the output voltage of the internal regulator VCC. VCC UVLO rising threshold is about 2.47V while its falling threshold is 2.37V. When the input voltage is higher than the UVLO rising threshold voltage, the MPM3860 powers up. It shuts off when the input voltage is lower than the UVLO falling threshold voltage. This is non-latch protection. #### **Soft Start** MPM3860 employs a soft start (SS) mechanism to ensure smooth output ramping during power up. When the EN pin goes high, an internal current source (6 $\mu$ A) charges up the SS capacitor. The SS capacitor voltage takes over the REF voltage to the PWM comparator. The output voltage smoothly ramps up with the SS voltage. Once SS voltage rises above the V<sub>REF</sub>, it continues to ramp up REF voltage takes over. At this point, the soft start finishes and it enters steady state operation. The SS capacitor value can be determined as follows: $$C_{ss}(nF) = 0.83 \times \frac{T_{ss}(ms) \times I_{ss}(uA)}{V_{REF}(V)}$$ (1) An internal 22nF SS capacitor is inside. If the output capacitance is large value, it is not recommended to set the SS time too short. Otherwise, it's easy to hit the current limit during SS. #### **Power Good Indicator** The PG pin is the open drain of a MOSFET that connects to VCC or some other voltage source through a resistor (eg. $100k\Omega$ ). The MOSFET turns on with the application of an input voltage so that the PG pin is pulled to GND before SS is ready. After FB voltage reaches 90% of VREF, the PG pin is pulled high after a 50µs delay. When the FB voltage drops to 80% of VREF, the PG pin will be pulled low. When UVLO or OTP happens, the PG pin will be pulled low immediately; When OC (Over current) happens, the PG pin will be pulled low when VFB drops below 80% of VREF after 0.05ms delay; When OV happens, PG pin will be pulled low when VFB rise above 120% of VREF after 0.05ms delay. If VFB fall back below 110% of VREF, PG pin will be pulled high after 0.05ms delay. If the input supply fails to power the MPM3860, PG is clamped low, even though PG is tied to an external DC source through a pull-up resistor. The relationship between the PG voltage and the pull-up current is shown in Figure 4. Figure 4: PG Clamped Voltage vs. Pull up Current # Over-Current Protection (OCP) and Short-Circuit Protection (SCP) MPM3860 has valley limit control. LS-FET will monitor the current flow through the LS-FET. HS-FET will wait until valley current limit disappear to turn on again. Meanwhile, the output voltage drops until VFB is below the under-voltage (UV) threshold—typically 50% below the reference. Once UV is triggered, the MPM3860 enters hiccup mode to periodically restart the part. During over-current protection, the device tries to recover from over-current fault with hiccup mode. That means the chip will disable output power stage, discharge soft-start cap and then automatically try to soft-start again. If the over-current condition still holds after soft-start ends, the device repeats this operation cycle till over-current conditions disappear and then output rises back to regulation level. So the OCP is non-latch protection. #### Pre-bias startup The MPM3860 has been designed for monotonic startup into pre-biased loads. # **MPS Confidential - For Mouser Use Only** #### MPM3860 - 6A STEP-DOWN POWER MODULE #### PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE If the output is pre-biased to a certain voltage during startup, the BST voltage will be refreshed and charged, the voltage on the soft-start capacitor will be charged too. If BST voltage exceeds its rising threshold voltage and Soft-start capacitor voltage exceeds the sensed output voltage at the FB pin, the part starts to work normally. #### **Thermal Shutdown** Thermal shutdown prevents the chip from operating at exceedingly high temperatures. When the silicon die temperature exceeds 150°C, it shuts down the whole chip. When the temperature falls below its lower threshold (typically 130°C) the chip is enabled again. ### Start-Up and Shutdown Circuit If both $V_{\text{IN}}$ and EN exceed their respective thresholds, the chip starts. The reference block starts first, generating stable reference voltage and currents, and then the internal regulator is enabled. The regulator provides a stable supply for the remaining circuits. Three events can shut down the chip: EN low, $V_{\text{IN}}$ low, and thermal shutdown. The shutdown procedure starts by initially blocking the signaling path to avoid any fault triggering. The internal supply rail is then pulled down. #### PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE # **APPLICATIONINFORMATION** #### COMPONENT SELECTION #### **Setting the Output Voltage** The external resistor divider is used to set the output voltage. First, choose a value for R2. R2 should be chosen reasonably, a small R2 will lead to considerable quiescent current loss while too large R2 makes the FB noise sensitive. It is recommended to choose a value within $2k\Omega$ - $100k\Omega$ for R2. Typically, set the current through R2 less than 250uA will make a good balance between system stability and also the no load loss. Then R1 is determined as follow: $$R1 = \frac{V_{OUT} - V_{REF}}{V_{RFF}} \times R2$$ (2) The feedback circuit is shown as Figure 5. Figure 5: Feedback Network **Table 1: Resistor Selection for Common Output** Voltages | V <sub>OUT</sub> (V) | R1(kΩ) | R2(kΩ) | Cf(pF) | Rt(kΩ) | |----------------------|--------|--------|--------|--------| | 1.0 | 20 | 30 | 39 | 0 | | 1.2 | 20 | 20 | 39 | 0 | | 1.5 | 20 | 13 | 39 | 0 | | 1.8 | 20 | 10 | 39 | 0 | | 2.5 | 20 | 6.34 | 39 | 0 | | 3.3 | 20 | 4.42 | 39 | 0 | #### Selecting the Input Capacitor The input current to the step-down converter is discontinuous and therefore requires capacitor to supply the AC current to the stepdown converter while maintaining the DC input voltage. Ceramic capacitors are recommended for best performance and should be placed as close to the VIN pin as possible. Capacitors with X5R and X7R ceramic dielectrics are recommended because they are fairly stable with temperature fluctuations. The capacitors must also have a ripple current rating greater than the maximum input ripple current of the converter. The input ripple current can be estimated as follows: $$I_{CIN} = I_{OUT} \times \sqrt{\frac{V_{OUT}}{V_{IN}} \times (1 - \frac{V_{OUT}}{V_{IN}})}$$ (3) The worst-case condition occurs at $V_{IN} = 2V_{OUT}$ , where: $$I_{CIN} = \frac{I_{OUT}}{2} \tag{4}$$ For simplification, choose the input capacitor with an RMS current rating greater than half of the maximum load current. The input capacitance value determines the input voltage ripple of the converter. If there is an input voltage ripple requirement in the system, choose the input capacitor that meets the specification. The input voltage ripple can be estimated as follows: $$\Delta V_{IN} = \frac{I_{OUT}}{F_{SW} \times C_{IN}} \times \frac{V_{OUT}}{V_{IN}} \times (1 - \frac{V_{OUT}}{V_{IN}}) \qquad (5)$$ Under worst-case conditions where $V_{IN} = 2V_{OUT}$ : $$\Delta V_{IN} = \frac{1}{4} \times \frac{I_{OUT}}{F_{SW} \times C_{IN}}$$ (6) #### **Selecting the Output Capacitor** The output capacitor is required to maintain the DC output voltage. Ceramic or POSCAP capacitors are recommended. The output voltage ripple can be estimated as: $$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{F_{\text{SW}} \times L} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) \times (R_{\text{ESR}} + \frac{1}{8 \times F_{\text{SW}} \times C_{\text{OUT}}})$$ (7) In the case of ceramic capacitors, the impedance at the switching frequency is dominated by the capacitance. The output voltage ripple is mainly caused by the capacitance. For simplification, the output voltage ripple can be estimated as: $$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{8 \times F_{\text{SW}}^2 \times L \times C_{\text{OUT}}} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) \tag{8}$$ #### PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE In the case of POSCAP capacitors, the ESR dominates the impedance at the switching frequency. For simplification, the output ripple can be approximated as: $$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{F_{\text{SW}} \times L} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) \times R_{\text{ESR}} \qquad (9)$$ Besides considering the output ripple, chose larger output capacitor also can get better load transient response, but maximum output capacitor limitation should be also considered in design application. If the output capacitor value is too high, the output voltage can't reach the design value during the soft-start time, and then it will fail to regulate. The maximum output C<sub>o\_max</sub> can capacitor value approximately by: $$C_{\text{O\_MAX}} = (I_{\text{LIM\_AVG}} - I_{\text{OUT}}) \times T_{\text{ss}} / V_{\text{OUT}} \quad (10)$$ Where, I<sub>LIM AVG</sub> is the average start-up current during soft-start period. T<sub>ss</sub> is the soft-start time. # PC Board Layout (7) PCB layout is critical for stable operation. For best results, refer to recommended layout showed in Figure 6 and follow the guidelines below: - 1. Keep the power loop as small as possible. - 2. Use a large ground plane to connect directly to PGND. If the bottom layer is a ground plane, add vias near PGND. - 3. Ensure the high-current paths at GND and VIN have short, direct, and wide traces. - 4. Place the ceramic input capacitor, especially the small package size (0402) input bypass capacitor as close to VIN and PGND pins as possible to minimize high frequency noise. Keep the input capacitor and IN as short and wide as possible. - 5. Place the VCC capacitor to VCC pin and GND pin as close as possible. - 6. Connect VIN, VOUT and GND to a large copper area to cool the chip to improve thermal performance and long-term reliability. - 7. Separate input GND are from other GND area at top layer, and connect them together at internal layers and bottom layer through multiple vias. - 8. Ensure an integrate GND are at internal layer or bottom layer. - 9. A four-layer layout is recommended to achieve better thermal performance. Use multiple vias to connect the power planes to internal layers. Figure 6: PC Board Layout #### Note: 7) The recommended layout is based on the Typical Application circuit on the next page. #### PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE # TYPICAL APPLICATION CIRCUITS Figure 7: Typical application circuits with 0.85V output Figure 8: Typical application circuits with 1V output Figure 9: Typical application circuits with 1.8V output #### PRELIMINARY SPECIFICATIONS SUBJECT TO CHANGE # **PACKAGE INFORMATION** # QFN-24 (4mmx6mm) **TOP VIEW** **BOTTOM VIEW** **SIDE VIEW** ### NOTE: - 1) ALL DIMENSIONS ARE IN MILLIMETERS. 2) LEAD COPLANARITY SHALL BE 0.08 **MILLIMETERS MAX.** - 3) JEDEC REFERENCE IS MO-220. - 4) DRAWING IS NOT TO SCALE. NOTICE: The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications. # **X-ON Electronics** Largest Supplier of Electrical and Electronic Components Click to view similar products for Switching Voltage Regulators category: Click to view products by Monolithic Power Systems manufacturer: Other Similar products are found below: LV5695P-E FAN53610AUC33X FAN53611AUC123X EN6310QA 160215 R3 KE177614 FAN53611AUC12X MAX809TTR AST1S31PUR NCP81203PMNTXG NCP81208MNTXG NCP81109GMNTXG NCP3235MNTXG NCP81109JMNTXG MP2161AGJ-Z NCP81241MNTXG NTE7223 NTE7222 NTE7224 L6986FTR MPQ4481GU-AEC1-P MP8756GD-P MPQ2171GJ-P MPQ2171GJ-AEC1-P NJW4153U2-A-TE2 MP2171GJ-P MP28160GC-Z MPM3509GQVE-AEC1-P XDPE132G5CG000XUMA1 LM60440AQRPKRQ1 LT8653SEV#PBF MP5461GC-P NCV896530MWATXG MPQ4409GQBE-AEC1-P S-19903DA-A8T1U7 S-19903CA-A6T8U7 S 19903CA-S8T1U7 S-19902BA-A6T8U7 S-19902CA-A6T8U7 S-19932BA-A6T8U7 S-19932BA-A6T8U7 S-19932BA-A6T8U7 S 19902AA-A6T8U7 S-19903AA-A6T8U7 S-19902AA-S8T1U7 S-19902BA-A8T1U7 LMR23615QDRRRQ1 LMR33630APAQRNXRQ1 LMR33630APCQRNXRQ1