#### DESCRIPTION The MP1925 is a high-frequency, half-bridge, N-channel power MOSFET driver. Its low-side and high-side driver channels are controlled independently and matched with less than 5ns of time delay. Under-voltage lockout (UVLO) on both the high-side and low-side supplies forces the outputs low in the event that the supply is insufficient. The integrated bootstrap diode reduces the external component count. MP1925 is available in a QFN-8 (4mmx4mm) package. #### **FEATURES** - Drives an N-Channel MOSFET Half-Bridge - 115V Bootstrap Voltage Range - On-Chip Bootstrap Diode - Typical Propagation Delay of 20ns - Gate Driver Matching of Less than 5ns - Drives a 2.2nF Load with 15ns of Rise Time and 10ns of Fall Time at 12V VDD - TTL-Compatible Input - Quiescent Current of Less than 150µA - UVLO for Both High-Side and Low-Side **Gate Drivers** - Available in a QFN-8 (4mmx4mm) Package ## **APPLICATIONS** - **Motor Drivers** - Telecom Half-Bridge Power Supplies - Avionics DC/DC Converters - Two-Switch Forward Converters - **Active Clamp Forward Converters** All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries. # TYPICAL APPLICATION ## **ORDERING INFORMATION** | Part Number* | Package | Top Marking | |--------------|-----------------|-------------| | MP1925HR | QFN-8 (4mmx4mm) | See Below | \* For Tape & Reel, add suffix –Z (e.g. MP1925HR–Z) For RoHS compliant packaging, add suffix –LF (e.g. MP1925HR–LF–Z) ## **TOP MARKING** MPSYWW MP1925 LLLLLL MPS: MPS prefix Y: Year code WW: Week code MP1925: Part number LLLLL: Lot number # **PACKAGE REFERENCE** ## **PIN FUNCTIONS** | Pin# | Name | Description | |------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | VDD | <b>Supply input.</b> VDD supplies power to the internal circuitry. Place a decoupling capacitor to ground close to VDD to ensure a stable and clean supply. | | 2 | BST | <b>Bootstrap.</b> BST is the positive power supply for the internal floating high-side MOSFET driver. Connect a bypass capacitor between BST and SW. | | 3 | DRVH | Floating driver output. | | 4 | SW | Switching node. | | 5 | INH | Control signal input for the floating driver. | | 6 | INL | Control signal input for the low-side driver. | | 7 | VSS, exposed pad | Chip ground. Connect the exposed pad to VSS for proper thermal operation. | | 8 | DRVL | Low-side driver output. | ## Supply voltage (V<sub>DD</sub>) .....-0.3V to +18V SW voltage (V<sub>SW</sub>).....-5.0V to +105V SW voltage (V<sub>SW</sub>).....-25V(<100ns) to +105V BST voltage (V<sub>BST</sub>).....-0.3V to +115V BST voltage (V<sub>BST</sub>).....-15V(<100ns) to +115V BST to SW .....-0.3V to +18V DRVH to SW (2).....-0.3V to 18.3V DRVH to SW (2) .....-5V(<100ns) to 18.3V DRVH to VSS......-0.3V to (BST - SW) + 0.3V DRVH to VSS .....-15V (<100ns) to (BST-VSS)+0.3V DRVL to VSS (2).....-0.3V to 18.3V DRVL to VSS (2).....-5V(<100ns) to 18.3V INH/NL to VSS .....-0.3V to $(V_{DD} + 0.3V)$ INH/INL to VSS .....-5V(<100ns) to (VDD + 0.3V) **ABSOLUTE MAXIMUM RATINGS** (1) | Junction temperature | 150°C | |-------------------------------------------|--------------------| | Lead temperature | | | Storage temperature | | | Recommended Operating | g Conditions (4) | | Supply voltage (V <sub>DD</sub> ) | 8.0V to 15.0V | | SW voltage (V <sub>SW</sub> ) | 1.0V to +100V | | SW slew rate | | | Operating junction temp (T <sub>J</sub> = | : T <sub>A</sub> ) | .....-40°C to +125°C All other pins .....-0.3V to $(V_{DD} + 0.3V)$ Continuous power dissipation (T<sub>A</sub> = 25°C) (3) QFN-8 (4mmx4mm)......2.66W | Thermal Resistance (5) | $oldsymbol{ heta}_{JA}$ | $oldsymbol{ heta}_{JC}$ | | |------------------------|-------------------------|-------------------------|-------| | QFN-8 (4mmx4mm) | 47 | 7 | .°C/W | #### Notes: - 1) Exceeding these ratings may damage the device. The repetitive pulse rating is guaranteed for period of 100ns or less with a maximum repetition rate of 1000kHz when VDD is 15V or less. - DRVH and DRVL are outputs pins, cannot be connected to external supply voltage. - The maximum allowable power dissipation is a function of the maximum junction temperature T<sub>J</sub> (MAX), the junction-toambient thermal resistance $\theta_{\text{JA}}$ , and the ambient temperature T<sub>A</sub>. The maximum allowable continuous power dissipation at any ambient temperature is calculated by PD (MAX) = (TJ (MAX) - T<sub>A</sub>) / θ<sub>JA</sub>. Exceeding the maximum allowable power dissipation produces an excessive die temperature, causing the regulator to go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage. - The device is not guaranteed to function outside of its operating conditions - Measured on JESD51-7, 4-layer PCB. ## **ELECTRICAL CHARACTERISTICS** $V_{DD}$ = $V_{BST}$ - $V_{SW}$ = 12V, $V_{SS}$ = $V_{SW}$ = 0V, no load at DRVH and DRVL, $T_J$ = -40°C to +125°C, typical value is tested at $T_J$ = 25°C, unless otherwise noted. | Parameter | Symbol | Condition | Min | Тур | Max | Units | |-----------------------------------|-------------------|-----------------------------------------------|-----|------|-----|-------| | Supply Currents | | | | | | | | VDD quiescent current | I <sub>DDQ</sub> | INL = INH = 0 | | 110 | 150 | μA | | VDD operating current | I <sub>DDO</sub> | f <sub>SW</sub> = 500kHz | | 9 | | mA | | Floating driver quiescent current | I <sub>BSTQ</sub> | INL = INH = 0 | | 60 | 90 | μA | | Floating driver operating current | I <sub>BSTO</sub> | f <sub>SW</sub> = 500kHz | | 8 | | mA | | Leakage current | I <sub>LK</sub> | BST = SW = 100V | | 0.05 | 1 | μA | | Inputs | | | | | | | | INL/INH high | | | | 2 | 2.4 | V | | INL/INH low | | | 1 | 1.4 | | V | | INL/INH internal pull-down | R <sub>IN</sub> | | | 185 | | kΩ | | resistance | IXIN | | | 100 | | N32 | | Under-Voltage Protection | | | | | | | | VDD rising threshold | $V_{DDR}$ | | 6 | 6.8 | 7.2 | V | | VDD hysteresis | $V_{DDH}$ | | | 0.4 | | V | | BST-SW rising threshold | V <sub>BSTR</sub> | | 5.8 | 6.5 | 6.9 | V | | BST-SW hysteresis | V <sub>BSTH</sub> | | | 0.4 | | V | | <b>Bootstrap Diode</b> | | | | | | | | Bootstrap diode VF at 100µA | $V_{F1}$ | | | 0.5 | | V | | Bootstrap diode VF at 100mA | V <sub>F2</sub> | | | 0.95 | | V | | Bootstrap diode dynamic R | R <sub>D</sub> | At 100mA | | 2.5 | | Ω | | Low-Side Gate Driver | | | | | | | | Low-level output voltage | Voll | I <sub>O</sub> = 100mA | | 0.1 | | V | | High-level output voltage to rail | Vohl | I <sub>O</sub> = -100mA | | 0.19 | | V | | Source current (6) | Іонь | $V_{DRVL} = 0V$ , $V_{DD} = 12V$ | | 3 | | Α | | Source current (e) | | $V_{DRVL} = 0V, V_{DD} = 16V$ | | 4.7 | | Α | | Cials assert (6) | 1 | $V_{DRVL} = V_{DD} = 12V$ | | 4.5 | | Α | | Sink current (6) | loll | $V_{DRVL} = V_{DD} = 16V$ | | 6 | | Α | | Floating Gate Driver | | | | | | | | Low-level output voltage | V <sub>OLH</sub> | I <sub>O</sub> = 100mA | | 0.1 | | V | | High-level output voltage to rail | V <sub>OHH</sub> | I <sub>O</sub> = -100mA | | 0.19 | | V | | Source current (6) | 1 | V <sub>DRVH</sub> = 0V, V <sub>DD</sub> = 12V | | 2.6 | | Α | | Source current (*) | Іонн | V <sub>DRVH</sub> = 0V, V <sub>DD</sub> = 16V | | 4 | | Α | | Sink current (6) | 1 | $V_{DRVH} = V_{DD} = 12V$ | | 4.5 | | Α | | Sink current (9) | Іогн | $V_{DRVH} = V_{DD} = 16V$ | | 5.9 | | Α | # **ELECTRICAL CHARACTERISTICS** (continued) $V_{DD}$ = $V_{BST}$ - $V_{SW}$ = 12V, $V_{SS}$ = $V_{SW}$ = 0V, no load at DRVH and DRVL, $T_J$ = -40°C to +125°C, typical value is tested at $T_J$ = 25°C, unless otherwise noted. | Parameter | Symbol | Condition | Min | Тур | Max | Units | |--------------------------------------------------------------------|-------------------|---------------|-----|-----|-----|-------| | Switching Specification - Low-S | ide Gate | Driver | | | | | | Turn-off propagation delay INL falling to DRVL falling | tolff | | | 20 | | ns | | Turn-on propagation delay INL rising to DRVL rising | t <sub>DLRR</sub> | | | 20 | | | | DRVL rise time | | $C_L = 2.2nF$ | | 15 | | ns | | DRVL fall time | | $C_L = 2.2nF$ | | 10 | | ns | | Switching Specification – Floating | ng Gate D | river | | | | | | Turn-off propagation delay INH falling to DRVH falling | t <sub>DHFF</sub> | | | 20 | | ns | | Turn-on propagation delay INH rising to DRVH rising | <b>t</b> dhrr | | | 20 | | ns | | DRVH rise time | | $C_L = 2.2nF$ | | 15 | | ns | | DRVH fall time | | $C_L = 2.2nF$ | | 10 | | ns | | Switching Specification – Match | ing | | | | | | | Floating driver turn-off to low-side driver turn-on <sup>(6)</sup> | t <sub>MON</sub> | | | 1 | 5 | ns | | Low-side driver turn-off to floating driver turn-on <sup>(6)</sup> | t <sub>MOFF</sub> | | | 1 | 5 | ns | | Minimum input pulse width that changes the output <sup>(6)</sup> | t <sub>PW</sub> | | | | 50 | ns | | Bootstrap diode turn-on or turn-off time <sup>(6)</sup> | <b>t</b> BS | | | 10 | | ns | | Thermal shutdown | | | | 150 | | °C | | Thermal shutdown hysteresis | | | | 25 | | °C | #### Note: 6) Guaranteed by design. ## **TIMING DIAGRAM** Figure 1: Timing Diagram #### TYPICAL CHARACTERISTICS $V_{DD}$ = 12V, $V_{SS}$ = $V_{SW}$ = 0V, $T_A$ = 25°C, unless otherwise noted. 9 11 © 2020 MPS. All Rights Reserved. 13 15 $V_{DD,}V_{BST}(V)$ 0.5 0.6 0.7 FORWARD VOLTAGE (V) 0.8 0.9 17 19 -60 -40 -20 0 20 40 60 80 100 120 140 TEMPERATURE (°C) # **TYPICAL CHARACTERISTICS** (continued) $V_{DD}$ = 12V, $V_{SS}$ = $V_{SW}$ = 0V, $T_A$ = 25°C, unless otherwise noted. Sink Current vs. V<sub>DD</sub> Voltage Source Current vs. V<sub>DD</sub> Voltage Source Current vs. Output Voltage VDD = 12V Sink Current vs. Output Voltage V<sub>DD</sub> = 12V © 2020 MPS. All Rights Reserved. ## TYPICAL PERFORMANCE CHARACTERISTICS $V_{DD}$ = 12V, $V_{SS}$ = $V_{SW}$ = 0V, $T_A$ = 25°C, unless otherwise noted. #### **Turn-On Propagation Delay** **Turn-Off Propagation Delay** **Gate Drive Matching t<sub>MOFF</sub>** #### Gate Drive Matching t<sub>MON</sub> # **Drive Rise Time** 2.2nF load **Drive Fall Time** # **FUNCTIONAL BLOCK DIAGRAM** Figure 2: Functional Block Diagram #### APPLICATION INFORMATION The input signals of INH and INL can be controlled independently. If both INH and INL control the high-side and low-side MOSFETs of the same bridge, set a sufficient dead time between INH and INL low (and vice versa) to avoid shoot-through (see Figure 3). Dead time is defined as the time interval between INH low and INL low. Figure 3: Shoot-Through Timing Diagram #### REFERENCE DESIGN CIRCUITS #### Half-Bridge Converter The MP1925 drives the MOSFETS via alternating signals with dead time in half-bridge converter topology. The input voltage can rise up to 100V with the alternating signals (INT and INL) coming from the PWM controller (see Figure 4). Figure 4: Half-Bridge Converter #### **Two-Switch Forward Converter** In two-switch forward converter topology, both MOSFETs turn on and off simultaneously. The input signals (INH and INL) come from a PWM controller that senses the output voltage and output current during current mode control. The Schottky diodes clamp the reverse swing of the power transformer, and must be rated for the input voltage. The input voltage can rise up to 100V (see Figure 5). Figure 5: Two-Switch Forward Converter © 2020 MPS. All Rights Reserved. #### **Active Clamp Forward Converter** In active clamp forward converter topology, the MP1925 drives the MOSFETs with alternating signals. The high-side MOSFET, in conjunction with $C_{\text{reset}}$ , is used to reset the power transformer without loss. This topology is optimal for running at duty cycles exceeding 50%. The device may not be able to run at 100V in this topology (see Figure 6). Figure 6: Active Clamp Forward Converter ## **PACKAGE INFORMATION** # QFN-8 (4mmx4mm) #### **TOP VIEW** **BOTTOM VIEW** #### **SIDE VIEW** #### NOTE: - 1) ALL DIMENSIONS ARE IN MILLIMETERS. 2) EXPOSED PADDLE SIZE DOES NOT INCLUDE MOLD FLASH. - 3) LEAD COPLANARITY SHALL BE 0.08 MILLIMETERS MAX. - 4) JEDEC REFERENCE IS MO-220. 5) DRAWING IS NOT TO SCALE. # **RECOMMENDED LAND PATTERN** © 2020 MPS. All Rights Reserved. # **Revision History** | Revision # | Revision<br>Date | Description | Pages Updated | |------------|------------------|----------------------------------------------------|---------------| | 1.01 | 07/24/2020 | Update transient negative Absolute Maximum Ratings | Page 3 | **NOTICE:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications. # **X-ON Electronics** Largest Supplier of Electrical and Electronic Components Click to view similar products for Gate Drivers category: Click to view products by Monolithic Power Systems manufacturer: Other Similar products are found below: 56956 57.404.7355.5 LT4936 57.904.0755.0 0131700000 LTP70N06 LVP640 5J0-1000LG-SIL LY2-US-AC240 LY3-UA-DC24 LZNQ2-US-DC12 LZP40N10 60100564 0134220000 6035 60713816 61161-90 6131-204-23149P 6131-205-17149P 6131-209-15149P 6131-218-17149P 6131-220-21149P 6131-260-2358P 6131-265-11149P CS1HCPU63 6150-5001 CSB4 CSK-38-60006 CSK-38-60008 621A 622-4053LF 6273 M40N08MA-H 64-807 65-1930-6 CV500ISB02 M83723/88Y1407N CWD012-2 CWD03-3 CX3225SB16934D0PPSC2 CX5032GB10000D0PPS02 687-772NF1 70.140.1653 70.200.0653.0 703001B01F060 706006D02F0601 706210 7062/2 7101K1ZBE 7101MD9V40GE