# NOT RECOMMENDED FOR NEW DESIGNS



UNIVERSAL DEMULTIPLEXER/ DECODER

SY100S370

### FEATURES

- Max. propagation delay of 1200ps
- IEE min. of –92mA
- Industry standard 100K ECL levels
- Extended supply voltage option: VEE = -4.2V to -5.5V
- Voltage and temperature compensation for improved noise immunity
- Internal 75kΩ input pull-down resistors
- 60% faster than National or Signetics
- Approximately 40% lower power than Fairchild
- Function and pinout compatible with Fairchild F100K
- Available in 28-pin PLCC packages

## DESCRIPTION

The SY100S370 is a universal demultiplexer/decoder that can be used as either a dual 1-of-4 decoder or as a single 1-of-8 decoder and is designed for use in high-performance ECL systems. The Mode control (M) input determines the function. In the dual 1-of-4 mode, each 4-input group has a pair of active-LOW Enable ( $\overline{E}$ ) inputs. The Enable pins are assigned such that in the single 1-of-8 mode they can be tied together in pairs to result in two active-LOW Enable inputs.  $\overline{E}_{1a}$  will be tied to  $\overline{E}_{1b}$  and  $\overline{E}_{2a}$  to  $\overline{E}_{2b}$ .

The auxiliary inputs (Hn) are used to determine whether the outputs are active-HIGH or active-LOW. The address inputs for the dual 1-of-4 mode are A0a, A1a, A0b. A2a is unused. In the 1-of-8 mode, the address inputs are A0a, A1a, A2a. The inputs on the device have  $75k\Omega$  pull-down resistors.

### **PIN NAMES**

| Pin      | Function                                                                    |
|----------|-----------------------------------------------------------------------------|
| Ana, Anb | Address Inputs (n = 0,1,2)                                                  |
| Ēna, Ēnb | Enable Inputs (n = 1,2)                                                     |
| М        | Mode Control Input                                                          |
| Ha       | Z0 – Z3 ( $\overline{Z}_{0a}$ – $\overline{Z}_{3a}$ ) Polarity Select Input |
| Hb       | Z4 – Z7 ( $\overline{Z}_{0b} - \overline{Z}_{3b}$ ) Polarity Select Input   |
| Hc       | Common Polarity Select Input                                                |
| Z0 – Z7  | Single 1-of-8 Data Outputs                                                  |
| Zna, Znb | Dual 1-of-4 Data Outputs (n = 14)                                           |
| VEES     | VEE Substrate                                                               |
| VCCA     | Vcco for ECL Outputs                                                        |

### **PACKAGE/ORDERING INFORMATION**



### **Ordering Information**

| Part Number                     | Package<br>Type | Operating<br>Range | Package<br>Marking                             | Lead<br>Finish |
|---------------------------------|-----------------|--------------------|------------------------------------------------|----------------|
| SY100S370JC                     | J28-1           | Commercial         | SY100S370JC                                    | Sn-Pb          |
| SY100S370JCTR <sup>(1)</sup>    | J28-1           | Commercial         | SY100S370JC                                    | Sn-Pb          |
| SY100S370JZ <sup>(2)</sup>      | J28-1           | Commercial         | SY100S370JZ with<br>Pb-Free bar-line indicator | Matte-Sn       |
| SY100S370JZTR <sup>(1, 2)</sup> | J28-1           | Commercial         | SY100S370JZ with<br>Pb-Free bar-line indicator | Matte-Sn       |

# Notes:

1. Tape and Reel.

2. Pb-Free package is recommended for new designs.

#### 28-Pin PLCC (J28-1)

#### TRUTH TABLES<sup>(1)</sup>

| Dual 1-of-4 Mode (M = A <sub>2a</sub> = H <sub>c</sub> = LOW) |         |         |         |         |                                                         |   |   |                                              |   |   |         |
|---------------------------------------------------------------|---------|---------|---------|---------|---------------------------------------------------------|---|---|----------------------------------------------|---|---|---------|
|                                                               | Inp     | uts     |         |         | Active HIG<br>la and Hb I                               |   |   | Active LOW Outputs<br>(Ha and Hb Inputs LOW) |   |   |         |
| $\overline{E}$ 1a, $\overline{E}$ 1b                          | E2a,E2b | A1a,A1b | A0a,A0b | Z0a,Z0b | Z0a,Z0b Z1a,Z1b Z2a,Z2b Z3a,Z3b Z0a,Z0b Z1a,Z1b Z2a,Z2b |   |   |                                              |   |   | Z3a,Z3b |
| н                                                             | Х       | Х       | Х       | L       | L                                                       | L | L | Н                                            | Н | Н | н       |
| X                                                             | Н       | Х       | X       | L       | L                                                       | L | L | Н                                            | Н | Н | Н       |
| L                                                             | L       | L       | L       | Н       | L                                                       | L | L | L                                            | Н | Н | Н       |
| L                                                             | L       | L       | н       | L       | Н                                                       | L | L | Н                                            | L | Н | Н       |
| L                                                             | L       | Н       | L       | L       | L                                                       | Н | L | Н                                            | Н | L | Н       |
| L                                                             | L       | Н       | Н       | L       | L                                                       | L | Н | Н                                            | Н | Н | L       |

|             | Single 1-of-8 Mode (M = HIGH; A0b = A1b = Ha = Hb = LOW) |        |        |        |      |                                      |                  |             |            |            |                  |             |
|-------------|----------------------------------------------------------|--------|--------|--------|------|--------------------------------------|------------------|-------------|------------|------------|------------------|-------------|
|             |                                                          | Inputs |        |        |      | Active HIGH Outputs* (Hc Input HIGH) |                  |             |            |            |                  |             |
| Ē1          | Ē2                                                       | A2a    | A1a    | A0a    | Zo   | <b>Z</b> 1                           | <b>Z</b> 2       | <b>Z</b> 3  | <b>Z</b> 4 | <b>Z</b> 5 | Z6               | <b>Z</b> 7  |
| H<br>X      | X<br>H                                                   | X<br>X | x<br>x | x<br>x | L    | ц ц                                  | L                | L           | L          | LL         | L                | L<br>L      |
|             |                                                          |        |        |        | HLLL |                                      | L<br>L<br>H<br>L | L<br>L<br>H |            |            |                  |             |
| L<br>L<br>L | L<br>L<br>L                                              | тттт   |        |        |      |                                      | L<br>L<br>L      | L<br>L<br>L | ΤLL        | LTLL       | L<br>L<br>H<br>L | L<br>L<br>H |

#### Note:

1. H = HIGH Voltage Level

L = LOW Voltage Level

X = Don't Care

 $^{\star}$  for Hc = LOW, output states are complemented

 $\overline{E_1} = \overline{E_{1a}}$  and  $\overline{E_{1b}}$  wired;  $\overline{E_2} = \overline{E_{2a}}$  and  $\overline{E_{2b}}$  wired

# **BLOCK DIAGRAM**



# DC ELECTRICAL CHARACTERISTICS

| Symbol | Parameter            | Min. | Тур. | Max. | Unit | Condition        |
|--------|----------------------|------|------|------|------|------------------|
| Ін     | Input HIGH Current   |      |      |      | μA   | VIN = VIH (Max.) |
|        | Hc, A0a, A1a, A2a    |      | —    | 310  |      |                  |
|        | All Others           | —    | —    | 250  |      |                  |
| IEE    | Power Supply Current | -92  | -73  | -46  | mA   | Inputs Open      |

## **AC ELECTRICAL CHARACTERISTICS**

| VEE = $-4.2V$ to $-5.5V$ unless otherwise specified; | VCC = VCCA = GND |
|------------------------------------------------------|------------------|
|------------------------------------------------------|------------------|

|              |                                           | TA = 0°C |      | TA = +25°C |      | TA = +85°C |      |      |           |
|--------------|-------------------------------------------|----------|------|------------|------|------------|------|------|-----------|
| Symbol       | Parameter                                 | Min.     | Max. | Min.       | Max. | Min.       | Max. | Unit | Condition |
| tplh<br>tphl | Propagation Delay<br>Ēna, Ēnb to Output   | 300      | 1200 | 300        | 1200 | 300        | 1200 | ps   |           |
| tPLH<br>tPHL | Propagation Delay<br>Ana, Anb to Output   | 500      | 1500 | 500        | 1500 | 500        | 1500 | ps   |           |
| tplh<br>tphl | Propagation Delay<br>Ha, Hb, Hc to Output | 500      | 1500 | 500        | 1500 | 500        | 1500 | ps   |           |
| tplh<br>tphl | Propagation Delay<br>M to Output          | 600      | 2100 | 600        | 2100 | 600        | 2100 | ps   |           |
| ttlh<br>tthl | Transition Time<br>20% to 80%, 80% to 20% | 300      | 900  | 300        | 900  | 300        | 900  | ps   |           |

### **TIMING DIAGRAM**



#### **Propagation Delay and Transition Times**

#### Note: VEE = -4.2V to -5.5V unless otherwise specified; Vcc = VccA = GND

#### 28-PIN PLCC (J28-1)



#### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA

теь + 1 (408) 944-0800 FAX + 1 (408) 474-1000 web http://www.micrel.com

The information furnished by Micrel in this datasheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use. Micrel reserves the right to change circuitry and specifications at any time without notification to the customer.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is at Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2006 Micrel, Incorporated.

# **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Encoders, Decoders, Multiplexers & Demultiplexers category:

Click to view products by Microchip manufacturer:

Other Similar products are found below :

MC74HC163ADTG 74HC253N NLV74VHC1G01DFT1G TC74AC138P(F) NLV14051BDR2G NLV74HC238ADTR2G COMX-CAR-210 5962-8607001EA NTE74LS247 5962-8756601EA 8CA3052APGGI8 TC74VHC138F(EL,K,F PI3B3251LE PI3B3251QE NTE4028B NTE4514B NTE4515B NTE4543B NTE4547B NTE74LS249 NLV74HC4851AMNTWG MC74LVX257DG M74HCT4851ADWR2G AP4373AW5-7-01 MC74LVX257DTR2G 74VHC4066AFT(BJ) 74VHCT138AFT(BJ) 74HC158D.652 74HC4052D(BJ) 74VHC138MTC COMX-CAR-P1 JM38510/65852BEA JM38510/30702BEA 74VHC138MTCX 74HC138D(BJ) NL7SZ19DFT2G 74AHCT138T16-13 74LCX138FT(AJ) 74LCX157FT(AJ) NL7SZ18MUR2G PCA9540BD,118 QS3VH16233PAG8 SNJ54HC251J SN54LS139AJ SN74CBTLV3257PWG4 SN74ALS156DR SN74AHCT139PWR 74HC251D.652 74HC257D.652 74HCT153D.652