# Le87285 Preliminary Datasheet G.Fast Single Channel Line Driver

July 2019





## Contents

| 1 | Revision History   1     1.1   Revision 4.0                                                                                                                                                                                                      |
|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2 | Product Overview 2   2.1 Features   2.2 Applications                                                                                                                                                                                             |
| 3 | Functional Descriptions43.1 XDSL/G.Fast Applications43.2 G.Fast Applications43.3 Design Considerations53.3.1 Input Considerations53.3.2 Output Driving Considerations53.3.3 Power Supplies and Component Placement53.3.4 Line Driver Protection5 |
| 4 | Electrical Specifications64.1Absolute Maximum Ratings64.1.1Thermal Resistance64.1.2Package Assembly64.2Operating Ranges74.3Device Specifications74.3.1Electrical Specifications94.3.2Optional G.Fast Only Operation9                             |
| 5 | Pin Description   11     5.1   Pin Diagram   11     5.2   Pin Description   11                                                                                                                                                                   |
| 6 | Control State 13   6.1 Receive State 13   6.2 Disable State 13   6.3 Bias States 13                                                                                                                                                              |
| 7 | Physical Dimensions                                                                                                                                                                                                                              |
| 8 | Ordering Information                                                                                                                                                                                                                             |



## 1 Revision History

The revision history describes the changes that were implemented in the document. The changes are listed by revision, starting with the most current publication.

## 1.1 Revision 4.0

Moved from Advance to Preliminary.



## 2 Product Overview

The Le87285 device is a single-channel line driver designed for home gateway applications. It supports the transmission of xDSL and G.Fast signals with low-power dissipation. It also contains a pair of wideband amplifiers designed with Microsemi's HV15 Bipolar SOI process for low power consumption.

The line driver gain is fixed internally. The amplifiers are powered from a single supply. The device can be programmed to one-of-three preset Bias levels or to impedance controlled Disable or Standby states. The control pins respond to input levels that can be generated with a standard tri-state GPIO.

The Le87285 device is available in a 16-pin (4mm x 4mm) QFN package with exposed pad for enhanced thermal conductivity.

### 2.1 Features

- Supports high-frequency G.Fast transmission
- Supports VDSL2 and ADSL2+ operation
- Low-power dissipation
  - Class AB operation
- Five programmable operational states
- No external gain resistors required
- Small footprint package
  - 16-pin (4mm x 4mm) QFN
- RoHS compliant

## 2.2 Applications

- G.Fast Line Driver
- VDSL2 Line Driver
- ADSL2+ Line Driver



Figure 1 • Block Diagram





## 3 Functional Descriptions

The following sections describe the functionalities of the Le87285 device.

## 3.1 XDSL/G.Fast Applications

Le87285 integrates a set of high-power line driver amplifiers that can be connected for half-duplex differential line transmissions for ADSL, VDSL, or G.Fast. In this application, the amplifiers are designed to be used with signals up to the signal bandwidth with low signal distortion.

The following figure shows an application circuit for 13 dBm line power with amplifiers A and B in transmission for ADSL or VDSL, or 8 dBM for G.Fast.

#### Figure 2 • Typical Application Circuit for xDSL/G.Fast



## 3.2 G.Fast Applications

Le87285 line driver amplifiers that can be connected for half-duplex differential line transmissions for G. Fast. In this application, the amplifiers are designed to be used with signals up to 106 MHz with low signal distortion.

The following figure shows an application circuit for 8 dBm line power with amplifiers A and B in transmission for G.Fast.



Figure 3 • Typical Application Circuit for G.Fast



### 3.3 Design Considerations

#### 3.3.1 Input Considerations

The driving source impedance should be less than 100 nH to avoid any ringing or oscillation.

#### 3.3.2 Output Driving Considerations

The internal metallization is designed to carry up to about 100 mA of steady DC current and there is no current limit mechanism. The device does feature integrated thermal shutdown protection however with hysteresis. Driving lines with no series resistor is not recommended. The 75 k $\Omega$  resistor on the IREF pin could be reduced to increase the line driver power and signal bandwidth for better MTPR performance. This is a design trade off and will result in greater power dissipation.

#### 3.3.3 Power Supplies and Component Placement

The power supplies should be well bypassed close to the Le87285 device. A 2.2  $\mu$ F tantalum capacitor and a 0.1  $\mu$ F ceramic capacitor for the VS supply is recommended.

#### 3.3.4 Line Driver Protection

High voltage transients such as lightning can appear on the telephone lines. Transient protection devices should be used to absorb the transient energy and clamp the transient voltages. The series output termination resistors limit the current going into the line driver and internal clamps. The protection scheme depends on the type of data transformer used and the line protection components used in the front of the data transformer.



## 4 Electrical Specifications

The following sections describe the electrical specifications of the Le87285 device.

### 4.1 Absolute Maximum Ratings

If you stress values above than what is listed in the following table, it can cause permanent device failure. Functionality at or above these limits is not implied. Exposure to absolute maximum ratings for extended periods can affect device reliability.

#### Table 1 • Absolute Maximum Ratings

| Parameter                                   | Ranges                         |
|---------------------------------------------|--------------------------------|
| Storage Temperature                         | –65 ≤ T <sub>A</sub> ≤ +150 °C |
| Operating Junction Temperature <sup>1</sup> | –40 ≤ Tj ≤ +150 °C             |
| VS with respect to GND                      | –0.3 V to +16 V                |
| Control inputs with respect to GND          | –0.3 V to 4 V                  |
| Continuous Driver Output Current            | 100 mA                         |
| ESD Immunity (Human Body Model)             | JESD22 Class 2 compliant       |
| ESD Immunity (Charge Device Model)          | JESD22 Class IV compliant      |

1. Continuous operation above 145 °C junction temperature may degrade device reliability.

#### 4.1.1 Thermal Resistance

The thermal performance of a thermally enhanced package is assured through optimized printed circuit board layout. Specified performance requires that the exposed thermal pad be soldered to an equally sized exposed copper surface, which, in turn, conducts heat through multiple vias to larger internal copper planes.

The following table lists the simulation results of a device mounted on a 4-layer JEDEC PCB with 12 thermal vias in still air. These numbers are only for reference.

| Parameter                                                                            | Ranges    |
|--------------------------------------------------------------------------------------|-----------|
| Maximum device power dissipation, continuous - $T_A$ = 85 °C, PD                     | 1.0 W     |
| Junction to ambient thermal resistance, $\theta_{JA}$                                | 52.0 °C/W |
| Junction to board thermal resistance, $\theta_{\rm JB}$                              | 26.0 °C/W |
| Junction to case bottom (exposed pad) thermal resistance, $\theta_{\rm JC}$ (BOTTOM) | 14.6 °C/W |
| Junction-to-top characterization parameter, $\Psi_{JT}$                              | 3.1 °C/W  |

#### Table 2 • Thermal Resistance

#### 4.1.2 Package Assembly

The green package devices are assembled with enhanced, environmental compatible lead-free, halogenfree, and antimony-free materials. The leads possess a matte-tin plating which is compatible with conventional board assembly processes or newer lead-free board assembly processes.



See IPC/JEDEC J-Std-020 Table 4 for recommended peak soldering temperature and Table 5-2 for the recommended solder reflow temperature profile.

## 4.2 Operating Ranges

Microsemi guarantees the performance of this device over the industrial (-40 °C to 85 °C) temperature range by conducting electrical characterization over each range and by conducting a production test with single insertion coupled with periodic sampling. These characterization and test procedures comply with the Telcordia GR-357- CORE Generic Requirements for Assuring the Reliability of Components Used in Telecommunications Equipment.

#### Table 3 • Operating Ranges

| Parameter                             | Min. | Max.                | Units |
|---------------------------------------|------|---------------------|-------|
| Ambient temperature (T <sub>A</sub> ) | -40  | +85                 | °C    |
| Power Supply (VS with respect to GND) |      | +12 ±10% or 14 ± 5% | V     |

## 4.3 Device Specifications

**Typical Conditions:** As shown in the basic test circuit (Figure 4 (see page 9)) with VS = +12 V unless otherwise specified,

 $R_{REF} = 75 \text{ k}\Omega$ , 1%, and  $T_A = 25 \text{ °C}$ .

Min/Max Parameters: T<sub>A</sub> = -40 to +85 °C

### 4.3.1 Electrical Specifications

#### **Table 4 • Electrical Specifications**

| Parameter    | Parameter<br>Description    | Condition              | Min. | Тур. | Max. | Unit | Notes |
|--------------|-----------------------------|------------------------|------|------|------|------|-------|
| Supply Curre | ent Specifications          |                        |      |      |      |      |       |
| Pıs          | Supply Current              | Enable Full Bias       | 25   | 31   | 37   | mA   |       |
|              |                             | Enable Medium Bias     | 21   | 27   | 31   | mA   |       |
|              |                             | Enable Low Bias        | 17   | 21   | 25.5 | mA   |       |
|              |                             | Receive                | 1    | 3    | 5    | mA   |       |
|              |                             | Disable                | 0.2  | 1.1  | 2    | mA   |       |
| Control Inpu | t (CO, C1, and EN) Electi   | ical Specifications    |      |      |      |      |       |
| VIH          | Input High<br>Voltage       |                        | 2.0  | 3.3  | 3.6  | V    |       |
| VIL          | Input Low Voltage           |                        | -0.3 | 0    | 0.8  | V    |       |
| Zil          | Input Impedance             |                        |      | 20   |      | kΩ   |       |
| Ττε          | Transmit Enable             | Enable Full Bias       |      |      | 400  | nS   | 1     |
|              | Time                        | Enable Medium/Low Bias |      |      | 2    | μS   | 1     |
| Ttr          | Transmit to<br>Receive Time | All Modes              |      |      | 400  | nS   | 1     |



| Parameter     | Parameter<br>Description           | Condition                                        | Min. | Тур. | Max.  | Unit             | Notes |
|---------------|------------------------------------|--------------------------------------------------|------|------|-------|------------------|-------|
| To            | TX/RX to Disable                   | All Modes                                        |      |      | 2     | μS               | 1     |
| Amplifier Ele | ctrical Specifications             |                                                  |      |      |       |                  |       |
| Vı            | Max Input Voltage                  | Differential                                     | 1.4  |      |       | V <sub>pkd</sub> |       |
| Vo            | Output Voltage                     | Differential, VS = 12 V                          |      | 8.5  |       | V <sub>pkd</sub> |       |
|               |                                    | Differential, VS = 14 V                          |      | 11.2 |       | V <sub>pkd</sub> |       |
|               | Differential Gain                  | Vout/Vin                                         | 8.1  | 8.5  | 8.9   | V/V              |       |
| lo            | Max Output                         | Enable Full Bias                                 | 140  |      |       | mA <sub>pk</sub> | 1     |
|               | Current                            | Enable Medium/Low Bias                           | 250  |      |       | mA <sub>pk</sub> | 1     |
|               |                                    | Receive, Pline = 8 dBm                           |      | 90   |       | mA <sub>pk</sub> | 1     |
| Zı            | Input Impedance                    | Differential                                     | 10   |      |       | kΩ               |       |
| Zo            | Output                             | Enable                                           |      | 0.1  |       | Ω                | 1     |
|               | Impedance                          | Receive                                          |      |      | 5     | Ω                |       |
|               |                                    | Disable                                          |      | 900  |       | Ω                |       |
| Amplifier Dy  | namic Specifications               |                                                  |      |      |       |                  |       |
| BW            | Bandwidth                          | Enable Full Bias                                 |      | 240  |       | MHz              | 1     |
|               |                                    | Enable Medium Bias                               |      | 240  |       | MHz              | 1     |
|               |                                    | Enable Low Bias                                  |      | 200  |       | MHz              | 1     |
|               | Analog Signal                      | Enable Full Bias                                 |      |      | 106   | MHz              | 1     |
|               | Bandwidth                          | Enable Medium Bias                               |      |      | 35    | MHz              | 1     |
|               |                                    | Enable Low Bias                                  |      |      | 0.276 | MHz              | 1     |
|               | Gain Flatness                      | Variation within Analog<br>Signal BW             |      |      | 2     | dB               | 1     |
|               | Noise                              | Enable Full Bias, f > 100 KHz                    |      | 6    | 8     | nV/rtHz          | 1     |
|               |                                    | Enable Medium Bias, f ><br>100 KHz               |      | 6    | 8     | nV/rtHz          | 1     |
|               |                                    | Enable Low Bias, f > 100<br>KHz                  |      | 6    | 8     | nV/rtHz          | 1     |
|               |                                    | Receive, f > 100 KHz                             |      | 1    | 4     | nV/rtHz          | 1     |
| MTPR          | Multi-Tone Power<br>Ratio          | Enable Full Bias, Pline = 8<br>dBm, PAR = 6.8    |      | -48  | -40   | dBc              | 1, 2  |
|               |                                    | Enable Medium Bias, Pline<br>= 13 dBm, PAR = 6.8 |      | -60  | -58   | dBc              | 1, 2  |
|               |                                    | Enable Low Bias, Pline = 13<br>dBm, PAR = 6.3    |      | -100 | -52   | dBc              | 1, 2  |
|               |                                    | Receive, Pline = 8 dBm                           |      | -65  | -63   | dBc              | 1, 2  |
| PSRR          | Power Supply<br>Rejection Ratio    |                                                  |      | 45   |       | dB               | 1, 3  |
| TSD           | Thermal<br>Shutdown<br>Temperature |                                                  |      |      |       | °C               | 1     |

1. Not tested in production. Guaranteed by characterization and design.



- 2. MTPR measured at 25 °C.
- 3. G.Fast mode.

#### Figure 4 • Basic Test Circuit



## 4.3.2 Optional G.Fast Only Operation

**Typical Conditions:** As shown in the basic test circuit (Figure 4 (see page 9)) with VS = +12 V, R<sub>REF</sub> = 54.9 k $\Omega$ , 1%, and T<sub>A</sub> = 25 °C. **Min/Max Parameters:** T<sub>A</sub> = -40 to +85 °C.

#### **Table 5 • Electrical Specifications**

| Symbol     | Parameter<br>Description    | Condition               | Min  | Тур | Max | Unit             | Notes |
|------------|-----------------------------|-------------------------|------|-----|-----|------------------|-------|
| Supply Cu  | rrent Specifications        |                         |      |     |     |                  |       |
| Pis        | Supply Current              | Enable Full Bias        | 36   | 43  | 50  | mA               |       |
|            |                             | Receive                 | 1.2  | 3.5 | 5.0 | mA               |       |
|            |                             | Disable                 | 0.2  | 1.3 | 2.2 | mA               |       |
| Control In | put (CO, C1, and EN) E      | ectrical Specifications |      |     |     |                  |       |
| Vін        | Input High<br>Voltage       | 2.0                     | 3.3  | 3.6 | V   |                  |       |
| VIL        | Input Low<br>Voltage        |                         | -0.3 | 0   | 0.8 | V                |       |
| ZIL        | Input Impedance             |                         |      | 20  |     | kΩ               |       |
| Ττε        | Transmit Enable<br>Time     | Enable Full Bias        |      |     | 400 | nS               | 1     |
| Ttr        | Transmit to<br>Receive Time | All Modes               |      |     | 400 | nS               | 1     |
| T⊳         | TX/RX to Disable            | All Modes               |      |     | 2   | μS               | 1     |
| Amplifier  | Electrical Specification    | s                       |      |     |     |                  |       |
| Vı         | Max Input<br>Voltage        | Differential            | 1.4  |     |     | V <sub>pkd</sub> |       |
| Vo         | Output Voltage              | Differential            |      | 6.5 |     | V <sub>pkd</sub> |       |



| Symbol    | Parameter<br>Description           | Condition                                     | Min | Тур | Max | Unit             | Notes |
|-----------|------------------------------------|-----------------------------------------------|-----|-----|-----|------------------|-------|
|           | Differential Gain                  | Vout/Vin                                      | 8.1 | 8.5 | 8.9 | V/V              |       |
| lo        | Max Output Enable Full Bias        |                                               | 110 |     |     | mA <sub>pk</sub> | 1     |
|           | Current                            | Receive, Pline = 8 dBm                        |     | 91  |     | mA <sub>pk</sub> | 1     |
| Zi        | Input Impedance                    | Differential                                  | 10  |     |     | kΩ               |       |
| Zo        | Output                             | Enable                                        |     | 0.1 |     | Ω                | 1     |
|           | Impedance                          | Receive                                       |     |     | 5   | Ω                |       |
|           |                                    | Disable                                       |     | 900 |     | Ω                |       |
| Amplifier | Dynamic Specifications             |                                               |     |     |     |                  |       |
| BW        | Bandwidth                          | Enable Full Bias                              |     |     |     | MHz              | 1     |
|           | Analog Signal<br>Bandwidth         | Enable Full Bias                              |     |     | 106 | MHz              | 1     |
|           | Gain Flatness                      | Variation within Analog<br>Signal BW          |     |     | 2   | dB               | 1     |
|           | Noise                              | Enable Full Bias, f > 100 KHz                 |     | 6.5 | 8   | nV/rtHz          | 1     |
|           |                                    | Receive, f > 100 KHz                          |     | 1   | 4   | nV/rtHz          | 1     |
| MTPR      | Multi-Tone Power<br>Ratio          | Enable Full Bias, Pline = 8<br>dBm, PAR = 6.8 |     | -48 | -40 | dBc              | 1, 2  |
|           |                                    | Receive, Pline = 8 dBm                        |     | -65 | -63 | dBc              | 1, 2  |
| PSRR      | Power Supply<br>Rejection Ratio    |                                               | 45  |     | dB  | 1                |       |
| TSD       | Thermal<br>Shutdown<br>Temperature |                                               | 170 |     | °C  | 1                |       |

1. Not tested in production. Guaranteed by characterization and design.

2. MTPR measured at 25 °C.



## 5 Pin Description

The Le87285 device has 16 pins, which are described in this section.

## 5.1 Pin Diagram

The following illustration is a representation of the Le87285 device, as seen from the top view.

#### Figure 5 • Le87285 Pin Diagram



#### Notes:

- Pin 1 is marked for orientation.
- The Le87285 device incorporates an exposed die pad on the underside of its package. The pad acts as a heat sink and must be connected to a copper plane through thermal vias, for proper heat dissipation. It is electrically isolated and maybe connected to GND.

## 5.2 Pin Description

The following table shows the functional pin descriptions for the Le87285 device.

| Pin<br>Name | Pin # | Туре   | Description                        |
|-------------|-------|--------|------------------------------------|
| 1           | NC    |        | No internal connection             |
| 2           | NC    |        | No internal connection             |
| 3           | VINA  | Input  | Non-inverting input of amplifier A |
| 4           | GND   | Ground | Reference ground                   |

#### Table 6 • Le87285 Pin Description



| Pin  | Pin #       | Туре   | Description                                                                       |  |  |  |
|------|-------------|--------|-----------------------------------------------------------------------------------|--|--|--|
| Name |             |        |                                                                                   |  |  |  |
| 5    | IREF        | Input  | Device internal reference current. Connect a resistor ( $R_{\text{REF}}$ ) to GND |  |  |  |
| 6    | C1          | Input  | State Control Signal                                                              |  |  |  |
| 7    | GND         | Ground | Reference ground                                                                  |  |  |  |
| 8    | CO          | Input  | State Control Signal                                                              |  |  |  |
| 9    | EN          | Input  | Output Enable Signal                                                              |  |  |  |
| 10   | VINB        | Input  | Non-inverting input of amplifier B                                                |  |  |  |
| 11   | NC          |        | No internal connection                                                            |  |  |  |
| 12   | NC          |        | No internal connection                                                            |  |  |  |
| 13   | VOUTB       | Output | Amplifier B output                                                                |  |  |  |
| 14   | VS          | Power  | Power Supply                                                                      |  |  |  |
| 15   | NC          |        | No internal connection                                                            |  |  |  |
| 16   | VOUTA       | Output | Amplifier A output                                                                |  |  |  |
|      | Exposed pad |        | Electrically isolated thermal conduction pad, can be grounded                     |  |  |  |



## 6 Control State

EN, C0, and C1 pins are used as combinatorial logic inputs to control the line driver operating states. The following table lists the programmable states.

EN, CO, and C1 pins have internal pull-down resistors. EN is meant to rapidly toggle between TX/RX states during G.Fast operation. It has a response time under 400 nS.

#### Table 7 • Control Matrix

| EN | C1 | CO | State              | Application |
|----|----|----|--------------------|-------------|
| 0  | 1  | 1  | Receive            | Receive     |
| 1  | 0  | 0  | Disable            | Disable     |
| 1  | 0  | 1  | Enable Low Bias    | TX ADSL     |
| 1  | 1  | 0  | Enable Medium Bias | TX VDSL     |
| 1  | 1  | 1  | Enable Full Bias   | TX G.Fast   |

## 6.1 Receive State

Used for receive time periods during G.Fast operation. Amplifier outputs have a low differential output impedance. This state uses less power than transmission states.

### 6.2 Disable State

Bias current is removed from amplifiers and amplifier outputs are high-impedance. Gain setting resistors around the amplifiers remain in place and present a differential impedance at the output pins. This impedance is typically 900 ohms.

### 6.3 Bias States

Line Driver is active for transmission. Bias current is applied to the amplifiers and the line driver provides gain from VIN to VOUT. These states are different in the amount of bias current to the amplifiers and in the amplifier bandwidth. ADSL uses the lowest bias setting, G.Fast uses the highest bias/bandwidth. The external resistor at IREF pin sets the internal reference current. Adjustments to this resistance value will also affect the bias currents in all TX states.



## 7 Physical Dimensions

The following figure shows the physical dimensions of the Le87285 device.

#### Figure 6 • 16-Pin QFN



#### Note:

Packages may have mold tool markings on the surface. These markings have no impact on the form, fit or function of the device. Markings will vary with the mold tool used during manufacturing.



## 8 Ordering Information

The following section describes the ordering information of the Le87285 device.

#### Table 8 • Ordering Information

| Part Number | Package                  | Packaging Type |
|-------------|--------------------------|----------------|
| Le87285NQC  | 16-pin QFN Green Package | Тгау           |
| Le87285NQCT | 16-pin QFN Green Package | Tape and Reel  |

#### Note:

The green package meets RoHS 2 Directive 2011/65/EU of the European Council to minimize the environmental impact of electrical equipment.





Microsemi Headquarters

One Enterprise, Åliso Viejo, CA 92656 USA Within the USA: +1 (800) 713-4113 Outside the USA: +1 (949) 380-6100 Sales: +1 (949) 380-6136 Fax: +1 (949) 215-4996 Email: sales.support@microsemi.com www.microsemi.com

© 2019 Microsemi. All rights reserved. Microsemi and the Microsemi logo are trademarks of Microsemi Corporation. All other trademarks and service marks are the property of their respective owners. Microsemi makes no warranty, representation, or guarantee regarding the information contained herein or the suitability of its products and services for any particular purpose, nor does Microsemi assume any liability whatsoever arising out of the application or use of any product or circuit. The products sold by Microsemi have been subject to limited testing and should not be used in conjunction with mission-critical equipment or applications. Any performance specifications are believed to be reliable but are not verified, and Buyer must conduct and complete all performance and other testing of the products, alone and together with, or installed in, any end-products. Buyer shall not rely on any data and performance specifications or parameters provided by Microsemi. It is the Buyer's responsibility to independently determine suitability of any products and to test and verify the same. The information provided by Microsemi herunder is provided "as is, where is" and with alf faults, and the entire risk associated with such information is entirely with the Buyer. Microsemi does not grant, explicitly or implicitly, to any party any patent rights, licenses, or any other IP rights, whether with regard to such information itself or anything described by such information. Information provided in this document is proprietary to Microsemi reserves the right to make any changes to the information in this document or to any products and services at any time without notice.

Microsemi, a wholly owned subsidiary of Microchip Technology Inc. (Nasdaq: MCHP), offers a comprehensive portfolio of semiconductor and system solutions for aerospace & defense, communications, data center and industrial markets. Products include high-performance and radiation-hardened analog mixed-signal integrated circuits, FPGAs, SoCs and ASICs; power management products; timing and synchronization devices and percise time solutions, security technologies and scalable anti-tamper products; thermet solutions; discrete components; enterprise storage and communication solutions; security technologies and scalable anti-tamper products; thermet solutions; Power-over-Ethernet ICs and midspans; as well as custom design capabilities and services. Microsemi is headquartered in Aliso Viejo, California, and has approximately 4,800 employees globally. Learn more at www microsemi.com.

PD-000243682

## **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Buffers & Line Drivers category:

Click to view products by Microchip manufacturer:

Other Similar products are found below :

LXV200-024SW 74AUP2G34FW3-7 HEF4043BP PI74FCT3244L MC74HCT365ADTR2G Le87401NQC Le87402MQC 028192B 042140C 051117G 070519XB NL17SZ07P5T5G NLU1GT126AMUTCG 74AUP1G17FW5-7 74LVC2G17FW4-7 CD4502BE 5962-8982101PA 5962-9052201PA 74LVC1G125FW4-7 NL17SH17P5T5G NL17SH125P5T5G NLV37WZ07USG 74VHC541FT(BE) RHRXH162244K1 74AUP1G34FW5-7 74AUP1G07FW5-7 74LVC1G126FW4-7 74LVC2G126RA3-7 NLX2G17CMUTCG 74LVCE1G125FZ4-7 Le87501NQC 74AUP1G126FW5-7 TC74HC4050AP(F) 74LVCE1G07FZ4-7 NLX3G16DMUTCG NLX2G06AMUTCG NLVVHC1G50DFT2G LE87100NQC LE87290YQC LE87290YQCT LE87511NQC LE87511NQCT LE87557NQCT LE87557NQCT LE87614MQC LE87614MQCT 74AUP1G125FW5-7 NLU2G16CMUTCG MC74LCX244MN2TWG NL17SG126DFT2G