## Low-Power, High-Performance Octal Ultrasound Transceiver with Integrated AFE, Pulser, T/R Switch, and CWD Beamformer #### **General Description** The MAX2082 is the world's first fully-integrated octal ultrasound transceiver. The device is optimized for high-channel-count, high-performance portable and cart-based ultrasound systems. The easy-to-use transceiver allows the user to achieve high-end 2D and Doppler imaging capability using substantially less space and power. The transceiver transmitters are high-performance, 3-level 2A pulsers capable of generating high-voltage pulses up to $\pm 105$ V. The highly compact receiver with T/R switch, LNA, input coupling and feedback capacitors, variable gain amplifier (VGA), anti-aliasing filter (AAF), analog-to-digital converter (ADC), and digital highpass filter (HPF) achieves an ultra-low noise figure with $R_S = R_{IN} = 200\Omega$ at a very low 131mW per-channel power dissipation at 50Msps. The receive channel has been optimized for second harmonic imaging with -66dBFS second harmonic distortion performance at $f_{RF} = 5 MHz$ over the full gain range. The full receive channel exhibits an exceptional 76dBFS SNR at 5MHz with a 2MHz bandwidth. Separate mixers for each channel are made available for optimal CWD sensitivity yielding an impressive 149dBc/Hz dynamic range per channel at 1kHz offset from the 1.25MHz carrier. The MAX2082 octal ultrasound front-end is available in a small 10mm x 23mm CSBGA package and is specified over a 0°C to +70°C temperature range. #### **Benefits and Features** - Minimizes PCB Area and Design Cost - 8 Full Channels of HV Pulser, T/R-Switch, LNA Input and Feedback Coupling Caps, LNA, VGA, AAF, CWD Mixers, 12-Bit ADC, and Digital HPF in a Small 10mm x 23mm CSBGA Package - Integrated HV Pulser for Simpler System Design - High-Voltage 3 Level Pulsers (Up to ±105V) with Active Return to Zero and Internal Power-Supply Drivers for Reduced External Components - Programmable Pulser Current Capability from 0.5A to 2A for Reduced Power Consumption in Lower Voltage Transmit Modes Like CWD - Extremely Low Propagation Delay Pulsers (18ns) with Excellent Rise and Fall Matching for Excellent THD2 Performance (-43dBc at 5MHz) - Integrated High-Performance Receiver Improves System Sensitivity - Ultra-Low Full-Channel Receiver Noise Figure of 2.8dB at R<sub>IN</sub> = R<sub>S</sub> = 200Ω (Without T/R Switch) - High Dynamic Range Receiver with 76dBFS SNR at f<sub>IN</sub> = 5MHz and 2MHz Bandwidth - Ultra-Low Power Receiver (131mW Per Channel) #### **Applications** Ultrasound Imaging Ordering Information appears at end of data sheet. ### **Typical Application Circuit** ## Low-Power, High-Performance Octal Ultrasound Transceiver with Integrated AFE, Pulser, T/R Switch, and CWD Beamformer #### **TABLE OF CONTENTS** | General Description | 1 | |------------------------------------------------------------------|----| | Benefits and Features | 1 | | Applications | 1 | | Typical Application Circuit | 2 | | Absolute Maximum Ratings | 8 | | Package Thermal Characteristics | 8 | | Octal Ultrasound Front-End Specifications | 8 | | DC Electrical Characteristics—T/R Switch and Transmitter | 8 | | AC Electrical Characteristics—T/R Switch and Transmitter | 15 | | DC Electrical Characteristics—LNA, VGA, ADC (CWD Beamformer Off) | 17 | | AC Electrical Characteristics—VGA MODE (CWD Beamformer Off) | 18 | | DC Electrical Characteristics—CWD MODE (VGA, AAF, and ADC Off) | 21 | | AC Electrical Characteristics—CWD MODE (VGA, AAF, and ADC Off) | 22 | | Electrical Characteristics——AFE Clock and Timing | 24 | | Timing Diagrams | 26 | | Typical Operating Characteristics | 31 | | Bump Configuration | 37 | | Bump Description | 38 | | Functional Diagram | 42 | | Detailed Description | 43 | | Transmit Pulser | 43 | | Modes of Operation | 43 | | Shutdown Mode (TMODE0, TMODE1 = 00) | 43 | | Octal 3 Level Mode (TMODE0, TMODE1 = 10) | 43 | | Disable Transmit Mode (TMODE0, TMODE1 = 11) | 43 | | Current Capability Selection | 43 | | Sync Feature | 44 | | T/R Switch and Control | 44 | | Grass Clipping Diodes | 44 | | Active Damp Circuit | 45 | | Independent (Floating) Power-Supply Enable (TEN) | 45 | | Thermal Protection | 45 | | Analog Front End (AFE) | 45 | | Modes of Operation | 45 | | Low-Noise Amplifier (LNA) | 45 | | Variable-Gain Amplifier (VGA) | 45 | | Overload Recovery | 46 | | Octal Continuous Ways (CW) Miyer | 16 | ## Low-Power, High-Performance Octal Ultrasound Transceiver with Integrated AFE, Pulser, T/R Switch, and CWD Beamformer | | TABLE OF CONTENTS (continued) | | |---|-----------------------------------------------------------|------| | | CW Mixer Output Summation | 46 | | | LO Phase Select | 46 | | | VGA and CW Mixer Operation | 46 | | | External Voltage Reference | 46 | | | ADC Clock Input | 46 | | | Power-Down and Low-Power Mode | 48 | | | Programmable, Digital Highpass 2-Pole Filter | 48 | | | Digital Highpass Filter Characteristics | 48 | | | System Timing Requirements | 54 | | | Clock Output (CLKOUT+, CLKOUT-) | 54 | | | Frame-Alignment Output (FRAME+, FRAME-) | 55 | | | Serial-Output Data (OUT_+, OUT) | 55 | | | Differential LVDS Digital Outputs | 55 | | | Output Driver Level Tests | 56 | | | Data Output Test Patterns | 56 | | | Power Management | 56 | | | Power-On and Reset | 56 | | | Power-Down and Low-Power (Nap) Mode and Channel Selection | 56 | | | 3-Wire Serial Peripheral Interface (SPI) | 57 | | | SPI Communication Format | 57 | | | Output Clock Phase | 57 | | | Custom Test Pattern | 61 | | | Clock Input Termination | 64 | | | CW Doppler Mode Control | 67 | | | Soft Reset | 68 | | | AFE Programming and Data Transfer | 68 | | | CWD Beamformer Programming and Clocking | 68 | | A | pplications Information | . 69 | | | Layout Concerns | 69 | | | Power-Supply Sequencing | 69 | | 0 | rdering Information | . 70 | | С | hip Information | . 70 | | P | ackage Information | . 70 | | Ь | ovision History | 71 | ## Low-Power, High-Performance Octal Ultrasound Transceiver with Integrated AFE, Pulser, T/R Switch, and CWD Beamformer #### **LIST OF FIGURES** | Figure 1. CWD LOON LO Turn-On/Turn-Off Setup Time | 26 | |-----------------------------------------------------------------------------------|----| | Figure 2. HV Burst Test (Three Levels) | 26 | | Figure 3. Propagation Delay Timing | 27 | | Figure 4. Output Rise/Fall Timing | 27 | | Figure 5. T/R Switch Turn-On/Off Tlme | 28 | | Figure 6. Bandwidth | 29 | | Figure 7. Jitter Timing | 30 | | Figure 8. Simplified Clock Input Schematic | 45 | | Figure 9. CWD Analog Front-End Beamformer Simplified Block Diagram | 47 | | Figure 10. CWD Output Beamforming Example | 47 | | Figure 11. Simplified Clock Input Schematic | 48 | | Figure 12. Two-Stage Digital Highpass Filter with 1-Stage Multiplier | 49 | | Figure 13. Digital HPF Magnitude Frequency Response (1 Stage) | 51 | | Figure 15. Digital HPF Phase Response (1 Stage) | 51 | | Figure 14. Digital HPF Magnitude Frequency Response (1 Stage) at Corner Frequency | 51 | | Figure 16. Digital HPF Group-Delay Frequency Response (1 Stage) | | | Figure 17. Digital HPF Impulse-Time Response (1 Stage) | 52 | | Figure 19. Digital HPF Magnitude Frequency Response (2 Stage) | 52 | | Figure 18. Digital HPF Impulse-Time Response Detailed Plot (1 Stage) | 52 | | Figure 20. Digital HPF Magnitude Frequency Response (2 Stage) at Corner Frequency | 52 | | Figure 21. Digital HPF Phase Response (2 Stage) | 53 | | Figure 23. Digital HPF Impulse-Time Response (2 Stage) | 53 | | Figure 22. Digital HPF Group-Delay Frequency Response (2 Stage) | 53 | | Figure 24. Digital HPF Impulse-Time Response Detailed Plot (2 Stage) | 53 | | Figure 25. Digital HPF Gain vs. Filter Coefficient | 54 | | Figure 26. ADC Timing (Overall) | 54 | | Figure 27. ADC Timing (Detail) | 55 | | Figure 28. Serial Output Detailed Timing Diagram | 55 | | Figure 29. SPI Timing Diagram | 58 | | Figure 30. Output Clock Phase | 61 | | Figure 31. Ultrasound-Specific IMD3 | 69 | ## Low-Power, High-Performance Octal Ultrasound Transceiver with Integrated AFE, Pulser, T/R Switch, and CWD Beamformer | LIST OF TABLES | | |---------------------------------------------------------------------------------------|----| | Table 1. Transmit Pulser Operating Modes and Truth Table | 44 | | Table 2. Transmit Pulser Output Current | 44 | | Table 3. Digital Filter Cutoff-Frequency Setting | 49 | | Table 4. Gain-Compensation Settings for Different Filter Cutoff-Frequency Settings | 50 | | Table 5. User-Programmable ADC Control Registers | 59 | | Table 6. PLL Sampling Rate and Power Management (00h) | 59 | | Table 7. PLL Frequency-Control Settings (00h[6:4]) | 59 | | Table 8. Power-Management Programming | 60 | | Table 9. Output Data Format and Test Pattern/Digital HPF Select (01h) | 60 | | Table 10. LVDS Output Data Format Programming (01h[1:0]) | 61 | | Table 11. Test Pattern Programming and Digital Highpass Filter Selection | 61 | | Table 12. Pseudorandom Data Test Pattern | 62 | | Table 13. LVDS Output Driver Level (02h) | 62 | | Table 14. Test Data (OUT_) Level Programming | 62 | | Table 15. Test CLKOUT_ Level Programming | 62 | | Table 16. Test FRAME Level Programming | 62 | | Table 17. LVDS Output Common-Mode Voltage Adjustment | 62 | | Table 18. LVDS Output Driver Management (03h) | 63 | | Table 19. LVDS Output Drive Current Configuration | 63 | | Table 20. LVDS Output Driver Internal Termination Configuration | 63 | | Table 21. CLKIN Termination Control (04h) | 63 | | Table 22. Channel Power Management: SHDN0 (05h) | 64 | | Table 23. Channel Power Management: SHDN1 (06h) | 64 | | Table 24. Digital Highpass Filter Control Coefficients (07h; If TEST_DATA 01[4]) = 0) | 64 | | Table 25. Digital Highpass Filter Configuration | 64 | | Table 26. Custom Test Pattern 1 (07h; If TEST_DATA 01[4]) = 1) | 64 | | Table 27. Digital Highpass Filter Attenuation (08h; If TEST_DATA 01[4]) = 0) | 65 | | Table 28. Digital Highpass Filter Attenuation | 65 | | Table 29. Custom Test Pattern 2 (08h; If TEST_DATA 01[4]) = 1) | 65 | | Table 30. Custom Test Pattern 3 (09h) | 65 | www.maximintegrated.com Maxim Integrated | 6 Table 31. AFE Settings (0Ah)..... ## Low-Power, High-Performance Octal Ultrasound Transceiver with Integrated AFE, Pulser, T/R Switch, and CWD Beamformer | LIST OF TABLES (continued) | | |----------------------------------------------------|----| | Table 32. AFE Input Impedance and LNA Gain Control | 65 | | Table 33. AFE AAF Filter Bandwidth Control | 66 | | Table 34. CWD Power Mode | 66 | | Table 35. VGA Output Clamp Control | 66 | | Table 36. CW Beamformer 1 (0Bh) | 66 | | Table 37. CW Beamformer 2 (0Ch) | 66 | | Table 38. CW Beamformer 3 (0Dh) | 66 | | Table 39. CW Beamformer 4 (0Eh) | 66 | | Table 40. CW Beamformer 5 (0Fh) | 67 | | Table 41. Phase Rotation Bit Weight | 67 | | Table 42. Phase Rotation Summary | 67 | | Table 43. Special Function Register (10h) | 67 | | Table 44. Status Byte (Reads from 10h) | 68 | #### **Absolute Maximum Ratings** | V <sub>CC5</sub> , V <sub>CC3</sub> to GND | 0.3V to +5.5V | |--------------------------------------------|------------------------------| | AVDD, OVDD to GND | | | V <sub>CC5</sub> - V <sub>CC3</sub> to GND | > -0.3V | | V <sub>REF</sub> , GC+/- to GND | 0.3 to $(V_{CC3} + 0.3V)$ | | CI+/-, CQ+/- to GND | 0.3V to +13V | | AG, LO+/- to GND | 0.3 to $(V_{CC5} + 0.3V)$ | | INB_ Current | ±20mA DC | | REFIO, CLKIN+/-, LOON to GND | 0.3V to the lower of | | | $(V_{AVDD} + 0.3V)$ and 2.1V | | OUT+/-, SDIO, SCLK, CS, CLKOU | JT+/-, FRAME+/-, SHDN, | | CWD to GND -0.3V to the lower of | $(V_{OVDD} + 0.3V)$ and 2.1V | | TVDD, TVCC to GND | | | TVEE to GND | 5.6V to +0.3V | | TVNNA, TVNNB to GND | 110V to +0.3V | | TVPPA, TVPPB to GND | | | TR_ Output Voltage Range | $V_{TVNN}$ to $V_{TVPP}$ | | | | | TINP_, TINN_, TCC_, TSYNC, TEN, | | |-------------------------------------------------------|---------------------------------| | THP to GND | 0.3V to +5.6V | | TMODE_, TCLK+, TCLK-, to GND0.3V | to $(V_{TVCC} + 0.3V)$ | | TVGPA, TVGPB to GNDma | $ax[(V_{TVPP} - 5.6V)]$ | | $(V_{TVEE} + 0.6V)]$ | to $(V_{TVPP} + 0.3V)$ | | TVGNA, TVGNB to GND(V <sub>TV</sub> | $(NN - 0.3\overline{V})$ to min | | | ), (V <sub>TVNN</sub> + 5.6V)] | | TVPP, TVNN, CI+/-, CQ+/-, V <sub>CC5</sub> , TVCC, T | VEE, TVDD, V <sub>CC3</sub> , | | AVDD/OVDD, V <sub>REF</sub> , analog and digital of | ontrol signals must | | be applied in this order | | | Continuous Current (INGP_, INGN_) | ±100mA | | Continuous Power Dissipation ( $T_A = +70^{\circ}C$ ) | | | CSBGA (derate 28.6mW/°C above +70°C) | ' | | Operating Ambient Temperature Range (Not | e 1)0°C to +70°C | | Junction Temperature | | | Storage Temperature Range | | | Soldering Temperature (reflow) | +260°C | Note 1: T<sub>C</sub> is the temperature on the bump of the package. T<sub>A</sub> is the ambient temperature of the device and PCB. #### **Package Thermal Characteristics (Note 2)** Junction-to-Ambient Thermal Resistance ( $\theta_{JA}$ ).......23°C/W Junction-to-Case Thermal Resistance ( $\theta_{JC}$ )..........5.2°C/W Note 2: Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to www.maximintegrated.com/thermal-tutorial. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ## Octal Ultrasound Front-End Specifications DC Electrical Characteristics—T/R Switch and Transmitter $(V_{REF}=2.5V,V_{CC3}=3.13V\ to\ 3.47V,V_{CC5}=4.5V\ to\ 5.25V,V_{AVDD}=V_{OVDD}=1.7V\ to\ 1.9V,V_{TVDD}=3V,V_{TVCC}=5V,V_{TVEE}=-5V,V_{TVNN}=-100V,V_{TVPP}=100V,V_{GND}=0V,SHDN=0,R_{IN}=200\Omega,high\ LNA\ gain.\ T_A=0°C\ to\ +70°C.$ Connect C = 1 $\mu$ F between TVPP\_ to TVGP\_ and TVNN\_ to TVGN\_, TEN = 0. Typical values are at $V_{CC3}=3.3V,V_{CC5}=4.75V,V_{AVDD}=1.8V,V_{OVDD}=1.8V,V_{AVDD}=1.8V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V,V_{CC5}=4.75V$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | | | |----------------------------------------------------------------|---------------------|------------------------------------------------------------------|------|-----|------|-------|--|--|--| | POWER SUPPLIES (TVDD, TVCC, TVEE, TVPP_, TVNN_) | | | | | | | | | | | Logic Supply Voltage | V <sub>TVDD</sub> | | 1.7 | 3 | 5.25 | V | | | | | Positive Drive Supply Voltage | V <sub>TVCC</sub> | | 4.9 | 5 | 5.1 | V | | | | | Negative Drive Supply Voltage | V <sub>TVEE</sub> | | -5.1 | -5 | -4.9 | V | | | | | High-Side Supply Voltage | V <sub>TVPP</sub> _ | | 0 | | +105 | V | | | | | Low-Side Supply Voltage | V <sub>TVNN</sub> _ | | -105 | ' | 0 | V | | | | | External Floating Power-Supply Current from TV <sub>GN</sub> _ | I <sub>TVGN</sub> _ | TEN = high (Note 4), V <sub>TVGN</sub> - V <sub>TVNN</sub> = +5V | | 14 | | mA | | | | | External Floating Power-Supply Current from TV <sub>GP</sub> _ | I <sub>TVGP</sub> _ | TEN = high (Note 4) V <sub>TVPP</sub> - V <sub>TVGP</sub> = +5V | | 18 | | mA | | | | #### DC Electrical Characteristics—T/R Switch and Transmitter (continued) $(V_{REF}=2.5V,V_{CC3}=3.13V\ to\ 3.47V,V_{CC5}=4.5V\ to\ 5.25V,V_{AVDD}=V_{OVDD}=1.7V\ to\ 1.9V,V_{TVDD}=3V,V_{TVCC}=5V,V_{TVEE}=-5V,V_{TVNN}=-100V,V_{TVPP}=100V,V_{GND}=0V,SHDN=0,R_{IN}=200\Omega,high\ LNA\ gain.\ T_A=0°C\ to\ +70°C.\ Connect\ C=1\mu F\ between\ TVPP\_to\ TVGP\_and\ TVNN\_to\ TVGN\_,TEN=0.\ Typical\ values\ are\ at\ V_{CC3}=3.3V,V_{CC5}=4.75V,V_{AVDD}=1.8V,V_{OVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | | | |---------------------------------------------------------------|--------------------------------------------|-------------------------------------------------------------|--------------------------------|----------------------|--------------------------------|------------------|--|--|--| | LOGIC INPUTS/OUTPUTS (TINN_, TINP_, TMODE_, TSYNC, TCC_, TEN) | | | | | | | | | | | Low-Level Input Threshold | V <sub>IL</sub> | | | | 0.2 x<br>V <sub>TVDD</sub> | V | | | | | High-Level Input Threshold | V <sub>IH</sub> | | 0.8 x<br>V <sub>TVDD</sub> | | | V | | | | | Logic-Input Capacitance | C <sub>IN</sub> | | | 5 | | pF | | | | | Logic-Input Leakage<br>(All Inputs Except TEN) | I <sub>IN</sub> | V <sub>IN</sub> = 0V or V <sub>TVDD</sub> | -1 | 0 | +1 | μΑ | | | | | TEN Pulldown Resistance | R <sub>TEN</sub> | | 6.7 | 10 | 14 | kΩ | | | | | THP Low-Level Output Voltage | V <sub>OL</sub> | Pullup resistor to TVDD (R <sub>PULLUP</sub> = $1k\Omega$ ) | | | 0.1 x<br>V <sub>TVDD</sub> | V | | | | | CLOCK INPUTS (TCLK+, TCLK-) | —DIFFERENT | TAL MODE | | | | | | | | | Differential Clock Input Voltage<br>Range | V <sub>TCLKD</sub> | | 0.2 | | 2 | V <sub>P-P</sub> | | | | | Common-Mode Voltage | V <sub>TCLKCM</sub> | | | V <sub>TVCC</sub> /2 | | V | | | | | Common-Mode Voltage Range | V <sub>CL</sub> | | V <sub>TVCC</sub> /2<br>- 0.45 | | V <sub>TVCC</sub> /2<br>+ 0.45 | V | | | | | Innut Posistance | R <sub>TCLK+</sub> , | Differential | | 6.7 | | kΩ | | | | | Input Resistance | R <sub>TCLK</sub> | Common mode | | 21.5 | | kΩ | | | | | Input Capacitance | C <sub>TCLK+</sub> ,<br>C <sub>TCLK-</sub> | Capacitance to GND (each input) | | 5 | | pF | | | | | CLOCK INPUTS (TCLK+, TCLK-) | —SINGLE-EN | DED MODE (VTCLK- < 0.1V) | | | | | | | | | Low-Level Input | V <sub>IL</sub> | TCLK+ | | | 0.2 x<br>V <sub>TVDD</sub> | V | | | | | High-Level Input | V <sub>IH</sub> | TCLK+ | 0.8 x<br>V <sub>TVDD</sub> | | | V | | | | | Single-Ended Mode Selection<br>Threshold Low | V <sub>IL</sub> | TCLK- | | | 0.1 | V | | | | | Single-Ended Mode Selection<br>Threshold High | V <sub>IH</sub> | TCLK- | 1 | | | V | | | | | Input Capacitance (TCLK_) | C <sub>TCLK</sub> _ | | | 5 | | pF | | | | | Logic-Input Leakage (TCLK+) | I <sub>TCLK+</sub> | V <sub>TCLK+</sub> = 0V or V <sub>TVDD</sub> | -1 | 0 | +1 | μA | | | | | Pullup Current (TCLK-) | I <sub>TCLK</sub> - | V <sub>TCLK-</sub> = 0V | | 120 | 180 | μA | | | | #### DC Electrical Characteristics—T/R Switch and Transmitter (continued) $(V_{REF}=2.5V,V_{CC3}=3.13V\ to\ 3.47V,V_{CC5}=4.5V\ to\ 5.25V,V_{AVDD}=V_{OVDD}=1.7V\ to\ 1.9V,V_{TVDD}=3V,V_{TVCC}=5V,V_{TVEE}=-5V,V_{TVNN}=-100V,V_{TVPP}=100V,V_{GND}=0V,SHDN=0,R_{IN}=200\Omega,high\ LNA\ gain.\ T_A=0°C\ to\ +70°C.\ Connect\ C=1\mu F\ between\ TVPP\_to\ TVGP\_and\ TVNN\_to\ TVGN\_,TEN=0.\ Typical\ values\ are\ at\ V_{CC3}=3.3V,V_{CC5}=4.75V,V_{AVDD}=1.8V,V_{OVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8$ | PARAMETER | SYMBOL | CONDI | TIONS | MIN | TYP | MAX | UNITS | |-------------------------------------------------------|-----------------------------------|-------------------------------------|----------------------------------------------------|-----|------|------|---------------------| | SUPPLY CURRENT—SHUTDOWN | MODE (TMC | DE0 = Low, TMOD | E1 = Low) | | | | | | TVDD Supply Current | I <sub>TVDD</sub> | All inputs connected TVDD | All inputs connected to GND or TVDD | | | 3 | μА | | TVCC Supply Current | I <sub>TVCC</sub> | All inputs connecte TVDD | ed to GND or | | | 22 | μА | | TVEE Supply Current | I <sub>TVEE</sub> | All inputs connecte | ed to GND or | | | 13 | μА | | TVPP_ Supply Current | I <sub>TVPP</sub> _ | All inputs connecte | ed to GND or | | | 10 | μА | | TVNN_ Supply Current | I <sub>TVNN</sub> _ | All inputs connected TVDD | ed to GND or | | | 10 | μА | | SUPPLY CURRENT—DISABLE M | ODE (TMODE | 0 = High, TMODE1 | = High) | | | | | | T/DD 0 and 0 and | Supply Current I <sub>TVDDO</sub> | All inputs connected to | 1 - | | 1.7 | 3 | - uA | | TVBB Guppiy Guiteit | ITVDDQ | GND or TVDD | Differential clock mode, V <sub>TCLKD</sub> = 0.2V | | 110 | 190 | <b>⊢</b> μ <b>Α</b> | | T)/FF 0 | | TINN_ = TINP_ = | GND | | 0.27 | 0.4 | | | TVEE Supply Current | ITVEEQ | TINN_ = TINP_ = | V <sub>TVDD</sub> | | 9.9 | 13.3 | mA | | TVCC Supply Current | l= | TINN_ = TINP_ = | GND | | 0.5 | 0.75 | mA | | 1 VCC Supply Current | ITVCCQ | TINN_ = TINP_ = | V <sub>TVDD</sub> | | 10.1 | 13.6 | IIIA | | TVCC Supply Current Increase in Clocked Mode | ΔI <sub>TVCC</sub> | Differential clock r | node | | 3.5 | 5 | mA | | TVNN_Total Supply Current (Quiescent Mode) | I <sub>TVNNQ</sub> _ | All inputs connected to GND or TVDD | | | 200 | 305 | μА | | TVPP_Total Supply Current (Quiescent Mode) | I <sub>TVPPQ</sub> _ | All inputs connected to GND or TVDD | | | 220 | 340 | μА | | Total Power Dissipation per<br>Channel (Disable Mode) | P <sub>PDIS1</sub> | | T/R switch off, damp off (transparent mode) | | 5.7 | | mW | | Chamile (Disable Mode) | P <sub>PDIS2</sub> | TINN_ = TINP_ = V <sub>TVDD</sub> | | | 17.8 | | 1 | #### DC Electrical Characteristics—T/R Switch and Transmitter (continued) $(V_{REF}=2.5V,V_{CC3}=3.13V\ to\ 3.47V,V_{CC5}=4.5V\ to\ 5.25V,V_{AVDD}=V_{OVDD}=1.7V\ to\ 1.9V,V_{TVDD}=3V,V_{TVCC}=5V,V_{TVEE}=-5V,V_{TVNN}=-100V,V_{TVPP}=100V,V_{GND}=0V,SHDN=0,R_{IN}=200\Omega,high\ LNA\ gain.\ T_A=0°C\ to\ +70°C.\ Connect\ C=1\mu F\ between\ TVPP\_to\ TVGP\_and\ TVNN\_to\ TVGN\_,TEN=0.\ Typical\ values\ are\ at\ V_{CC3}=3.3V,V_{CC5}=4.75V,V_{AVDD}=1.8V,V_{OVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8$ | PARAMETER | SYMBOL | CONDITIONS | | MIN | TYP | MAX | UNITS | |----------------------------------------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|-----------|------|------|-------------| | SUPPLY CURRENT—OCTAL THR | EE-LEVEL MO | ODE, NO LOAD (TM | IODE0 = High, TM | ODE1 = Lo | w) | | | | TVDD Supply Current (Quiescent Mode) | ply Current (Quiescent | All inputs clock mode | Transparent or single-ended clock mode | | 1.7 | 3 | | | | ITVDD | | Differential clock mode, V <sub>TCLKD</sub> = 0.2V | | 110 | 190 | <b>-</b> μΑ | | TVEE Supply Current (Quiescent | | TINN_ = TINP_ = | GND | | 0.27 | 0.4 | A | | Mode) | ITVEEQ | TINN_ = TINP_ = | V <sub>TVDD</sub> | | 9.9 | 13.3 | mA mA | | TVCC Supply Current (Quiescent | I <sub>TVCCQ</sub> | TINN_ = TINP_ = | GND | | 0.5 | 0.75 | mA | | Mode) | | TINN_ = TINP_ = V <sub>TVDD</sub> | | | 10.1 | 13.6 | 1 | | TVCC Supply Current Increase in Clocked Mode | ΔI <sub>TVCC</sub> | Differential clock n | node | | 3.5 | 5 | mA | | TVNN_Total Supply Current (Quiescent Mode) | I <sub>TVNNQ</sub> _ | All inputs connected TVDD | | 200 | 305 | μА | | | TVPP_ Total Supply Current (Quiescent Mode) | I <sub>TVPPQ</sub> _ | All inputs connected to GND or TVDD | | | 220 | 340 | μА | | Total Power Dissipation per | P <sub>PDIS1</sub> | T/R switch off, damp off (transparent mode) | | | 5.7 | | | | Channel (Quiescent Mode) | P <sub>PDIS2</sub> | TINN_ = TINP_ = 1 (transparent mode | | | 17.8 | | mW | | TI/DDO 1 0 | I <sub>TVDD1</sub> | CW Doppler (Note or single-ended cle | | | 2.2 | 3.3 | mA | | TVDD Supply Current | I <sub>TVDD2</sub> | B mode (Note 6), transparent or single-ended clock mode, Figure 2 | | | 10 | 20 | μА | | TVEE Supply Current | I <sub>TVEE1</sub> (No | 8 channels switchi<br>(Note 5), TCC0 = I<br>TCC1 = high | | | 65 | 92 | | | | I <sub>TVEE2</sub> | 8 channels switchi<br>(Note 6), Figure 2,<br>TCC1 = low | | | 10.3 | 15.2 | ⊣ mA | #### DC Electrical Characteristics—T/R Switch and Transmitter (continued) $(V_{REF}=2.5V,V_{CC3}=3.13V\ to\ 3.47V,V_{CC5}=4.5V\ to\ 5.25V,V_{AVDD}=V_{OVDD}=1.7V\ to\ 1.9V,V_{TVDD}=3V,V_{TVCC}=5V,V_{TVEE}=-5V,V_{TVNN}=-100V,V_{TVPP}=100V,V_{GND}=0V,SHDN=0,R_{IN}=200\Omega,high\ LNA\ gain.\ T_A=0°C\ to\ +70°C.\ Connect\ C=1\mu F\ between\ TVPP\_to\ TVGP\_and\ TVNN\_to\ TVGN\_,TEN=0.\ Typical\ values\ are\ at\ V_{CC3}=3.3V,V_{CC5}=4.75V,V_{AVDD}=1.8V,V_{OVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8V,V_{CVDD}=1.8$ | PARAMETER | SYMBOL | CONDITIONS | MIN | MIN TYP MAX | | UNITS | | |----------------------------------------------------------------------------------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------|------------|-------------|------------------------|-------|--| | TVCC Supply Current | I <sub>TVTCC1</sub> | 8 channels switching, CW Doppler<br>(Note 5), TCC0 = high,<br>TCC1 = high | | 45 | 60 | m A | | | TVCC Supply Current | I <sub>TVCC2</sub> | 8 channels switching, B mode<br>(Note 6), Figure 2, TCC0 = low,<br>TCC1 = low | | 10.5 | 15.4 | - mA | | | TVDD Supply Current Increase in Clocked Mode | ΔI <sub>TVDD</sub> | Differential clock mode | | 1.8 | | mA | | | TVCC Supply Current Increase in Clocked Mode | ΔI <sub>TVCC</sub> | Differential clock mode | | 3.8 | | mA | | | TVNN_Supply Current | I <sub>TVNN1</sub> | 8 channels switching, CW Doppler (Note 5) TCC0 = high, TCC1 = high, R <sub>L</sub> = $1k\Omega$ , C <sub>L</sub> = $200pF$ | | 157 | 200 | | | | | I <sub>TVNN2</sub> | 8 channels switching, B mode (Note 7), Figure 2, TCC0 = low, TCC1 = low, $R_L = 1k\Omega$ , $C_L = 200pF$ | | 1.7 | 2.8 | mA | | | TVPP_Supply Current | I <sub>TVPP1</sub> | 8 channels switching, CW Doppler (Note 5) TCC0 = high, TCC1 = high, $R_L = 1k\Omega$ , $C_L = 200pF$ | | 186 | 230 | | | | | I <sub>TVPP2</sub> | 8 channels switching, B mode (Note 6), Figure 2, TCC0 = low, TCC1 = low, $R_L = 1k\Omega$ , $C_L = 200pF$ | | 2.7 | 4.5 | - mA | | | | PD <sub>CW</sub> | 1 channel switching, CW Doppler (Note 5) | | 285 | | | | | Power Dissipation per Channel (Octal Three-Level Mode) | PD <sub>PW</sub> | 1 channels switching, B mode (Note 6), Figure 2, TCC0 = low, TCC1 = low, $R_L = 1 k\Omega$ , $C_L = 200 pF$ | | 68 | | mW | | | SUPPLY CURRENT—OCTAL THR<br>V <sub>TVGP</sub> = +5V, V <sub>TVGN</sub> - V <sub>TVNN</sub> = | | ODE, NO LOAD (TMODE0 = High, TM | MODE1 = Lo | ow, TEN = | High, V <sub>TVP</sub> | - · | | | TVEE Supply Current (Quiescent Mode) | I <sub>TVEEQ</sub> _ | | | 25 | | μА | | | TVCC Supply Current (Quiescent Mode) | I <sub>TVCCQ</sub> _ | All inputs connected to GND | | 280 | | μА | | #### DC Electrical Characteristics—T/R Switch and Transmitter (continued) $(V_{REF}=2.5V,V_{CC3}=3.13V\ to\ 3.47V,V_{CC5}=4.5V\ to\ 5.25V,V_{AVDD}=V_{OVDD}=1.7V\ to\ 1.9V,V_{TVDD}=3V,V_{TVCC}=5V,V_{TVEE}=-5V,V_{TVNN}=-100V,V_{TVPP}=100V,V_{GND}=0V,SHDN=0,R_{IN}=200\Omega,high\ LNA\ gain.\ T_A=0°C\ to\ +70°C.\ Connect\ C=1\mu F\ between\ TVPP\_to\ TVGP\_and\ TVNN\_to\ TVGN\_,TEN=0.\ Typical\ values\ are\ at\ V_{CC3}=3.3V,V_{CC5}=4.75V,V_{AVDD}=1.8V,V_{OVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8$ | PARAMETER | SYMBOL | COND | ITIONS | MIN T | YP MAX | UNITS | |-----------------------------------------------------|----------------------|------------------------------|-----------------------------|-------|--------|-------| | TVNN_Supply Current (Quiescent Mode) | I <sub>TVNNQ</sub> _ | All inputs connec | ted to GND | 40 | | μA | | TVPP_Supply Current (Quiescent Mode) | I <sub>TVPPQ</sub> _ | All inputs connec | ted to GND | 40 | | μA | | OUTPUT STAGE | | | | | | | | | | | TCC0 = low,<br>TCC1 = low | 8.5 | | | | TVNNA TVNNB Connected Low-<br>Side Output Impedance | R <sub>OLS</sub> | I <sub>OUT</sub> _ = -50mA - | TCC0 = high,<br>TCC1 = low | 10 | | | | | | | TCC0 = low,<br>TCC1 = high | 13. | 5 | Ω | | | | | TCC0 = high,<br>TCC1 = high | 26 | 46 | | | TVPPA TVPPB Connected High- | R <sub>OHS</sub> | - 150mA | TCC0 = low,<br>TCC1 = low | 9 | | | | | | | TCC0 = high,<br>TCC1 = low | 10. | 5 | | | Side Output Impedance | | I <sub>OUT</sub> _ = +50mA | TCC0 = low,<br>TCC1 = high | 14. | 5 | Ω | | | | | TCC0 = high,<br>TCC1 = high | 27 | 52 | | | Clamp nFET Output Impedance | R <sub>ONG</sub> | I <sub>OUT</sub> _ = -50mA, | | 13. | 5 | Ω | | Clamp pFET Output Impedance | R <sub>OPG</sub> | I <sub>OUT</sub> _ = +50mA | | 13. | 5 | Ω | | Active Damp Output Impedance | R <sub>DAMP</sub> | Before grass-clip | ping diode | 500 | ) | Ω | | | | | TCC0 = low,<br>TCC1 = low | 2.0 | | | | TVNNA TVNNB Connected Low- | | \\\ - 400\\ | TCC0 = high,<br>TCC1 = low | 1.5 | | _ | | Side Output Current | l <sub>OLS</sub> | V <sub>DS</sub> = 100V | TCC0 = low,<br>TCC1 = high | 1.0 | | A | | | | | TCC0 = high,<br>TCC1 = high | 0.5 | | | #### DC Electrical Characteristics—T/R Switch and Transmitter (continued) $(V_{REF}=2.5V,V_{CC3}=3.13V\ to\ 3.47V,V_{CC5}=4.5V\ to\ 5.25V,V_{AVDD}=V_{OVDD}=1.7V\ to\ 1.9V,V_{TVDD}=3V,V_{TVCC}=5V,V_{TVEE}=-5V,V_{TVNN}=-100V,V_{TVPP}=100V,V_{GND}=0V,SHDN=0,R_{IN}=200\Omega,high\ LNA\ gain.\ T_A=0°C\ to\ +70°C.\ Connect\ C=1\mu F\ between\ TVPP\_to\ TVGP\_and\ TVNN\_to\ TVGN\_,TEN=0.\ Typical\ values\ are\ at\ V_{CC3}=3.3V,V_{CC5}=4.75V,V_{AVDD}=1.8V,V_{OVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8$ | PARAMETER | SYMBOL | CONDITIONS | | MIN | TYP | MAX | UNITS | | |-----------------------------------------------------------------|-------------------|------------------------------------------------|-----------------------------------|-----|------|-----|-------|--| | | | | TCC0 = low,<br>TCC1 = low | | 2.0 | | | | | TVPPA TVPPB Connected High- | 1 | V <sub>DS</sub> = 100V | TCC0 = high,<br>TCC1 = low | | 1.5 | | A | | | Side Output Current | IOHS | V <sub>DS</sub> - 100V | TCC0 = low,<br>TCC1 = high | | 1.0 | | | | | | | | TCC0 = high,<br>TCC1 = high | | 0.5 | | | | | GND-Connected nFET Output<br>Current | l <sub>ONG</sub> | V <sub>DS</sub> = 100V | | | 1 | | А | | | GND-Connected pFET Output<br>Current | lopg | V <sub>DS</sub> = 100V | | | 1 | | А | | | Diode Voltage Drop (Blocking<br>Diode and Grass-Clipping Diode) | V <sub>DROP</sub> | I <sub>OUT</sub> _ = ±50mA | | | 1.7 | | V | | | Grass-Clipping Diode Reverse<br>Capacitance | C <sub>REV</sub> | | | | 2.5 | | pF | | | TR_ Equivalent Large-Signal Shunt Capacitance | C <sub>HS</sub> | 200V <sub>P-P</sub> signal | | | 80 | | pF | | | T/R Switch On-Impedance | R <sub>ON</sub> | f = 5MHz,V <sub>TR</sub> = | 0V | | 11.5 | | Ω | | | T/R Switch Off-Impedance | R <sub>OFF</sub> | | | | 1 | | ΜΩ | | | T/R Switch Output Offset | TR <sub>OFF</sub> | INB_, TR_ uncor<br>+5V, V <sub>TVEE</sub> = -5 | nnected, V <sub>TVCC</sub> =<br>V | -40 | | +40 | mV | | | THERMAL SHUTDOWN | | | | | | | | | | Thermal-Shutdown Threshold | t <sub>SDN</sub> | Temperature risi | ng | | +145 | | С | | | Thermal-Shutdown Hysteresis | t <sub>HYS</sub> | | | | 20 | | С | | #### AC Electrical Characteristics—T/R Switch and Transmitter $(V_{REF}=2.5V,V_{CC3}=3.13V\ to\ 3.47V,V_{CC5}=4.5V\ to\ 5.25V,V_{AVDD}=V_{OVDD}=1.7V\ to\ 1.9V,V_{TVDD}=3V,V_{TVCC}=5V,V_{TVEE}=-5V,V_{TVNN}=-100V,V_{TVPP}=100V,V_{GND}=0V,SHDN=0,R_{IN}=200\Omega,\ high\ LNA\ gain.\ T_A=0°C\ to\ +70°C.\ Connect\ C=1\mu F\ between\ TVPP\_to\ TVGP\_and\ TVNN\_to\ TVGN\_,\ TEN=0,\ TCC0=0,\ TCC1=0,\ RL=1k\Omega,\ C_L=200pF,\ unless\ otherwise\ noted.\ Typical\ values\ are\ at\ V_{CC3}=3.3V,V_{CC5}=4.75V,V_{AVDD}=1.8V,V_{OVDD}=1.8V,T_A=+25°C,\ unless\ otherwise\ noted.)$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------------------------------------------------------------------------------|-----|------|-----|-------| | Logic Input to Output Rise<br>Propagation Delay | <sup>t</sup> PLH | From 50% TINP_/TINN_<br>(transparent mode) to 10% OUT_<br>transition swing, Figure 3 | | 18 | | ns | | Logic Input to Output Fall<br>Propagation Delay | <sup>t</sup> PHL | From 50% TINP_/TINN_<br>(transparent mode) to 10% OUT_<br>transition swing, Figure 3 | | 18 | | ns | | Logic Input to Output Rise to GND Propagation Delay | t <sub>PL0</sub> | From 50% TINP_/TINN_<br>(transparent mode) to 10% OUT_<br>transition swing, Figure 3 | | 18 | | ns | | Logic Input to Output Fall to GND Propagation Delay | t <sub>PH0</sub> | From 50% TINP_/TINN_<br>(transparent mode) to 10% OUT_<br>transition swing, Figure 3 | | 18 | | ns | | TR_ Fall Time (V <sub>TVPPA</sub> to V <sub>TVNNA</sub> , V <sub>TVPPB</sub> to V <sub>TVNNB</sub> ) | t <sub>FPN</sub> | Figure 4 | | 30 | | ns | | TR_ Rise Time ( $V_{TVNNA}$ to $V_{TVPPA}$ , $V_{TVNNB}$ to $V_{TVPPB}$ ) | t <sub>RNP</sub> | Figure 4 | | 30 | | ns | | TR_ Rise Time (GND to $V_{TVPPA}$ , GND to $V_{TVPPB}$ ) | t <sub>R0P</sub> | Figure 4 | | 15 | | ns | | TR_ Fall Time (GND to $V_{TVNNA}$ , GND to $V_{TVNNB}$ ) | t <sub>FON</sub> | Figure 4 | | 15 | | ns | | $ \begin{array}{l} {\sf TR\_Rise\ Time\ (V_{\sf TVNNA}\ to\ GND)} \\ {\sf V_{\sf TVNNB}\ to\ GND)} \end{array} $ | t <sub>RN0</sub> | Figure 4 | | 21 | | ns | | $\begin{array}{c} \text{TR\_Fall Time (V}_{\text{TVPPA}} \text{ to GND}, \\ \text{V}_{\text{TVPPB}} \text{ to GND)} \end{array}$ | t <sub>FP0</sub> | Figure 4 | | 21 | | ns | | T/R Switch Turn-On Time | tontrsw | Figure 5 | | 0.65 | 1.2 | μs | | T/R Switch Turn-Off Time | tofftrsw | Figure 5 (Note 8) | | 0.02 | 0.1 | μs | | Output Enable Time (Shutdown Mode to Normal Operation) | t <sub>EN1</sub> | | | | 100 | μs | | Output Disable Time (Normal Operation to Shutdown Mode) | t <sub>DIS1</sub> | | | | 10 | μs | | Output Enable Time (Transmit Disable Mode to Normal Operation) | t <sub>EN2</sub> | | | | 52 | ns | | Output Disable Time (Normal Operation to Transmit Disable Mode) | t <sub>DIS2</sub> | | | | 65 | ns | #### **AC Electrical Characteristics—T/R Switch and Transmitter (continued)** $(V_{REF}=2.5V,V_{CC3}=3.13V\ to\ 3.47V,V_{CC5}=4.5V\ to\ 5.25V,V_{AVDD}=V_{OVDD}=1.7V\ to\ 1.9V,V_{TVDD}=3V,V_{TVCC}=5V,V_{TVEE}=-5V,V_{TVNN}=-100V,V_{TVPP}=100V,V_{GND}=0V,SHDN=0,R_{IN}=200\Omega,high\ LNA\ gain.\ T_A=0°C\ to\ +70°C.\ Connect\ C=1\mu F\ between\ TVPP\_to\ TVGP\_and\ TVNN\_to\ TVGN\_,TEN=0.\ Typical\ values\ are\ at\ V_{CC3}=3.3V,V_{CC5}=4.75V,V_{AVDD}=1.8V,V_{OVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8V,V_{TVDD}=1.8$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------------------------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|-------| | Output Enable Time (Normal Operation to Sync Mode) | t <sub>EN3</sub> | | | | 4 | μs | | Output Disable Time (Sync Mode to Normal Operation) | t <sub>DIS3</sub> | | | | 500 | ns | | TCLK_ Frequency | fTCLK_ | V <sub>TVDD</sub> = 2.5V | | | 200 | MHz | | Input Setup Time (TINN_, TINP_) | t <sub>SETUP</sub> | V <sub>TVDD</sub> = 2.5V | | | 2 | ns | | Input Hold Time (TINN_, TINP_) | tHOLD | V <sub>TVDD</sub> = 2.5V | | | 0.8 | ns | | Second-Harmonic Distortion (Low Voltage) | THD2LV | $f_{OUT}$ = 5MHz, $V_{TVPPA}$ = - $V_{TVNNA}$ = +5 $\overline{V}$ , $V_{TVPPB}$ = - $V_{TVNNB}$ = +5 $V$ , square wave (all modes) | | -40 | | dBc | | Second-Harmonic Distortion (High Voltage) | THD2HV | f <sub>OUT</sub> = 5MHz, V <sub>TVPPA</sub> = -V <sub>TVNNA</sub><br>= +100V, V <sub>TVPPB</sub> = -V <sub>TVNNB</sub> =<br>+100V, square wave (all modes) | | -43 | | dBc | | Pulse Cancellation | PC1 | f <sub>OUT</sub> = 5MHz, V <sub>TVPPA</sub> = -V <sub>TVNNA</sub><br>= +100V, V <sub>TVPPB</sub> = -V <sub>TVNNB</sub> =<br>+100V, 2 periods, all harmonics of<br>the summed signed with respect to<br>the carrier | | -40 | | dBc | | | PC2 | $f_{OUT} = 5MHz, V_{TVPPA} = -V_{TVNNA}$<br>= +100V, V <sub>TVPPB</sub> = -V <sub>TVNNB</sub> =<br>+100V, 2 periods, [(V <sub>0</sub> + V <sub>180</sub> ) <sub>RMS</sub> /<br>(2 x V <sub>0RMS</sub> )] <sub>db</sub> | | -40 | | | | Pulser Bandwidth | BW | V <sub>TVPPA</sub> = +60V, V <sub>TVNNA</sub> = -60V,<br>Figure 6 | | 20 | | MHz | | RMS Output Jitter | tj | f <sub>OUT</sub> = 5MHz, V <sub>TVPPA</sub> = -V <sub>TVNNA</sub><br>= +5V, V <sub>TVPPB</sub> = -V <sub>TVNNB</sub> =<br>+5V, both in clocked mode or<br>transparent mode, Figure 7 | | 6.25 | | ps | | T/R Switch Harmonic Distortion | THD <sub>TRSW</sub> | $R_{LOAD}$ = 200 $\Omega$ , $V_{SIGNAL}$ = 100m $V_{P-P}$ | | -50 | | dB | | T/R Switch Turn-On/Off Voltage<br>Spike | V <sub>SPIKE</sub> | $R_{LOAD}$ = 1k $\Omega$ at both sides of T/R switch | | 50 | | mV | | Crosstalk | СТ | f = 5MHz, adjacent channels, R <sub>IB</sub><br>= $200Ω$ | | -51 | | dB | #### DC Electrical Characteristics—LNA, VGA, ADC (CWD Beamformer Off) $(V_{REF} = 2.5V, V_{CC3} = 3.13V \ to \ 3.47V, V_{CC5} = 4.5V \ to \ 5.25V, V_{AVDD} = V_{OVDD} = 1.7V \ to \ 1.9V, V_{GND} = 0V, T_A = 0^{\circ}C \ to \ +70^{\circ}C, SHDN = 0, CWD = 0, LOON = 0, TMODE1 = 0, TMODE0 = 1, TCC1 = TCC0 = 0, THP = 1, TSYNC = 0, TEN = 0, TINP_ = TINN_ = 1, no TCLK_, f_{RF} = 5MHz, 50mV_{P-P}, ADC f_{CLK} = 50Msps, digital HPF set to 60/64, two poles, 15/16 digital gain, V_{GC+} - V_{GC-} = -3V (minimum gain), high LNA gain. Connect C = 1µF between TVPP_ to TVGP_ and TVNN_ to TVGN_. Typical values are at V_{TVDD} = 3.3V, V_{TVCC} = 5V, V_{TVEE} = -5V, V_{TVNN} = -100V, V_{TVPP} = 100V, V_{CC3} = 3.3V, V_{CC5} = 4.75V, V_{AVDD} = 1.8V, V_{OVDD} = 1.8V, V_{GC+} - V_{GC-} = 0V, T_A = +25^{\circ}C, unless otherwise noted.) (Note 3)$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------------------------------|---------------------|----------------------------------------------------------------------|-------|-------------|-------|-------| | 3.3V Supply Voltage | V <sub>CC3</sub> | V <sub>CC3</sub> pins | 3.13 | 3.3 | 3.47 | V | | 5V Supply Voltage | V <sub>CC5</sub> | V <sub>CC5</sub> pins | 4.5 | 4.75 | 5.25 | V | | 1.8V Supply Voltage | V <sub>TCC1.8</sub> | AVDD and OVDD pins | 1.7 | 1.8 | 1.9 | V | | External Reference Voltage<br>Range | V <sub>REF</sub> | (Note 9) | 2.475 | | 2.525 | V | | External Reference Current | | Total current into the V <sub>REF</sub> pin | | 5 | | μА | | 3V Supply Current Per Channel | I <sub>CC3</sub> | Total I divided by 8,<br>V <sub>GC+</sub> - V <sub>GC-</sub> = -0.4V | | 9.5 | 16 | mA | | 11V Supply Current Per Channel | I <sub>CC11</sub> | Total I divided by 8 | | 0 | | mA | | 5V Supply Current Per Channel | I <sub>CC5</sub> | Total I divided by 8 | | 6.4 | 9 | mA | | | | Total I divided by 8, AVDD + OVDD | | 32 | 37.9 | mA | | 1.8V Supply Current Per Channel | I <sub>TCC1.8</sub> | Total I divided by 8, AVDD | | 20 | 22.8 | mA | | | | Total I divided by 8, OVDD | | 12 | 15.1 | mA | | DC Power Per Channel | P_NM | V <sub>GC+</sub> - V <sub>GC-</sub> = -0.4V | | 131 | | mW | | Differential Analog Control Voltage Range | VGAIN_RANG | V <sub>GC+</sub> - V <sub>GC-</sub> | | ±3 | | V | | 5V Supply Nap Current | I_NP_5V_TOT | SHDN = 1, nap mode (all 8 channels) | | 30 | | mA | | 3V Supply Nap Current | I_NP_3V_TOT | SHDN = 1, nap mode (all 8 channels) | | 0.035 | | mA | | 1.8V Supply Nap Current | | SHDN = 1, nap mode (all 8 channels) | | 40 | | mA | | 5V Supply Power-Down Current | I_PD_5V_TOT | SHDN = 1, power-down mode (all 8 channels) | | 1 | | μA | | 3V Supply Power-Down Current | I_PD_3V_TOT | SHDN = 1, power-down mode (all 8 channels) | | 1 | | μA | | 1.8V Supply Power-Down Current | | SHDN = 1, power-down mode (all 8 channels) | | 0.38 | | mA | | Common-Mode Voltage for<br>Differential Analog Control | VGAIN_COMM | (V <sub>GC+</sub> - V <sub>GC-</sub> )/2 | | 1.65<br>±5% | | V | | Source/Sink Current for Gain<br>Control Pins | I_GC_ | Per pin | | ±1.6 | | μА | #### **AC Electrical Characteristics—VGA MODE (CWD Beamformer Off)** $(V_{REF} = 2.5V, V_{CC3} = 3.13V \ to \ 3.47V, V_{CC5} = 4.5V \ to \ 5.25V, V_{AVDD} = V_{OVDD} = 1.7V \ to \ 1.9V, T_A = 0^{\circ}C \ to \ +70^{\circ}C, V_{GND} = 0V, SHDN = 0, CWD = 0, LOON = 0, TMODE1 = 0, TMODE0 = 1, TCC1 = TCC0 = 0, THP = 1, TSYNC = 0, TEN = 0, TINP_ = TINN_ = 1, no TCLK_, f_{RF} = 5MHz, 50mV_{P-P}, ADC f_{CLK} = 50Msps, digital HPF set to 60/64, two poles, 15/16 digital gain, V_{GC+} - V_{GC-} = -3V \ (minimum gain), high LNA gain, Connect C = 1µF between TVPP_ to TVGP_ and TVNN_ to TVGN_. Typical values are at V_{TVDD} = 3.3V, V_{TVCC} = 5V, V_{TVEE} = -5V, V_{TVNN_} = -100V, V_{TVPP_} = 100V, V_{CC3} = 3.3V, V_{CC5} = 4.75V, V_{AVDD} = V_{OVDD} = 1.8V, V_{GC+} - V_{GC-} = 0V, T_A = +25^{\circ}C, unless otherwise noted.) (Note 3)$ | PARAMETER | SYMBOL | COI | NDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------|--------|------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-----|-----|-----|-------| | ADC Resolution | | | | | 12 | | Bits | | Minimum ADC Sample Rate | | | | | 25 | | Msps | | Maximum ADC Sample Rate | | | | 50 | | | Msps | | Mode-Select Response Time | | CWD stepped fr<br>within 10% | rom 0 to 1, DC stable | | 1 | | | | (Note 7) | | CWD stepped from 1 to 0, DC stable within 10% | | | 1 | | μs | | | | $50\Omega$ mode, f <sub>RF</sub> = 2MHz | | | 50 | | | | land bear descri | | 100Ω mode, f <sub>RF</sub> | = 2MHz | | 100 | | 0 | | Input Impedance | | 200Ω mode, f <sub>RF</sub> | = 2MHz | | 200 | | Ω | | | | 500Ω mode, f <sub>RF</sub> = 2MHz | | | 500 | | | | | | R <sub>S</sub> = R <sub>IN</sub> = 50Ω, V <sub>GC+</sub> - | Not including T/R switch | | 5.4 | | | | | | V <sub>GC-</sub> = +3V | With T/R switch | | 6.5 | | | | | 100 | R <sub>S</sub> = R <sub>IN</sub> = 100Ω, V <sub>GC+</sub> - | Not including T/R switch | | 3.9 | | | | | | V <sub>GC-</sub> = +3V | With T/R switch | | 5.0 | | | | Noise Figure (High LNA Gain) | | R <sub>S</sub> = R <sub>IN</sub> = 200Ω, V <sub>GC+</sub> - V <sub>GC-</sub> = +3V | Not including T/R switch | | 2.8 | | dB | | | | | With T/R switch | | 3.7 | | | | | | $R_S = R_{IN} =$ $500\Omega, V_{GC+}$ | Not including T/R switch | | 2.1 | | | | | | V <sub>GC-</sub> = +3V | With T/R switch | | 3.5 | | | | Noise Figure (Low LNA Gain) | | R <sub>S</sub> = R <sub>IN</sub> = 200Ω, V <sub>GC+</sub> - | Not including T/R switch | | 4.4 | | dB | | | | V <sub>GC-</sub> = +3V | With T/R switch | | 5.2 | | | | 8-Channel Correlated Noise Power | | No input signal, ratio of 8-channel noise power to single-channel noise power | | | 9.0 | | | | | | 5MHz at -3dBFS | plied to all 8 - V <sub>GC-</sub> = 0V, f <sub>RF</sub> = S, ratio of 8-channel single-channel noise | | 8.5 | | dBFS | #### AC Electrical Characteristics—VGA MODE (CWD Beamformer Off) (continued) $(V_{REF} = 2.5 \text{V}, V_{CC3} = 3.13 \text{V to } 3.47 \text{V}, V_{CC5} = 4.5 \text{V to } 5.25 \text{V}, V_{AVDD} = V_{OVDD} = 1.7 \text{V to } 1.9 \text{V}, T_A = 0 ^{\circ}\text{C} \text{ to } +70 ^{\circ}\text{C}, V_{GND} = 0 \text{V}, \text{SHDN} = 0, \text{CWD} = 0, \text{LOON} = 0, \text{TMODE1} = 0, \text{TMODE0} = 1, \text{TCC1} = \text{TCC0} = 0, \text{THP} = 1, \text{TSYNC} = 0, \text{TEN} = 0, \text{TINP} = \text{TINN} = 1, \text{no } \text{TCLK}_{-}, f_{RF} = 5 \text{MHz}, 50 \text{mV}_{P-P}, \text{ADC } f_{CLK} = 50 \text{Msps}, \text{digital HPF set to } 60/64, \text{two poles}, 15/16 \text{ digital gain}, V_{GC+} - V_{GC-} = -3 \text{V} \text{ (minimum gain)}, \text{high LNA gain, Connect C} = 1 \mu\text{F between TVPP}_{-} \text{ to TVGP}_{-} \text{ and TVNN}_{-} \text{ to TVGN}_{-}. \text{ Typical values are at } \text{V}_{TVDD} = 3.3 \text{V}, V_{TVCC} = 5 \text{V}, V_{TVEE} = -5 \text{V}, V_{TVNN}_{-} = -100 \text{V}, V_{TVPP}_{-} = 100 \text{V}, V_{CC3} = 3.3 \text{V}, V_{CC5} = 4.75 \text{V}, V_{AVDD} = V_{OVDD} = 1.8 \text{V}, V_{GC+} - V_{GC-} = 0 \text{V}, T_{A} = +25 ^{\circ}\text{C}, \text{ unless otherwise noted.}) \text{ (Note 3)}$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | |--------------------------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-------|-------|------|-------|--| | LNA Gain (Low LNA Gain) | | | | 12.5 | | dB | | | LNA Gain (High LNA Gain) | | | | 18.5 | | dB | | | Maximum Gain (High LNA Gain) | | V <sub>GC+</sub> - V <sub>GC-</sub> = +3V (max gain), T/R switch input to ADC Input | | 44.3 | | dB | | | Minimum Gain (High LNA Gain) | | V <sub>GC+</sub> - V <sub>GC-</sub> = -3V (min gain), T/R switch input to ADC Input | | 4.9 | | dB | | | Maximum Gain (Low LNA Gain) | | V <sub>GC+</sub> - V <sub>GC-</sub> = +3V (max gain), T/R switch input to ADC Input | | 39.4 | | dB | | | Minimum Gain (Low LNA Gain) | | $V_{GC+} - V_{GC-} = = -3V$ (min gain), T/R switch input to ADC input | | 0.03 | | dB | | | Gain Range | | | | 39 | | dB | | | | | 9MHz setting | | 9 | | | | | AA Filter 3dB Corner Frequency | | 10MHz setting | | 10 | | MHz | | | AA Filler Sub Comer Frequency | | 15MHz setting | | 15 | | IVITZ | | | | | 18MHz setting | | 18 | | | | | AA Filter 3dB Corner Frequency<br>Accuracy | | | | ±10 | | % | | | Digital Highpass Filter 3dB Corner | | 2 poles, coefficients R1 = R2 = 63/64,<br>f <sub>CLK</sub> = 50Msps | | 0.185 | | MHz | | | Frequency | | 2 poles, coefficients R1 = R2 = 54/64,<br>f <sub>CLK</sub> = 50Msps | 1.736 | | | MITZ | | | Clamp Level | | Clamp on (V <sub>P-P</sub> on AAF Output/ADC Input, digital HPF bypassed) | | 92 | | %FS | | | Absolute Gain Matching | | T <sub>A</sub> = +25°C, V <sub>GC+</sub> - V <sub>GC-</sub> = -3V to<br>+3V (Note 10) | -1.6 | ±0.5 | +1.6 | dB | | | | | LNA = high gain, $V_{GC+} - V_{GC-} = -3V$<br>(VGA = min gain), gain ratio with $330 \text{mV}_{P-P}/50 \text{mV}_{P-P}$ input tones | | 0.5 | | dВ | | | input Gain Compression | put Gain Compression LNA : (VGA 600m | | 0.7 | | | dB | | #### AC Electrical Characteristics—VGA MODE (CWD Beamformer Off) (continued) $(V_{REF} = 2.5V, V_{CC3} = 3.13V \ to \ 3.47V, V_{CC5} = 4.5V \ to \ 5.25V, V_{AVDD} = V_{OVDD} = 1.7V \ to \ 1.9V, T_A = 0^{\circ}C \ to \ +70^{\circ}C, V_{GND} = 0V, SHDN = 0, CWD = 0, LOON = 0, TMODE1 = 0, TMODE0 = 1, TCC1 = TCC0 = 0, THP = 1, TSYNC = 0, TEN = 0, TINP_ = TINN_ = 1, no TCLK_, f_{RF} = 5MHz, 50mV_{P-P}, ADC f_{CLK} = 50Msps, digital HPF set to 60/64, two poles, 15/16 digital gain, V_{GC+} - V_{GC-} = -3V \ (minimum gain), high LNA gain, Connect C = 1<math>\mu$ F between TVPP\_ to TVGP\_ and TVNN\_ to TVGN\_. Typical values are at V\_{TVDD} = 3.3V, V\_{TVCC} = 5V, V\_{TVEE} = -5V, V\_{TVNN\_} = -100V, V\_{TVPP\_} = 100V, V\_{CC3} = 3.3V, V\_{CC5} = 4.75V, V\_{AVDD} = V\_{OVDD} = 1.8V, V\_{GC+} - V\_{GC-} = 0V, T\_A = +25^{\circ}C, unless otherwise noted.) (Note 3) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|-----|---------| | VCA Coin Doggango Timo | | Gain step up ( $V_{IN}$ = 5m $V_{P-P}$ , $V_{GC+}$ - $V_{GC-}$ changed from -3V to +3V, settling time is measured within 1dB final value) | | 0.8 | | | | VGA Gain Response Time | | Gain step down ( $V_{IN}$ = 5m $V_{P-P'}$ $V_{GC+}$ - $V_{GC-}$ changed from +3V to -3V, settling time is measured within 1dB final value) | | 1.8 | | ¦ μs | | VGA Output Offset Under Pulsed<br>Overload | | Over drive is ±10mA in clamping diodes, V <sub>GC+</sub> - V <sub>GC-</sub> = 1.0V (gain = 30dB), 16 pulses at 5MHz, repetition rate 20kHz; offset is measured at output when RF duty cycle is off | | < 3.3 | | %FS | | Signal-to-Noise Over ADC Nyquist<br>Band (25MHz) | | V <sub>OUT</sub> _= -1dBFS, V <sub>IN</sub> = 200mV <sub>P-P</sub> ,<br>f <sub>RF</sub> = 5MHz at -1dBFS, anti-alias filter<br>= 9MHz, 50Msps sample rate | | 67 | | dBFS | | Signal-to-Noise Over 2MHz<br>Bandwidth | | $V_{GC+}$ - $V_{GC-}$ = -1.0V (gain = 16dB),<br>$V_{OUT\_}$ = -1dBFS, $V_{IN}$ = 200m $V_{P-P}$ ,<br>$f_{RF}$ = 5MHz at -1dBFS, anti-alias filter<br>= 9MHz, 50Msps sample rate | | 76 | | dBFS | | Near-Carrier Signal-to-Noise Ratio | | V <sub>GC+</sub> - V <sub>GC-</sub> = 0V (gain = 22dB), f <sub>RF</sub><br>= 5.3MHz at -1dBFS, measured at<br>1kHz from f <sub>RF</sub> , 50Msps sample rate | | -137 | | dBFS/Hz | | 0 | | $V_{IN}$ = 50m $V_{P-P}$ , $f_{RF}$ = 2MHz, ADC out = -3dBFS | | -67 | | JD. | | Second Harmonic (HD2) | | $V_{IN}$ = 50m $V_{P-P}$ , $f_{RF}$ = 5MHz, ADC out = -3dBFS | | -63 | | dBc | | IM3 Distortion | | $V_{IN}$ = 50m $V_{P-P}$ , $f_{RF1}$ = 5MHz,<br>$f_{RF2}$ = 5.01MHz ADC out = -3dBFS<br>(Note 11) | | -49 | | dBc | | Nap Mode Power-Up Response<br>Time | | V <sub>GC+</sub> - V <sub>GC-</sub> = 0.6V (gain = 28dB),<br>f <sub>RF</sub> = 5MHz, ADC out = -3dBFS,<br>settled with in 1dB from transition on<br>SHDN pin (includes ADC) | | 2 | | μs | | Nap Mode Power-Down Response<br>Time | | To reach DC current target ±10%, on V <sub>CC5</sub> , V <sub>CC3</sub> , AVDD, OVDD from transition on SHDN pin | | 4 | | μs | #### AC Electrical Characteristics—VGA MODE (CWD Beamformer Off) (continued) $(V_{REF} = 2.5V, V_{CC3} = 3.13V \ to \ 3.47V, V_{CC5} = 4.5V \ to \ 5.25V, V_{AVDD} = V_{OVDD} = 1.7V \ to \ 1.9V, T_A = 0^{\circ}C \ to \ +70^{\circ}C, V_{GND} = 0V, SHDN = 0, CWD = 0, LOON = 0, TMODE1 = 0, TMODE0 = 1, TCC1 = TCC0 = 0, THP = 1, TSYNC = 0, TEN = 0, TINP_ = TINN_ = 1, no TCLK_, f_{RF} = 5MHz, 50mV_{P-P}, ADC f_{CLK} = 50Msps, digital HPF set to 60/64, two poles, 15/16 digital gain, V_{GC+} - V_{GC-} = -3V \ (minimum gain), high LNA gain, Connect C = 1<math>\mu$ F between TVPP\_ to TVGP\_ and TVNN\_ to TVGN\_. Typical values are at V\_{TVDD} = 3.3V, V\_{TVCC} = 5V, V\_{TVEE} = -5V, V\_{TVNN} = -100V, V\_{TVPP} = 100V, V\_{CC3} = 3.3V, V\_{CC5} = 4.75V, V\_{AVDD} = V\_{OVDD} = 1.8V, V\_{GC+} - V\_{GC-} = 0V, T\_A = +25^{\circ}C, unless otherwise noted.) (Note 3) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|---------| | Sleep Mode Power-Up Response<br>Time | | $\begin{split} &V_{GC^+} - V_{GC^-} = 0.6V \text{ (gain = 28dB),} \\ &f_{RF} = 5\text{MHz, } V_{OUT} = -1\text{dBFS,} \\ &\text{settled within 1dB from transition} \\ &\text{on SHDN} \end{split}$ | | 2 | | ms | | Sleep Mode Power-Down Response<br>Time | | V <sub>GC+</sub> - V <sub>GC-</sub> = 0.6V (gain = 28dB),<br>f <sub>RF</sub> = 5MHz, DC power reaches<br>1mW/channel, from transition on<br>SHDN (includes ADC) | | 4 | | ms | | Adjacent-Channel Crosstalk | | V <sub>OUT</sub> _ = -3dBFS, f <sub>RF</sub> = 5MHz,<br>V <sub>GC+</sub> - V <sub>GC-</sub> = 0.6V (gain = 28dB) | | -59 | | dBc | | Alternate-Channel Crosstalk | | $V_{OUT}$ = -3dBFS, f <sub>RF</sub> = 5MHz,<br>$V_{GC+}$ - $V_{GC-}$ = 0.6V (gain = 28dB) | | -75 | | dBc | | Phase Matching Between Channels | | $V_{GC+} - V_{GC-} = 0.6V \text{ (gain = 28dB)},$<br>$f_{RF} = 5MHz, V_{OUT\_} = -3dBFS$ | | ±1.2 | | Degrees | #### DC Electrical Characteristics—CWD MODE (VGA, AAF, and ADC Off) $(V_{REF} = 2.5V, V_{CC3} = 3.13V \text{ to } 3.47V, V_{CC5} = 4.5V \text{ to } 5.25V, V_{AVDD} = V_{OVDD} = 1.7V \text{ to } 1.9V, T_A = 0^{\circ}\text{C to } +70^{\circ}\text{C}, V_{GND} = 0V, \text{SHDN} = 0, \text{CWD} = 1, \text{LOON} = 1, \text{TMODE1} = 0, \text{TMODE0} = 1, \text{TCC1} = \text{TCC0} = 0, \text{THP} = 1, \text{TSYNC} = 0, \text{TEN} = 0, \text{TINP} = \text{TINN} = 1, \text{no TCLK}_{-}, \text{R}_{\text{IN}} = 200\Omega, \text{CI+}, \text{CI-}, \text{CQ+}, \text{CQ-} \text{pulled up to } +11V \text{ via four separate } 0.1\% \text{ } 120\Omega \text{ resistors. No RF signals applied, Connect C} = 1 \mu\text{EV} \text{Detween TVPP}_{-} \text{ to TVGP}_{-} \text{ and TVNN}_{-} \text{ to TVGN}_{-}. \text{Typical values are at } V_{\text{TVDD}} = 3.3V, V_{\text{TVCC}} = 5V, V_{\text{TVNN}} = -5V, V_{\text{TVNN}} = -100V, V_{\text{TVPP}} = 100V, V_{\text{CC3}} = 3.3V, V_{\text{CC5}} = 4.75V, V_{\text{AVDD}} = V_{\text{OVDD}} = 1.8V, V_{\text{GC+}} - V_{\text{GC-}} = 0V, T_{\text{A}} = +25^{\circ}\text{C}, \text{ unless otherwise noted.} ) \text{ (Note 3)}$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |---------------------------------------------|------------|------------------------------------------------------------------------|-----|---------------|-----|-------------------| | Mixer LVDS LO Input Common-<br>Mode Voltage | V_LVDS_CM | Pins LO+ and LO- | | 1.25 ±<br>0.2 | | V | | LVDS LO Differential Input<br>Voltage | V_LVDS_DM | Common-mode input voltage = 1.25V (Note 12) | 200 | 700 | | mV <sub>P-P</sub> | | LVDS LO Input Common-Mode<br>Current | I_LVDS_CM | Input bias current, common-<br>mode input voltage = 1.25V<br>(Note 12) | | 160 | | μА | | LVDS LO Differential Input<br>Resistance | R_LVDS_DM | (Note 13) | | 8 | | kΩ | | FULL-POWER MODE | | | | | | | | 5V Supply Current Per Channel | I_C_5V_F | Total I divided by 8 | | 31.6 | 41 | mA | | 3.3V Supply Current Per<br>Channel | I_C_3_3V_F | Total I divided by 8 | | 1.8 | 3 | mA | #### DC Electrical Characteristics—CWD MODE (VGA, AAF, and ADC Off) (continued) $(V_{REF}=2.5V,V_{CC3}=3.13V\ to\ 3.47V,V_{CC5}=4.5V\ to\ 5.25V,V_{AVDD}=V_{OVDD}=1.7V\ to\ 1.9V,T_A=0^{\circ}C\ to\ +70^{\circ}C,V_{GND}=0V,SHDN=0,CWD=1,LOON=1,TMODE1=0,TMODE0=1,TCC1=TCC0=0,THP=1,TSYNC=0,TEN=0,TINP_=TINN_=1,no\ TCLK_,R_{IN}=200\Omega,CI+,CI-,CQ+,CQ-pulled up to\ +11V\ via four\ separate\ 0.1\%\ 120\Omega\ resistors. No\ RF\ signals\ applied,\ Connect\ C=1\mu F$ between TVPP\_ to TVGP\_ and TVNN\_ to TVGN\_. Typical values are at $V_{TVDD}=3.3V,V_{TVCC}=5V,V_{TVEE}=-5V,V_{TVNN_}=-100V,V_{TVPP}=100V,V_{CC3}=3.3V,V_{CC5}=4.75V,V_{AVDD}=V_{OVDD}=1.8V,V_{GC+}-V_{GC-}=0V,T_A=+25^{\circ}C,\ unless\ otherwise\ noted.)$ (Note 3) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------------------|------------------|---------------------------------------------|-----|------|------|-------| | 1.8V Supply Current Per<br>Channel | I_C_1_8V_F | Total I divided by 8, AVDD + OVDD | | 6.3 | | mA | | 11V Supply Current Per Channel | I_C_11V_F | Total I divided by 8 | | 11.7 | 16.2 | mA | | External Reference Current | | Total current into V <sub>REF</sub> pin | | 70 | | μА | | On-Chip Power Dissipation (All 8 Channels) | PDIS_FP_TOT_F | (Note 14) | | 2.1 | | W | | On-Chip Power Dissipation per<br>Channel | PDIS_FP_F | (Note 14) | | 261 | | mW | | LOW-POWER MODE | | | | | | | | 5V Supply Current Per Channel | I_C_5V_L | Total I divided by 8 | | 27 | 35 | mA | | 3.3V Supply Current Per<br>Channel | I_C_3_3V_L | Total I divided by 8 | | 1.8 | 3 | mA | | 1.8V Supply Current Per<br>Channel | I_C_1_8V_L | Total I divided by 8, AVDD + OVDD | | 6.3 | | μA | | 11V Supply Current Per Channel | I_C_11V_L | Total I divided by 8 | | 7 | | mA | | External Reference Current | I <sub>REF</sub> | Total Current into the V <sub>REF</sub> pin | | 70 | | μA | | On-Chip Power Dissipation (All 8 Channels) | PDIS_FP_TOT_L | (Note 14) | | 1.7 | | W | | On-Chip Power Dissipation per<br>Channel | PDIS_FP_L | (Note 14) | | 214 | | mW | #### AC Electrical Characteristics—CWD MODE (VGA, AAF, and ADC Off) $(V_{REF}=2.5V,\,V_{CC3}=3.13V\,\,to\,\,3.47V,\,V_{CC5}=4.5V\,\,to\,\,5.25V,\,V_{AVDD}=V_{OVDD}=1.7V\,\,to\,\,1.9V,\,T_A=0^\circ C\,\,to\,\,+70^\circ C,\,V_{GND}=0V,\,CWD=1,\,SHDN=0,\,LOON=1,\,TMODE1=0,\,TMODE0=1,\,TCC1=TCC0=0,\,THP=1,\,TSYNC=0,\,TEN=0,\,TINP_=TINN_=1,\,no\,\,TCLK_,\,RIN=200\Omega,\,f_{RF}=5MHz,\,high\,\,LNA\,\,Gain,\,CI+,\,CI-,\,CQ+,\,CQ-\,pulled\,\,up\,\,to\,\,+11V\,\,via\,\,four\,\,separate\,\,0.1\%\,\,120\Omega\,\,resistors.$ Connect C = 1µF between TVPP\_ to TVGP\_ and TVNN\_ to TVGN\_. The rise/fall time of the LVDS clock driving LO+/LO- is required to be 0.5ns, reference noise less than 10nV/ $\sqrt{Hz}$ from 1kHz to 20MHz (Note 15). Typical values are at V<sub>TVDD</sub>=3.3V, V<sub>TVCC</sub>=5V, V<sub>TVEE</sub>=-5V, V<sub>TVNN</sub>=-100V, V<sub>TVPP</sub>=100V, V<sub>CC3</sub>=3.3V, V<sub>CC5</sub>=4.75V, V<sub>AVDD</sub>=V<sub>OVDD</sub>=1.8V, T<sub>A</sub>=+25°C, unless otherwise specified.) (Note 3) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |------------------------------|--------|------------|-----|-----|-----|-------| | CW DOPPER MIXER | | | | | | | | Mixer RF Frequency Range | | | 0.9 | | 7.6 | MHz | | LO Frequency Range | | | 8.0 | | 60 | MHz | | Mixer Output Frequency Range | | | DC | | 100 | kHz | #### AC Electrical Characteristics—CWD MODE (VGA, AAF, and ADC Off) (continued) $(V_{REF} = 2.5\text{V}, V_{CC3} = 3.13\text{V to } 3.47\text{V}, V_{CC5} = 4.5\text{V to } 5.25\text{V}, V_{AVDD} = V_{OVDD} = 1.7\text{V to } 1.9\text{V}, T_A = 0^{\circ}\text{C to } +70^{\circ}\text{C}, V_{GND} = 0\text{V}, CWD = 1, SHDN = 0, LOON = 1, TMODE1 = 0, TMODE0 = 1, TCC1 = TCC0 = 0, THP = 1, TSYNC = 0, TEN = 0, TINP_ = TINN_ = 1, no TCLK_, RIN = <math>200\Omega$ , $f_{RF} = 5\text{MHz}$ , high LNA Gain, CI+, CI-, CQ+, CQ- pulled up to +11V via four separate 0.1% 120 $\Omega$ resistors. Connect C = 1µF between TVPP\_ to TVGP\_ and TVNN\_ to TVGN\_. The rise/fall time of the LVDS clock driving LO+/LO- is required to be 0.5ns, reference noise less than $10\text{nV}/\sqrt{\text{Hz}}$ from 1kHz to 20MHz (Note 15). Typical values are at $V_{TVDD} = 3.3\text{V}$ , $V_{TVCC} = 5\text{V}$ , $V_{TVNN} = -100\text{V}$ , $V_{TVPP} = 100\text{V}$ , $V_{CC3} = 3.3\text{V}$ , $V_{CC5} = 4.75\text{V}$ , $V_{AVDD} = V_{OVDD} = 1.8\text{V}$ , $T_A = +25^{\circ}\text{C}$ , unless otherwise specified.) (Note 3) | PARAMETER | SYMBOL | CONDITIONS | | MIN | TYP | MAX | UNITS | |--------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------|--------------------------|-----|------|------|---------| | FULL-POWER MODE | | | | | | | | | Noise Figure | | No carrier | Not including T/R switch | | 4.5 | | dB | | | | | With T/R switch | | 4.7 | | | | SNR at 100mV <sub>P-P</sub> Input | | 100mV <sub>P-P</sub> on input, $f_{RF} = f_{LO}/8 =$ 1.25MHz, measured at 1kHz offset | | | -144 | | dBc/Hz | | SNR at 200mV <sub>P-P</sub> Input | | $200\text{mV}_{\text{P-P}}$ on input, $f_{\text{RF}} = f_{\text{LO}}/8 = 1.25\text{MHz}$ , measured at 1kHz offset | | | -149 | | dBc/Hz | | IM3 Distortion | | $V_{IN}$ = 100m $V_{P-P}$ , $f_{RF1}$ = 5MHz,<br>$f_{RF2}$ = 5.01MHz, $f_{LO}$ = 8 x 5MHz<br>(Note 11) | | | -45 | | dBc | | Mixer Output-Voltage Compliance | | Valid voltage range (AC + DC) on summed mixer output pins (Note 16) | | 4.5 | | 12 | V | | Channel-to-Channel Phase<br>Matching | | Measured under zero beat conditions. V <sub>IN</sub> = 100mV <sub>P-P</sub> , f <sub>RF</sub> = 5MHz, f <sub>LO</sub> /8 = 5MHz | | -1 | ±0.5 | +1 | Degrees | | Channel-to-Channel Gain<br>Matching | | Measured under zero beat conditions V <sub>IN</sub> = 100mV <sub>P-P</sub> , f <sub>RF</sub> = 5MHz, f <sub>LO</sub> /8 = 5MHz | | -1 | ±0.5 | +1 | dB | | Transconductance | | f <sub>LO</sub> /8 = 1.25MHz (Note 17) | | 20 | 23 | 27.5 | mS | | LOW-POWER MODE | | | | | | | • | | Noise Figure | | No carrier | Not including T/R switch | | 4.4 | | dB | | | | | With T/R switch | | 4.6 | | | | SNR at 100mV <sub>P-P</sub> Input | | 100mV <sub>P-P</sub> on input, f <sub>RF</sub> = f <sub>LO</sub> /8<br>= 1.25MHz, measured at 1kHz<br>offset | | | -144 | | dBc/Hz | | SNR at 200mV <sub>P-P</sub> Input | | 200mV <sub>P-P</sub> on input, f <sub>RF</sub> = f <sub>LO</sub> /8<br>= 1.25MHz, measured at 1kHz<br>offset | | | -148 | | dBc/Hz | | IM3 Distortion | | $V_{IN}$ = 100m $V_{P-P}$ , $f_{RF1}$ = 5MHz,<br>$f_{RF2}$ = 5.01MHz, $f_{LO}$ = 8 x 5MHz<br>(Note 11) | | | -44 | | dBc | | Mixer Output-Voltage Compliance | | Valid voltage range (AC+DC) on summed mixer output pins (Note 16) | | 4.5 | | 12 | V | | Transconductance | | f <sub>LO</sub> /8 = 1.25MHz (Note 17) | | 19 | 21 | 26.5 | mS | #### **Electrical Characteristics——AFE Clock and Timing** $(V_{REF} = 2.5V, V_{CC3} = 3.13V \text{ to } 3.47V, V_{CC5} = 4.5V \text{ to } 5.25V, V_{AVDD} = V_{OVDD} = 1.7V \text{ to } 1.9V, T_A = 0^{\circ}\text{C to } +70^{\circ}\text{C}, V_{GND} = 0V, \text{SHDN} = 0, \text{CWD} = 0, \text{LOON} = 0, \text{TMODE1} = 0, \text{TMODE0} = 1, \text{TCC1} = \text{TCC0} = 0, \text{THP} = 1, \text{TSYNC} = 0, \text{TEN} = 0, \text{TINP} = \text{TINN} = 1, \text{ no } \text{TCLK}, f_{RF} = 5\text{MHz}, 50\text{mV}_{P-P}, \text{Connect C} = 1\mu\text{F} \text{ between TVPP} \text{ to TVGP} \text{ and TVNN} \text{ to TVGN}. \text{ Typical values are at } V_{TVDD} = 3.3V, V_{TVCC} = 5V, V_{TVEE} = -5V, V_{TVNN} = -100V, V_{TVPP} = 100V, V_{CC3} = 3.3V, V_{CC5} = 4.75V, V_{AVDD} = V_{OVDD} = 1.8V, V_{GC+} - V_{GC-} = 0V, T_{A} = +25^{\circ}\text{C}, \text{ unless otherwise noted.} ) \text{ (Note 3, Note 18)}$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | |-----------------------------------------------------|--------------------|----------------------------------------------------------|-------------------------|------------|-------|------------------|--| | CLOCK INPUTS (CLKIN+, CLKIN- | ) DIFFERENTIA | AL MODE | | | | | | | Differential Clock Input Voltage | | | | 0.4 to 2.0 | | V <sub>P-P</sub> | | | Common-Mode Voltage | ., | Self-biased | 1.2 | | | V | | | | V <sub>CLKCM</sub> | DC-coupled clock signal | | 1.0 to 1.4 | | | | | Input Resistance | | Differential, default setting | | 10 | | | | | | R <sub>CLK</sub> | Differential, programmable internal termination selected | | 0.1 | | kΩ | | | | | Common mode to GND | | 9 | | 1 | | | Input Capacitance | C <sub>CLK</sub> | Capacitance to GND, each input | | 3 | | pF | | | CLOCK INPUTS (CLKIN+, CLKIN- | ) SINGLE-END | ED MODE (CLKIN- < 0.1V) | | | | | | | Single-Ended Mode-Selection<br>Threshold (CLKIN-) | | | | | 0.1 | V | | | Single-Ended Clock Input High<br>Threshold (CLKIN+) | | | 1.5 | | | V | | | Single-Ended Input Clock Low<br>Threshold (CLKIN+) | | | | | 0.3 | V | | | Input Leakage (CLKIN+) | | V <sub>IH</sub> = 1.8V | | | +5 | μA | | | | | V <sub>IL</sub> = 0V | -5 | | | μA | | | Input Leakage (CLKIN-) | | V <sub>IL</sub> = 0V | -150 | | -50 | μA | | | Input Capacitance (CLKIN+) | | | | 3 | | pF | | | DIGITAL INPUTS (CWD, LOON, S | HDN, SCLK, SI | DIO, <del>CS</del> ) | | | | | | | High-Level Input Threshold | V <sub>IH</sub> | | 1.5 | | | V | | | Low-Level Input Threshold | V <sub>IL</sub> | | | | 0.3 | V | | | Logic-Input Leakage | I <sub>IH</sub> | V <sub>IH</sub> = 1.8V | | | +5 | μА | | | | կլ | V <sub>IL</sub> = 0V | -5 | | | | | | Logic-Input Capacitance | C <sub>DIN</sub> | | | 3 | | pF | | | DIGITAL OUTPUTS (SDIO) | | | | | | | | | High-Level Output Voltage | V <sub>OH</sub> | I <sub>SOURCE</sub> = -200μA | V <sub>OVDD</sub> – 0.2 | | | V | | | Low-Level Output Voltage | V <sub>OL</sub> | I <sub>SINK</sub> = 200μA | | | 0.2 | V | | | LVDS DIGITAL OUTPUTS (OUT_± | , CLKOUT±, FF | RAME±) (I = 3.5mA, V <sub>CM</sub> = 1.2V | ) | | | | | | Differential Output Voltage | V <sub>OD</sub> | R <sub>LOAD</sub> = 100Ω | 225 | 300 | 490 | mV | | | Output Offset Voltage | Vos | | 1.125 | 1.200 | 1.375 | V | | #### **Electrical Characteristics——AFE Clock and Timing (continued)** $(V_{REF} = 2.5V, V_{CC3} = 3.13V \ to \ 3.47V, V_{CC5} = 4.5V \ to \ 5.25V, V_{AVDD} = V_{OVDD} = 1.7V \ to \ 1.9V, T_A = 0^{\circ}C \ to \ +70^{\circ}C, V_{GND} = 0V, SHDN = 0, CWD = 0, LOON = 0, TMODE1 = 0, TMODE0 = 1, TCC1 = TCC0 = 0, THP = 1, TSYNC = 0, TEN = 0, TINP_ = TINN_ = 1, no TCLK_, f_{RF} = 5MHz, 50mV_{P-P}, Connect C = 1<math>\mu$ F between TVPP\_ to TVGP\_ and TVNN\_ to TVGN\_. Typical values are at V\_{TVDD} = 3.3V, V\_{TVCC} = 5V, V\_{TVEE} = -5V, V\_{TVNN\_} = -100V, V\_{TVPP\_} = 100V, V\_{CC3} = 3.3V, V\_{CC5} = 4.75V, V\_{AVDD} = V\_{OVDD} = 1.8V, V\_{GC+} - V\_{GC-} = 0V, T\_A = +25^{\circ}C, unless otherwise noted.) (Note 3, Note 18) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------------|------------------|------------------------------------------------------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------| | SERIAL-PORT INTERFACE TIMING | | , | | | | | | SCLK Period | tsclk | | 50 | | | ns | | SCLK-to-CS Setup Time | tcss | | 10 | | | ns | | SCLK-to-CS Hold Time | tcsh | | 10 | | | ns | | SDIO-to-SCLK Setup Time | t <sub>SDS</sub> | Serial-data write | 10 | | | ns | | SDIO-to-SCLK Hold Time | tsdh | Serial-data write | 0 | | | ns | | SCLK-to-SDIO Output Data Delay | t <sub>SDD</sub> | Serial-data read | | | 10 | ns | | LVDS DIGITAL OUTPUT TIMING CH | IARACTERIS | TICS | | | | | | Data Valid to CLKOUT_ Rise/Fall | t <sub>OD</sub> | | (t <sub>SAMPLE</sub> /24)<br>- 0.10 | (t <sub>SAMPLE</sub> /24)<br>+ 0.05 | (t <sub>SAMPLE</sub> /24)<br>+ 0.20 | ns | | CLKOUT_ Output-Width High | t <sub>CH</sub> | | | t <sub>SAMPLE</sub> /12 | | ns | | CLKOUT_ Output-Width Low | t <sub>CL</sub> | | | t <sub>SAMPLE</sub> /12 | | ns | | FRAME_Rise to CLKOUT_Rise | t <sub>DF</sub> | | (t <sub>SAMPLE</sub> /24)<br>- 0.10 | (t <sub>SAMPLE</sub> /24)<br>+ 0.05 | (t <sub>SAMPLE</sub> /24)<br>+ 0.20 | ns | | Sample CLKIN_ Rise to FRAME_<br>Rise | tsf | | (t <sub>SAMPLE</sub> /2)<br>+ 1.6 | (t <sub>SAMPLE</sub> /24)<br>+ 2.3 | (t <sub>SAMPLE</sub> /24)<br>+ 3.3 | ns | | CWD LO TIMING | | | | | | | | LOON Setup Time | tsu | Setup time from LOON high<br>to LVDS LO clock low-to-high<br>transition (Figure 1) | 5 | | | ns | - **Note 3:** Minimum and maximum limits at T<sub>A</sub> = +25°C and +70°C are guaranteed by design, characterization, and/or production test. - Note 4: Maximum operating current from V<sub>TVGN</sub>\_ and V<sub>TVGP</sub>\_ external power sources can vary depending on application requirements. The suggested typical values assume 8 channels running in continuous transmission (CWD) at 5MHz with TCC0 = TCC1 = high. - **Note 5:** CW Doppler: continuous wave, f = 5MHz, $V_{DD} = +3V$ , $V_{CC} = -V_{EE} = +5V$ , $V_{PP} = -V_{NN} = +5V$ . - **Note 6:** B mode: f = 5MHz, $P_{RF} = 5kHz$ , 1 period, $V_{DD} = +3V$ , $V_{CC} = -V_{EE} = +5V$ , $V_{PP} = -V_{NN} = +100V$ . - Note 7: This response time does not include the CW output highpass filter. When switching to VGA mode, the CW outputs stop drawing current and the output voltage goes to the rail. If a highpass filter is used, the recovery time may be excessive and a switching network is recommended. - Note 8: T/R switch turn-off time is the time required to switch off the bias current of the T/R switch. The off-isolation is not guaranteed. - Note 9: Noise performance of the device is dependent on the noise contribution from V<sub>REF</sub>. Use a low-noise supply for V<sub>REF</sub>. - Note 10: Absolute Gain Matching is defined as the gain difference between any single channel and the average of numerous channels across multiple devices. This specification is valid for all VGA gain settings for devices sharing the same control voltages V<sub>GC+</sub>, V<sub>GC-</sub>. - Note 11: See in the Ultrasound-Specific IMD3 Specification section. # Low-Power, High-Performance Octal Ultrasound Transceiver with Integrated AFE, Pulser, T/R Switch, and CWD Beamformer - Note 12: The LVDS CWD LO clocks are DC-coupled. See the CWD Beamformer Programming and Clocking section for details of LO startup synchronization. - Note 13: An external 100Ω resistor terminates the LVDS differential signal path (LO+, LO-). - Note 14: Total on-chip power dissipation is calculated as P<sub>DISS</sub> = V<sub>CC5</sub> x I<sub>CC5</sub> + V<sub>CC3</sub> x I<sub>CC3</sub> + V<sub>AVDD</sub> x I<sub>AVDD</sub> + V<sub>OVDD</sub> x I<sub>OVDD</sub> + V<sub>REF</sub> x I<sub>REF</sub> + [11V (I11V/4) x 120] x I11V + V<sub>TVCC</sub> x I<sub>TVCC</sub>+ V<sub>TVEE</sub> x I<sub>TVEE</sub> + V<sub>TVDD</sub> x I<sub>TVDD</sub>. Additional power is dissipated through the off-chip, 120Ω load resistors. - Note 15: The reference input noise is given for 8 channels, knowing that the reference-noise contributions are correlated in all 8 channels. If more channels are used, the reference noise must be reduced to get the best noise performance. - Note 16: Mixer output-voltage compliance is the range of acceptable voltages allowed on the CW mixer outputs. - Note 17: Transconductance is defined as the differential output current at baseband for each individual (I or Q) mixer output, divided by the single-ended, RF input voltage directly on a single, T/R switch input pin (TRj). This can be calculated as g<sub>mI</sub> = (I<sub>CI+</sub> I<sub>CI-</sub>)/V<sub>TRj</sub> and gmQ = (I<sub>CQ+</sub> I<sub>CQ-</sub>)/VTRj; or equivalently as gmI = (V<sub>CI+</sub> V<sub>CI-</sub>)/(R<sub>L</sub> x VTRj) and g<sub>mQ</sub> = (I<sub>CQ+</sub> I<sub>CQ-</sub>)/(R<sub>L</sub> x VTRj) (where j = 1, 2,...8 is a specific channel number, TRj is a single T/R switch input pin, and R<sub>L</sub> is the load resistance on each, individual mixer output pin). - **Note 18:** All currents are global. In particular, $I_{NN} = I_{TVNNA} + I_{TVNNB}$ , $I_{PP} = I_{TVPPA} + I_{TVPPB}$ . #### **Timing Diagrams** Figure 1. CWD LOON LO Turn-On/Turn-Off Setup Time Figure 2. HV Burst Test (Three Levels) ## **Timing Diagrams (continued)** Figure 3. Propagation Delay Timing Figure 4. Output Rise/Fall Timing ## **Timing Diagrams (continued)** Figure 5. T/R Switch Turn-On/Off TIme ## **Timing Diagrams (continued)** Figure 6. Bandwidth ## **Timing Diagrams (continued)** Figure 7. Jitter Timing ## **Typical Operating Characteristics** $(T_A = +25^{\circ}C, unless otherwise noted.)$ (TA = +25°C, unless otherwise noted.) (TA = +25°C, unless otherwise noted.) (TA = +25°C, unless otherwise noted.) 0.1 FREQUENCY (MHz) Maxim Integrated | 34 www.maximintegrated.com 0 10 FREQUENCY (MHz) 20 25 100 (TA = +25°C, unless otherwise noted.) (TA = +25°C, unless otherwise noted.) ### **Bump Configuration** ### **Bump Description** | BUMP | NAME | FUNCTION | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--| | A1, A13–A18, A27, B10,<br>B13-B15, B17, B18,<br>C4-C15, C17-C26, D4-<br>D15, D17-D26, E4-E15,<br>E17-E26, F1-F17, F19-F25,<br>G1-G17, G19-G25, H4-<br>H15, H17-H26, J4-J15,<br>J17-J26, K4-K15, K17-K26,<br>L13-L15, L17, L18, L25,<br>M1, M13-M18, M25 | GND | Ground | | | A2, B2, C2, D2, E2 | TVNNA | High-Voltage Negative Supply Input. Bypass TVNNA to GND with a 0.1µF capacitor as close as possible to the device. | | | A3, B3, C3, D3, E3 | TVPPA | High-Voltage Positive Supply Input. Bypass TVPPA to GND with a 0.1µF capacitor as close as possible to the device. | | | A4 | TVGPA | Driver Voltage Supply Output. Connect 1µF capacitor to TVPPA as close as possible to the device. | | | A5, M5 | TVEE | TVEE Supply Voltage Input. Bypass TVEE (both pins) to GND with a 0.1µF capacitor as close as possible to the device. | | | A6 | TINP1 | Digital Signal Positive Input 1 (see Table 1). | | | A7 | TINP2 | Digital Signal Positive Input 2 (see Table 1). | | | A8 | TINP3 | Digital Signal Positive Input 3 (see Table 1). | | | A9 | TINP4 | Digital Signal Positive Input 4 (see Table 1). | | | A10, M10 | TVDD | Logic Supply Voltage Input. Bypass TVDD (both pins) to GND with a 0.1µF capacitor as close as possible to the device. | | | A11 | TMODE1 | Mode Control Input. Control operation mode (see Table 1). | | | A12 | TCC1 | Current Control Input. Control current capability (see Table 2). | | | A19, L22, M22 | V <sub>CC3</sub> | 3.3V Power-Supply Voltage Input. Bypass to GND with a 0.1µF capacitor as close as possible to the part. | | | A20 | CI+ | 8-Channel CW Positive In-Phase Output. Connect to 11V with a $120\Omega$ external resistor. | | | A21 | CQ+ | 8-Channel CW Positive Quadrature Output. Connect to 11V with a $120\Omega$ external resistor. | | | A22 | LO+ | Positive CW Local Oscillator Input. This clock is then divided in the beamformer. | | | A23, B24, L23, M23 | AVDD | 1.8V Analog ADC Power-Supply Voltage Input. Bypass AVDD to GND with a 0.1μF capacitor as close as possible to the device. | | | A24 | N.C. | No Connection. Not internally connected. | | | A25 | REFIO | I/O Reference (For Internal Calibration). Bypass REFIO to GND with a 0.1µF capacitor as close as possible to the device (do not drive REFIO). | | ### **Bump Description (continued)** | BUMP | NAME | FUNCTION | | | | |--------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | A26 | CWD | VGA/CW Mode Select. Set CWD low to enable the VGAs and disable the CW mixers. Set CWD high to enable the CW mixers and disable the VGAs. | | | | | A28, F26, G26, M28 | OVDD | 1.8V Digital ADC Power-Supply Voltage Input. Bypass OVDD to GND with a 0.1µF capacitor as close as possible to the device. | | | | | B1 | TR1 | Transmit Pulser Output, Receiver Input Channel 1 | | | | | B4 | TVGNA | Driver Voltage Supply Output. Connect 1µF capacitor to TVNNA as close as possible to the device. | | | | | B5, L5 | TVCC | TVCC Supply Voltage Input. Bypass TVCC (both pins) to GND with a 0.1µF capacitor as close as possible to the device. | | | | | B6 | TINN1 | Digital Signal Negative Input 1 (see Table 1). | | | | | B7 | TINN2 | Digital Signal Negative Input 2 (see Table 1). | | | | | B8 | TINN3 | Digital Signal Negative Input 3 (see Table 1). | | | | | B9 | TINN4 | Digital Signal Negative Input 4 (see Table 1). | | | | | B11 | TMODE0 | Mode Control Input. Control operation mode (see Table 1). | | | | | B12 | TCC0 | Current Control Input. Control current capability (see Table 2). | | | | | B16 | INB1 | Low Voltage T/R switch output/LNA input channel 1 | | | | | B19, L19, M19, M20 | V <sub>CC5</sub> | 4.75V Power-Supply Voltage Input. Bypass to GND with a 0.1µF capacitor as close as possible to the device. | | | | | B20 | CI- | 8-Channel CW Negative In-Phase Output. Connect to 11V with a $120\Omega$ external resistor. | | | | | B21 | CQ- | 8-Channel CW Negative Quadrature Output. Connect to 11V with a 120 $\Omega$ external resistor. | | | | | B22 | LO- | Negative CW Local Oscillator Input. This clock is then divided in the beamformer. | | | | | B23 | LOON | LO On Control Input. Turns LO on starting on the next rising or falling edge of LO. | | | | | B25 | I.C. | Internally Connected. Leave unconnected. | | | | | B26 | SHDN | Power-Down (Nap or Sleep Mode Programmable Through Serial Interface) | | | | | B27 | OUT1+ | Channel 1 Positive LVDS Output | | | | | B28 | OUT1- | Channel 1 Negative LVDS Output | | | | | C1 | TR2 | Transmit Pulser Output, Receiver Input Channel 2 | | | | | C16 | INB2 | Low Voltage T/R Switch Output/LNA Input Channel 2 | | | | | C27 | OUT2+ | Channel 2 Positive LVDS Output | | | | | C28 | OUT2- | Channel 2 Negative LVDS Output | | | | | D1 | TR3 | Transmit Pulser Output, Receiver Input Channel 3 | | | | | D16 | INB3 | Low Voltage T/R Switch Output/LNA Input Channel 3 | | | | | D27 | OUT3+ | Channel 3 Positive LVDS Output | | | | | D28 | OUT3- | Channel 3 Negative LVDS Output | | | | | E1 | TR4 | Transmit Pulser Output, Receiver Input Channel 4 | | | | # **Bump Description (continued)** | ВИМР | NAME | FUNCTION | | | | |--------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | E16 | INB4 | Low Voltage T/R Switch Output/LNA Input Channel 4 | | | | | E27 | OUT4+ | Channel 4 Positive LVDS Output | | | | | E28 | OUT4- | Channel 4 Negative LVDS Output | | | | | F18, G18 | AG | Analog Ground for LNA Inputs. Leave AG unconnected. | | | | | F27 | CLKOUT+ | Positive LVDS Serial-Clock Output | | | | | F28 | CLKOUT- | Negative LVDS Serial-Clock Output | | | | | G27 | FRAME+ | Positive Frame-Alignment LVDS Output | | | | | G28 | FRAME- | Negative Frame-Alignment LVDS Output | | | | | H1 | TR5 | Transmit Pulser Output, Receiver Input Channel 5 | | | | | H2, J2, K2, L2, M2 | TVNNB | High-Voltage Negative Supply Input. Bypass TVNNB to GND with a 0.1µF capacitor as close as possible to the device. | | | | | H3, J3, K3, L3, M3 | TVPPB | High-Voltage Positive Supply Input. Bypass TVPPB to GND with a 0.1µF capacitor as close as possible to the device. | | | | | H16 | INB5 | Low Voltage T/R Switch Output/LNA Input Channel 5 | | | | | H27 | OUT5+ | Channel 5 Positive LVDS Output | | | | | H28 | OUT5- | Channel 5 Negative LVDS Output | | | | | J1 | TR6 | Transmit Pulser Output, Receiver Input Channel 6 | | | | | J16 | INB6 | Low Voltage T/R Switch Output/LNA Input Channel 6 | | | | | J27 | OUT6+ | Channel 6 Positive LVDS Output | | | | | J28 | OUT6- | Channel 6 Negative LVDS Output | | | | | K1 | TR7 | Transmit Pulser Output, Receiver Input Channel 7 | | | | | K16 | INB7 | Low Voltage T/R Switch Output/LNA Input Channel 7 | | | | | K27 | OUT7+ | Channel 7 Positive LVDS Output | | | | | K28 | OUT7- | Channel 7 Negative LVDS Output | | | | | L1 | TR8 | Transmit Pulser Output, Receiver Input Channel 8 | | | | | L4 | TVGNB | Driver Voltage Supply Output. Connect 1µF capacitor to TVNNB as close as possible to the device. | | | | | L6 | TINN5 | Digital Signal Negative Input 5 (see Table 1). | | | | | L7 | TINN6 | Digital Signal Negative Input 6 (see Table 1). | | | | | L8 | TINN7 | Digital Signal Negative Input 7 (see Table 1). | | | | | L9 | TINN8 | Digital Signal Negative Input 8 (see Table 1). | | | | | L10 | TEN | Internal Supply Generator Control Input. Drive TEN high to disable the internal power supply when using an external power supply on TVGPA, TVGPB, TVGNA, and TVGNB. TEN has an internal $10k\Omega$ pulldown resistor to GND. | | | | | L11 | THP | Open-Drain Thermal-Protection Output. THP asserts and sinks a 3mA current to GND when the junction temperature exceeds +150 C. | | | | ### **Bump Description (continued)** | BUMP | NAME | FUNCTION | | |------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | L12 | TCLK- | CMOS Control Input. Clock negative phase input. Data inputs are clocked in at the edge of TCLK+ and TCLK- in differential clocked mode. Clock maximum frequency is 160MHz (max). If TCLK- is connected to GND, TCLK+ input is single-ended logic-level clock input. Otherwise, TCLK and TCLK+ are self-biased differential clock inputs. | | | L16 | INB8 | Low Voltage T/R switch output/LNA input channel 8 | | | L20 | V <sub>REF</sub> | Voltage Reference Input. Bypass V <sub>REF</sub> to GND with a capacitor. | | | L21 | GC- | Negative Gain Control Voltage. Set $V_{GC+}$ - $V_{GC-}$ = +3V for maximum gain. Set $V_{GC+}$ - $V_{GC-}$ = -3V for minimum gain. | | | L24 | CLKIN+ | Positive Differential ADC Clock Input | | | L26 | SDIO | Serial-Data Input | | | L27 | OUT8+ | Channel 8 Positive LVDS Output | | | L28 | OUT8- | Channel 8 Negative LVDS Output | | | M4 | TVGPB | Driver Voltage Supply Output. Connect 1µF capacitor to TVPPB as close as possible to the device. | | | M6 | TINP5 | Digital Signal Positive Input 5 (see Table 1). | | | M7 | TINP6 | Digital Signal Positive Input 6 (see Table 1). | | | M8 | TINP7 | Digital Signal Positive Input 7 (see Table 1). | | | M9 | TINP8 | Digital Signal Positive Input 8 (see Table 1). | | | M11 | TSYNC | CMOS Control Input. Drive TSYNC high to enable clocked-input mode. Drive TSYNC low to operate in transparent mode (see the <i>Truth Tables</i> section). | | | M12 | TCLK+ | CMOS Control Input. Clock positive phase input. Data inputs are clocked in at the rising edge of TCLK in differential clocked mode or at the rising edge of TCLK+ in single-ended clocked mode. Clock maximum frequency is 160MHz. | | | M21 | GC+ | Postive Gain Control Voltage. Set $V_{GC+}$ - $V_{GC-}$ = +3V for maximum gain. Set $V_{GC+}$ - $V_{GC-}$ = -3V for minimum gain. | | | M24 | CLKIN- | Negative Differential ADC Clock Input. Connect to GND for a single ended clock | | | M26 | SCLK | Serial-Clock Input. | | | M27 | CS | Chip Select | | ### **Functional Diagram** ### **Detailed Description** The MAX2082 is a fully integrated high-density octal ultrasound transceiver optimized for low-cost, high-channel count, high-performance portable and cart based ultrasound systems. The easy-to-use integrated receiver allows the user to achieve high-end 2D and Doppler imaging capability using substantially less space and power. The integrated octal 3-level pulser, T/R switch, input coupling caps, LNA, VGA, AAF, ADC, and digital HPF achieves an ultra-low noise figure with a low per channel power dissipation at 50Msps. The transmitters are high-performance, three-level, 2A, high-voltage (HV) pulser devices capable of generating high-frequency, HV bipolar pulses (up to ±105V) from low-voltage control logic inputs for driving. All eight channels have embedded overvoltage-protection diodes and integrated active return-to-zero clamp. These pulsers have embedded independent (floating) power supplies (FPSs) and level shifters that allow signal transmission without the need for external HV capacitors. Each channel is controlled by two logic inputs (TINN\_/TINP\_) and the active return to zero features half the current driving of the pulser (1A typ). The pulsers can operate both in clocked and transparent mode. In clocked mode, data inputs can be synchronized with a clean differential or single-ended clock to reduce phase noise associated with FPGA output signals that are detrimental for Doppler analysis. In transparent mode, the synchronization feature is disabled and output reflects the data input after an 18ns delay. An adjustable maximum current (0.5A to 2A) reduces power consumption when full current capability is not required. The pulsers feature integrated grass-clipping diodes (with low parasitic capacitance) for receive (Rx) and transmit (Tx) isolations. A damping circuit fully discharges the pulser's output internal node before the grass-clipping diodes. This damping circuit (typically $500\Omega$ can be activated as soon as the transmit burst is over. The full receive channel has been optimized for secondharmonic imaging. Dynamic range is also optimized for exceptional pulsed and color flow Doppler performance under high-clutter conditions. The bipolar front-end and CMOS ADC have also been optimized for an exceptionally low near carrier modulation noise for excellent low velocity Doppler sensitivity. The MAX2082 also includes an octal CWD beamformer for a full Doppler solution. Separate mixers for each channel are made available for optimal CWD sensitivity. ### **Transmit Pulser** ### **Modes of Operation** Operating modes for the pulsers and T/R switches are controlled by TMODE[1:0] (Table 1). #### **Shutdown Mode (TMODE0, TMODE1 = 00)** All channels are disabled, no transmission/ reception is possible. This mode has the lowest power consumption for the pulsers and T/R switch. Shut down the AFE through the serial interface to further reduce power consumption. #### Octal 3 Level Mode (TMODE0, TMODE1 = 10) The pulser uses all eight independent channels. Each channel can generate a three-level pulse. The high-side and low-side FET of each channel are capable of providing 2.0A current, while the clamp is capable of 1A current. #### **Disable Transmit Mode (TMODE0, TMODE1 = 11)** All eight high-voltage transmit channels are disabled, no pulse transmission is possible. The T/R switch can be turned on (to receive low-voltage signals) or off (for isolation). ### **Current Capability Selection** The pulser features current drive capability selection. Two control inputs (TCC0, TCC1) control the current drive capability (Table 2). This feature can be used to save power when working in low voltage mode (such as CWD application) and the maximum current capability is no longer required. **Table 1. Transmit Pulser Operating Modes and Truth Table** | MODE I | NPUTS | ODEDATING | INPUTS | | OUTPUTS | | | |--------|--------|---------------------|--------|-------|---------------------------------------------------|------------------------------------|--| | TMODE0 | TMODE1 | OPERATING<br>MODE | TINN_ | TIPP_ | TR_ | INB_<br>(LNA INPUT) | | | 0 | 0 | Shutdown | x | | High Impedance | High Impedance<br>(T/R switch off) | | | | | Octal 3 levels | 0 | 0 | Clamp on (damp off) | GND (T/R switch off) | | | 1 | 0 | | 1 | 0 | V <sub>TVNNA</sub> /V <sub>TVNNB</sub> (damp off) | GND (T/R switch off) | | | ' | 0 | | 0 | 1 | V <sub>TVPPA</sub> /V <sub>TVPPB</sub> (damp off) | GND (T/R switch off) | | | | | | 1 | 1 | Clamp on (damp on) | T/R switch on | | | 0 | 1 | Reserved | | | Do not use | | | | | | | 0 | 0 | High Impedance (damp off) | GND (T/R switch off) | | | _ | 1 1 | Transmit<br>disable | 1 | 0 | High Impedance (damp off) | GND (T/R switch off) | | | ' | | | 0 | 1 | High Impedance (damp off) | GND (T/R switch off) | | | | | | 1 | 1 | High Impedance (damp on) | T/R switch on | | **Table 2. Transmit Pulser Output Current** | TCC0 | TCC1 | PULSER OUTPUT CURRENT (TYP) | |------|------|-----------------------------| | 0 | 0 | 2A | | 1 | 0 | 1.5A | | 0 | 1 | 1A | | 1 | 1 | 0.5A | ### **Sync Feature** The devices provide the ability to resynchronize all the data inputs by means of a clean clock signal. In ultrasound systems, the FPGA output signals are often affected by a high jitter. The jitter induces phase noise that is detrimental in Doppler analysis. The input clock can be either a differential signal or a single-ended signal running up to 160MHz. Data are clocked in on the rising edge of the TCLK+ input (falling edge of TCLK-). Connect TCLK-to GND for single-ended operation. The sync feature can be enabled or disabled by the TSYNC control input. Drive TSYNC input low to disable the synchronization function (no external clock signal). Drive TSYNC input high to enable the synchronization function (with an external clock signal). Figure 8 shows the simplified TCLK+ and TCLK- inputs schematic. #### T/R Switch and Control Each channel features a low-power T/R switch. The T/R switch recovery time after the transmission is less than 1.2µs. The T/R switches are controlled by the same pulser digital inputs (see Table 1). No dedicated input signals are required to activate/deactivate the T/R switches. The integrated T/R switches do not require any special timings and can operate synchronously with the digital pulser. In order to minimize the leakage current during transmission, it's recommended to switch off the T/R switches 3µs before the beginning of the transmit burst. #### **Grass Clipping Diodes** A pair of diodes in antiparallel configuration (referred to as grass-clipping diodes) is presented at each pulser's output. The diodes' reverse capacitance is extremely low, allowing a perfect isolation between the receive path and the actual pulser's output stage. Figure 8. Simplified Clock Input Schematic #### **Active Damp Circuit** An active damp circuit is integrated between the internal pulser output node (before grass-clipping diodes) and GND. The purpose of this circuit is to fully discharge the pulser output internal node so that the node is not left in high-impedance condition as soon as the transmit burst is over. This results in two main advantages - 1) The grass-clipping isolation is more effective - Suppression of any low frequency oscillation of such a node that could be detrimental for Doppler mode performances # Independent (Floating) Power-Supply Enable (TEN) The device features the TEN control input to enable/disable the internal FPSs. This allows the usage of external high-efficiency power supplies to save system power. This option must be considered only for special applications requiring extremely low power dissipation. The low-power dissipation of the embedded FPSs already meets power requirements in most of the cases. Drive TEN low or leave unconnected to enable the internal FPSs; drive TEN high to disable the internal FPSs. #### **Thermal Protection** The devices feature an open-drain thermal-protection output (THP). When the internal junction temperature exceeds +145°C, the devices automatically enter shutdown mode and THP asserts. The devices reenter normal operation and the THP deasserts when the die temperature drops below +125°C. ### **Analog Front End (AFE)** #### **Modes of Operation** Operating modes for the AFE are controlled by seventeen 8-bit registers (00h–10h). This is described in the Register Settings section. #### Low-Noise Amplifier (LNA) Each of the device's LNAs is optimized for excellent dynamic range and linearity performance characteristics, making it ideal for ultrasound imaging applications. When the LNA is placed in low-gain mode, the input resistance (R<sub>IN</sub>), being a function of the gain A (R<sub>IN</sub> = RF/(1 + A)), increases by a factor of approximately 2. Consequently, the switches that control the feedback resistance (R<sub>FB</sub>) have to be changed. For instance, the $100\Omega$ mode in high gain becomes the $200\Omega$ mode in low gain (Table 32) #### Variable-Gain Amplifier (VGA) The device's VGAs are optimized for high linearity, high dynamic range, and low output-noise performance, all of which are critical parameters for ultrasound imaging applications. Each VGA path includes circuitry for adjusting analog gain, as well as an output buffer with differential output ports that drive the AAF and ADC. The VGA gain can be adjusted through the differential gain-control input (GC+ and GC-). Set the differential gain control input voltage at -3V for minimum gain and +3V for maximum gain. The differential analog control common-mode voltage is 1.65V (typ). ### **Overload Recovery** The device is also optimized for quick overload recovery for operation under the large input-signal conditions that are typically found in ultrasound input-buffer imaging applications. See the Typical Operating Characteristics for an illustration of the rapid recovery time from a transmit-related overload. Dynamic offsets or DC offsets in the device can be removed by enabling the digital HPF function contained within the ADC. The unique structure of the digital HPF allows for the removal of up to ±117mV of dynamic or static DC offset, without reducing the dynamic range of the ADC. ### Octal Continuous-Wave (CW) Mixer The device CW mixers are designed using an active double-balanced topology. The mixers achieve high dynamic range and high-linearity performance, with exceptionally low thermal and jitter noise, ideal for ultrasound CWD signal reception. The octal array exhibits quadrature and in-phase differential current outputs (CQ+, CQ-, CI+, CI-) to produce the total CWD beamformed signal. The maximum differential current output is typically 3mAP-P and the mixer output-compliance voltage ranges from 4.5V to 12V. Each mixer can be programmed to 1 of 16 phases; therefore, 4 bits are required for each channel for programming. Each CW channel can be programmed to an off state by setting bit CW\_SHDN\_CHn to 1. The power-down mode (SHDN) line overrides this soft shutdown. After the serial shift registers have been programmed, the $\overline{\text{CS}}$ signal, when going high, loads the phase information in the form of 5 bits per channel into the I/Q phase divider/selectors. This presets the dividers, selecting the appropriate mixer phasing. See Table 42 for mixer phase configurations. #### **CW Mixer Output Summation** The outputs from the octal-channel mixer array are summed internally to produce the total CWD summed beamformed signal. The octal array produces eight differential quadrature (Q) outputs and eight differential in-phase (I) outputs. All quadrature and in-phase outputs are summed into single I and Q differential current outputs (CQ+, CQ-, CI+, CI-). CWD beamforming is achieved using a single 8 x LO high-frequency master clock that is divided down to the CWD frequency using internal dividers. The beamformer provides $\lambda/16$ resolution with an 8 x LO clock using both edges of the clock, assuming a 50% duty cycle. An eas- ily available low-phase-noise 200MHz master clock can therefore be used to generate the necessary CWD frequencies with adequate resolution. ### **LO Phase Select** The LO phase dividers can be programmed through the shift registers to allow for 16 quadrature phases for a complete CW beamforming solution. ### **VGA and CW Mixer Operation** During normal operation, the device is configured so that either the VGA path is enabled while the mixer array is powered down (VGA mode), or the quadrature mixer array is enabled while the VGA path is powered down (CW mode). For VGA mode, set CWD to a logic-high, and for CW mode, set CWD to a logic-low. #### **External Voltage Reference** Connect an external, low-noise, 2.5V reference to the $V_{REF}$ pin. Bypass $V_{REF}$ to ground with a 0.1 $\mu$ F capacitor as close as possible to the device. The device noise performance is dependent on the external noise at $V_{REF}$ . #### **ADC Clock Input** The input clock interface provides for flexibility in the requirements of the clock driver. The device accepts a fully differential clock or single-ended logic-level clock (Figure 11). The device is specified for an input sampling 25MHz to 50MHz frequency range. By default, the internal phase-locked loop (PLL) is configured to accept input clock frequencies from 39MHz to 50MHz. The PLL is programmed through the PLL Sampling Rate register (00h, Table 6). Table 7 details the complete range of PLL sampling frequency settings. For differential clock operation, connect a differential clock to the CLKIN+ and CLKIN- inputs. The input common mode is established internally to allow for AC-coupling. The self-biased input common-mode voltage defaults to 1.2V. The differential clock signal can also be DC-coupled if the externally established common-mode voltage is constrained to the specified clock input common-mode range of 1V to 1.4V. A differential input termination of $100\Omega$ can be switched in by programming the CLKIN Control register (04h[4], Table 21). For single-ended operation, connect CLKIN- to GND and drive the CLKIN+ input with a logic-level signal. When the CLKIN- input is grounded (or pulled below the threshold of the clock-mode detection comparator), the differential-to-single-ended conversion stage is disabled and the logic-level inverter path is activated. The input common-mode self-bias is disconnected from CLKIN+, and provides a weak pullup bias to AVDD for CLKIN-. Figure 9. CWD Analog Front-End Beamformer Simplified Block Diagram Figure 10. CWD Output Beamforming Example Figure 11. Simplified Clock Input Schematic #### **Power-Down and Low-Power Mode** The device can also be powered down with the SHDN pin. Set SHDN to 1.8V to place the device in power-down mode. In power-down mode, the device draws a total supply current less than $0\mu$ A from the 5V and 3.3V supplies and less than 0.4mA from the 1.8V supplies. Set SHDN to logic-low for normal operation. A low-power mode is available to lower the required power for CWD operation. When selected, the complex mixers operate at lower quiescent currents. Note that operation in this mode slightly reduces the dynamic performance of the device. Table 8 shows the logic function of the standard operating modes. In addition to power-down mode, the device can be placed into a reduced-power Standby or Nap mode, which allows for rapid power-up in VGA mode. Nap mode is accessible by setting the SHDN pin to 1.8V, with the ADC\_NAP\_SHDN1 and AFE\_NAP\_SHDN1 registers set to 1 (see Table 8). Nap mode is not meant to be used in conjunction with CWD mode; valid CWD power states are normal CWD low-power and power-down modes. Although no device damage occurs, programming the device for Nap mode and setting the SHDN pin high can create invalid signal outputs in CWD mode. # Programmable, Digital Highpass 2-Pole Filter Digital Highpass Filter Characteristics This digital HPF is implemented as the cascade of two identical first-order highpass IIR filter sections (Figure 12). Each section implements the difference equation: $$y[n] = R \times y[n-1] + x[n] - x[n-1]$$ where x[n] is the input and y[n] is the output. The highpass 3dB corner frequency is established by the filter coefficient (R). Each section can be independently programmed to one of 10 possible values or placed into bypass mode (Table 24). The available filter coefficient values and corresponding cutoff frequency are given in Table 3. Figure 12. Two-Stage Digital Highpass Filter with 1-Stage Multiplier ### **Table 3. Digital Filter Cutoff-Frequency Setting** | FILTER COI | EFFICIENT (R) | 3dB CUTOFF<br>FREQUENCY(f <sub>S</sub> /2) | 3dB CUTOFF<br>FREQUENCYMHz<br>(f <sub>S</sub> = 50Msps) | |---------------------|---------------|--------------------------------------------|---------------------------------------------------------| | ONE-FILTER SECTIONS | | | | | 54/64 | 0.843750 | 0.046294 | 1.157 | | 55/64 | 0.859375 | 0.041943 | 1.049 | | 56/64 | 0.875000 | 0.037535 | 0.938 | | 57/64 | 0.890625 | 0.033069 | 0.827 | | 58/64 | 0.906250 | 0.028544 | 0.714 | | 59/64 | 0.921875 | 0.023956 | 0.599 | | 60/64 | 0.937500 | 0.019303 | 0.483 | | 61/64 | 0.953125 | 0.014584 | 0.365 | | 62/64 | 0.968750 | 0.009796 | 0.245 | | 63/64 | 0.984375 | 0.004935 | 0.123 | | TWO-FILTER SECTIONS | | | | | 54/64 | 0.843750 | 0.069441 | 1.736 | | 55/64 | 0.859375 | 0.062915 | 1.573 | | 56/64 | 0.875000 | 0.056303 | 1.408 | | 57/64 | 0.890625 | 0.049604 | 1.240 | | 58/64 | 0.906250 | 0.042816 | 1.070 | | 59/64 | 0.921875 | 0.035934 | 0.898 | | 60/64 | 0.937500 | 0.028955 | 0.724 | | 61/64 | 0.953125 | 0.021876 | 0.547 | | 62/64 | 0.968750 | 0.014694 | 0.367 | | 63/64 | 0.984375 | 0.007403 | 0.185 | ### MAX2082 # Low-Power, High-Performance Octal Ultrasound Transceiver with Integrated AFE, Pulser, T/R Switch, and CWD Beamformer The digital HPF provides a small-signal gain that depends on the filter coefficient. This effectively reduces slightly the full-scale input range of the ADC. A plot of filter gain vs. filter coefficient is shown in Figure 25. A coarse digital multiplier is incorporated at the output of the filter to provide partial compensation of the digital filter gain. Table 4 provides the recommended gain-compensation settings for different filter cutoff-frequency settings. The digital filter magnitude, phase, group-delay, and impulse-time response for 1-Stage and 2-Stage configurations are shown in Figure 13 to Figure 24, respectively. Table 4. Gain-Compensation Settings for Different Filter Cutoff-Frequency Settings | R | FILTER<br>MODE | POLES | f <sub>3dB</sub><br>(f <sub>S</sub> /2) | GAIN | GAIN<br>(dB) | GAIN COMP<br>(dB) | OVERALL GAIN<br>(dB) | |--------|----------------|-------|-----------------------------------------|-------|--------------|-------------------|----------------------| | N/A | Bypass | N/A | N/A | 1 | 0 | 0 | 0 | | | | | | | | | | | 63/64 | Filter | 1 | 0.004935 | 1 | 0.0681 | 0 | 0.0681 | | 62/64 | Filter | 1 | 0.009796 | 1 | 0.1368 | 0 | 0.1368 | | 61/64 | Filter | 1 | 0.014584 | 1 | 0.206 | 0 | 0.206 | | 60/64 | Filter | 1 | 0.019303 | 1 | 0.2758 | 0 | 0.2758 | | 59/64 | Filter | 1 | 0.023956 | 1 | 0.3461 | 0 | 0.3461 | | 58/64 | Filter | 1 | 0.028544 | 15/16 | 0.417 | -0.5606 | -0.1436 | | 57/64 | Filter | 1 | 0.033069 | 15/16 | 0.4885 | -0.5606 | -0.0721 | | 56/64 | Filter | 1 | 0.037535 | 15/16 | 0.5606 | -0.5606 | 0 | | 55/64 | Filter | 1 | 0.041943 | 15/16 | 0.6333 | -0.5606 | 0.0727 | | 54/64 | Filter | 1 | 0.046294 | 15/16 | 0.7066 | -0.5606 | 0.146 | | | | | | | | | | | 63/64 | Filter | 2 | 0.007403 | 1 | 0.1362 | 0 | 0.1362 | | 62/64 | Filter | 2 | 0.014694 | 1 | 0.2736 | 0 | 0.2736 | | 61/64 | Filter | 2 | 0.021876 | 15/16 | 0.412 | -0.5606 | -0.1486 | | 60/64* | Filter | 2 | 0.028955 | 15/16 | 0.5515 | -0.5606 | -0.0091 | | 59/64 | Filter | 2 | 0.035934 | 15/16 | 0.6922 | -0.5606 | 0.1316 | | 58/64 | Filter | 2 | 0.042816 | 15/16 | 0.834 | -0.5606 | 0.2734 | | 57/64 | Filter | 2 | 0.049604 | 7/8 | 0.977 | -1.1598 | -0.1828 | | 56/64 | Filter | 2 | 0.056303 | 7/8 | 1.1211 | -1.1598 | -0.0387 | | 55/64 | Filter | 2 | 0.062915 | 7/8 | 1.2665 | -1.1598 | 0.1067 | | 54/64 | Filter | 2 | 0.069441 | 7/8 | 1.4131 | -1.1598 | 0.2533 | <sup>\*</sup>Parts are factory trimmed with this setting. Programming can be changed. Figure 13. Digital HPF Magnitude Frequency Response (1 Stage) Figure 14. Digital HPF Magnitude Frequency Response (1 Stage) at Corner Frequency Figure 15. Digital HPF Phase Response (1 Stage) Figure 16. Digital HPF Group-Delay Frequency Response (1 Stage) Figure 17. Digital HPF Impulse-Time Response (1 Stage) Figure 18. Digital HPF Impulse-Time Response Detailed Plot (1 Stage) Figure 19. Digital HPF Magnitude Frequency Response (2 Stage) Figure 20. Digital HPF Magnitude Frequency Response (2 Stage) at Corner Frequency Figure 21. Digital HPF Phase Response (2 Stage) Figure 22. Digital HPF Group-Delay Frequency Response (2 Stage) Figure 23. Digital HPF Impulse-Time Response (2 Stage) Figure 24. Digital HPF Impulse-Time Response Detailed Plot (2 Stage) Figure 25. Digital HPF Gain vs. Filter Coefficient ### **System Timing Requirements** Figure 26 shows the relationship between the analog inputs, input clock, frame-alignment output, serial-clock output, and serial-data outputs. The differential ADC input signal is sampled on the rising edge of the applied clock signal (CLKIN+, CLKIN-), and the resulting data appears at the digital outputs 10.5 clock cycles later. Figure 27 provides a detailed, two-conversion timing diagram of the relationship between inputs and outputs. ### **Clock Output (CLKOUT+, CLKOUT-)** The ADC provides a differential clock output that consists of CLKOUT+ and CLKOUT-. As shown in Figure 28, the serial-output data is clocked out of the device on both edges of the clock output. The frequency of the output clock is six times (6x) the frequency of the input clock. The Output Data Format and Test Pattern/Digital HPF Select register (01h) allows the phase of the clock output to be adjusted relative to the output data frame (Table 9, Figure 30). Figure 26. ADC Timing (Overall) Figure 27. ADC Timing (Detail) Figure 28. Serial Output Detailed Timing Diagram #### Frame-Alignment Output (FRAME+, FRAME-) The ADC provides a differential frame-alignment signal that consists of FRAME+ and FRAME-. As shown in Figure 27, the rising edge of the frame-alignment signal corresponds to the first bit (D0) of the 12-bit serial-data stream. The frequency of the frame-alignment signal is identical to the frequency of the input clock; however, the duty cycle varies depending on the input clock frequency. #### Serial-Output Data (OUT\_+, OUT\_-) The ADC provides conversion results through individual differential outputs consisting of OUT\_+ and OUT\_-. The results are valid 10.5 input clock cycles after a sample is taken. As shown in Figure 28, the output data is clocked out on both edges of the output clock, LSB (D0) first (by default). Figure 27 displays the detailed serial-output timing diagram. #### **Differential LVDS Digital Outputs** The ADC features programmable, fully differential LVDS digital outputs. By default, the 12-bit data output is transmitted LSB first, in offset binary format. The Output Data Format and Test Pattern/Digital HPF Select register (01h, Table 9) allows customization of the output bit order and data format. The output bit order can be reconfigured to transmit MSB first, and the output data format can be changed to two's complement. Table 10 contains full output data configuration details. The LVDS outputs feature flexible programming options. First, the output common-mode voltage can be programmed from 0.6V to 1.2V (default) in 200mV steps (Table 17). Use the LVDS Output Driver Level register (02h, Table 13) to adjust the output common-mode voltage. The LVDS output driver current is also fully programmable through the LVDS Output Driver Management register (03h, Table 18). By default, the output driver current is set to 3.5mA. The output driver current can be adjusted from 0.5mA to 7.5mA in 0.5mA steps (Table 19). The LVDS output drivers also feature optional internal terminations that can be enabled and adjusted by the LVDS Output Driver Management register (03h, Table 18). By default, the internal output driver termination is disabled. See Table 20 for all possible configurations. ### **Output Driver Level Tests** The LVDS outputs (data, clock, and frame) can be configured to static logic-level test states through the LVDS Output Driver Level register (02h, Table 13). The complete list of settings for the static logic-level test states can be found in Table 14 to Table 16. #### **Data Output Test Patterns** The LVDS data outputs can be configured to output several different, recognizable test patterns. Test patterns are enabled and selected using the Output Data Format and Test Pattern/Digital HPF Select register (01h, Table 9). A complete list of test pattern options are listed in Table 11, and custom test pattern details can be found in the custom Test Pattern registers (07h, 08h, 09h) section (including Table 26, Table 29, and Table 30). #### **Power Management** The SHDN input is used to toggle between two power-management states. Power state 0 corresponds to SHDN = 0, while power state 1 corresponds to SHDN = 1. The PLL Sampling Rate and Power Management register (00h, Table 6) and the Channel Power Management registers (05h and 06h, Table 22 and Table 23) fully define each power-management state. By default, SHDN = 1 shuts down the device, and SHDN = 0 returns the ADCs to full-power operation. Use of the SHDN input is not required for power management. For either state of SHDN, complete power-management flexibility is provided, including individual ADC channel power-management control, as well as the option of which reduced power-mode to utilize in each power state. The reduced-power modes available are sleep mode and nap mode. The device cannot enter either of these states unless no ADC channels are active in the current power state (Table 8). In nap mode, the reference, duty-cycle equalizer, and clock-multiplier PLL circuits remain active for rapid wake-up time. In nap mode, the externally applied clock signal must remain active for the duty-cycle equalizer and PLL to remain locked. Typical wake-up time from nap mode is $2\mu s$ . In sleep mode, all circuits are turned off except for the bandgap voltage-generation circuit. All registers retain previously programmed values during sleep mode. Typical wakeup time from sleep mode is 2ms (typ). #### Power-On and Reset The user-programmable register default settings and other factory-programmed settings are stored in a non-volatile memory. Upon device power-up, these values are loaded into the control registers. The operation occurs after the application of a valid supply voltage to AVDD and OVDD, and the presence of an input clock signal. The user-programmed register values are retained as long as the AVDD and OVDD voltages are applied. A reset condition overwrites all user-programmed registers with the factory-default values. The reset condition occurs on power-up and can be initiated while powered with a software write command (write 5Ah) through the serial-port interface to the Special Function register (10h). The reset time is proportional to the ADC clock period and requires 415µs at 50Msps. # Power-Down and Low-Power (Nap) Mode and Channel Selection The SHDN pin is a toggle switch between any two power-management states. In most cases, the SHDN = 0 state is on, and the SHDN = 1 state is off. However, complete flexibility is provided, allowing the user to toggle between active and nap, active and sleep, etc. Nap mode is defined as a reduced-power state with rapid wake-up time on the order of 2µs. Sleep mode is a very-low-power mode (~1mW) with a much longer wake-up time on the order of 2ms. The serial port and programmable registers remain active during nap and sleep modes. #### $CHn_ON_SHDN0 n = [1:8]$ - 1 Channel n is on when the SHDN pin is low. - 0 Channel n is off when the SHDN pin is low. ### $CHn_ON_SHDN1 n = [1:8]$ - 1 Channel n is on when the SHDN pin is high. - 0 Channel n is off when the SHDN pin is high. ### ADC\_NAP\_SHDN0 - 1 ADC in nap mode when all channels are off, or the CWD pin is high and the SHDN pin is low. - 0 ADC in sleep mode when all channels are off, or the CWD pin is high and the SHDN pin is low. #### ADC\_NAP\_SHDN1 - 1 ADC in nap mode when all channels are off, or the CWD pin is high and the SHDN pin is high. - 0 ADC in sleep mode when all channels are off, or the CWD pin is high and the SHDN pin is high. #### AFE\_NAP\_SHDN0 - 1 AFE in nap mode when all channels are off and the SHDN pin is low. - 0 AFE in sleep mode when all channels are off and the SHDN pin is low. #### AFE\_NAP\_SHDN1 - 1 AFE in nap mode when all channels are off and the SHDN pin is high. - 0 AFE in sleep mode when all channels are off and the SHDN pin is high. #### 3-Wire Serial Peripheral Interface (SPI) The ADC operates as a slave device that sends and receives data through a 3-wire SPI interface. A master device must initiate all data transfers to and from the device. The device uses an active-low SPI chip-select input $\overline{(CS)}$ to enable communication with timing controlled through the externally generated SPI clock input (SCLK). All data is sent and received through the bidirectional SPI data line (SDIO). The device has 16 user-programmable control registers and one special-function register, which are accessed and programmed through this interface. #### **SPI Communication Format** Figure 29 shows an ADC SPI communication cycle. All SPI communication cycles are made up of 2 bytes of data on SDIO and require 16 clock cycles on SCLK to be completed. To initiate an SPI read or write communication cycle, $\overline{\text{CS}}$ must first transition from a logic-high to a logic-low state. While $\overline{\text{CS}}$ remains low, serial data is clocked in from SDIO on rising edges of SCLK, and clocked out (for a read) on the falling edges of SCLK. When $\overline{\text{CS}}$ is high, the device does not respond to SCLK transitions, and no data is read from or written to SDIO. $\overline{\text{CS}}$ must transition back to logic-high after each read/write cycle is completed. The first byte transmitted on SDIO is always provided by the master. The ADC (slave device) clocks in the data from SDIO on each rising edge of SCLK. The first bit received selects whether the communication cycle is a read or a write. Logic 1 selects a read cycle, while logic 0 selects a write cycle. The next 7 bits (MSB first) are the register address for the read or write cycle. The address can indicate any of the 16 user-programmable control registers (00h to 0Fh), or the special-function register (10h, write only). Attempting to read/write with any other address has no effect (Table 3). The second byte on SDIO is sent to the ADC in the case of a write, or received from the ADC in the case of a read. For a write command, the device continues to clock in the data on SDIO on each rising edge of SCLK. In the case of a read command, the device writes data to SDIO on each falling edge of SCLK. The data byte is transmitted and received MSB first in both cases. The detailed SPI timing requirements are shown in Figure 29. #### **Output Clock Phase** CLKOUT\_PHASE[1:0] default POR is 00. See Figure 30 for various output clock phase configurations. Figure 29. SPI Timing Diagram **Table 5. User-Programmable ADC Control Registers** | ADDRESS | READ/WRITE | POR STATE | FUNCTION | | | |---------|------------|-----------|---------------------------------------------------------|--|--| | 00h | R/W | 0001 0001 | PLL Sampling Rate and Power Management | | | | 01h | R/W | 0000 0000 | Output Data Format and Test Pattern/Digital HPF Select | | | | 02h | R/W | 0000 0000 | LVDS Output Driver Level | | | | 03h | R/W | 0000 0000 | LVDS Output Driver Management | | | | 04h | R/W | 0000 0000 | ADC CLKIN Control | | | | 05h | R/W | 1111 1111 | Channel Power Management: SHDN0 | | | | 06h | R/W | 0000 0000 | Channel Power Management: SHDN1 | | | | 07h | R/W | 0100 0100 | Digital HPF 1 and 2: -3dB Cutoff/Custom Test Patterns 1 | | | | 08h | R/W | 0101 0110 | Digital HPF 1 and 2: ATENuation/Custom Test Patterns 2 | | | | 09h | R/W | 0101 1010 | Custom Test Patterns 2 and 1 (4 Most Significant Bits) | | | | 0Ah | R/W | 0101 1100 | AFE Settings | | | | 0Bh | R/W | 0000 0000 | CW Beamformer 1 | | | | 0Ch | R/W | 0000 0000 | CW Beamformer 2 | | | | 0Dh | R/W | 0000 0000 | CW Beamformer 3 | | | | 0Eh | R/W | 0000 0000 | CW Beamformer 4 | | | | 0Fh | R/W | 0000 0000 | CW Beamformer 5 | | | | 10h | R/W | N/A | Special Function | | | ### Table 6. PLL Sampling Rate and Power Management (00h) | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |-------|-------|----------|-------|---------------|---------------|---------------|---------------| | _ | | PLL[2:0] | | AFE_NAP_SHDN1 | AFE_NAP_SHDN0 | ADC_NAP_SHDN1 | ADC_NAP_SHDN0 | ### **Table 7. PLL Frequency-Control Settings (00h[6:4])** | CLO | CK MULTIPLIER S | ETTING | MINIMUM SAMPLING FREQUENCY | MAXIMUM SAMPLING<br>FREQUENCY (MHz) | | | |--------|-----------------|--------|----------------------------|-------------------------------------|--|--| | PLL[2] | PLL[1] | PLL[0] | (MHz) | | | | | 0 | 0 | 0 | Not used | | | | | 0 | 0 | 1 | 39 | 50 | | | | 0 | 1 | 0 | 28.5 | 39 | | | | 0 | 1 | 1 | 25 | 28.8 | | | | 1 | Х | Х | Not used | | | | X = Don't care. **Table 8. Power-Management Programming** | PII | NS | | REGISTER | RS | | | | | |------|-------|---------------------------|---------------------------|---------------|---------------|---------------|---------------|--------------------------------------| | SHDN | CWD | CHn_ON_SHDN0<br>n = [1:8] | CHn_ON_SHDN1<br>n = [1:8] | ADC_NAP_SHDN0 | ADC_NAP_SHDN1 | AFE_NAP_SHDN0 | AFE_NAP_SHDN1 | DESCRIPTION | | DEFA | ULT R | EGISTER MODES | 5 | • | | | • | | | 0 | 0 | 11111111 | 00000000 | 0 | 1 | 0 | 1 | 8 channels active (VGA mode) | | 0 | 1 | 11111111 | 00000000 | 0 | 1 | 0 | 1 | CW Doppler mode (ADC in nap mode) | | 1 | 0 | 11111111 | 00000000 | 0 | 1 | 0 | 1 | Nap mode (ADC and AFE) | | 1 | 1 | 11111111 | 00000000 | 0 | 1 | 0 | 1 | CW Doppler mode (ADC in nap mode) | | PROC | SRAMI | MED REGISTER I | MODES | | | | | | | 0 | 0 | Not all zero | XXXXXXXX | Х | Х | Х | Х | 1 or more channels active (VGA mode) | | 0 | 0 | 00000000 | XXXXXXXX | 0 | Х | 0 | Х | Sleep mode (ADC and AFE) | | 0 | 0 | 00000000 | XXXXXXXX | 0 | Х | 1 | Х | ADC sleep/AFE nap | | 0 | 0 | 00000000 | XXXXXXXX | 1 | Х | 0 | Х | ADC nap/AFE sleep | | 0 | 0 | 00000000 | XXXXXXXX | 1 | Х | 1 | Х | Nap mode (ADC and AFE) | | 0 | 1 | XXXXXXX | XXXXXXXX | 0 | Х | Х | Х | CW Doppler mode (ADC in sleep mode) | | 0 | 1 | XXXXXXX | XXXXXXXX | 1 | Х | Х | Х | CW Doppler mode (ADC in nap mode) | | 1 | 0 | XXXXXXX | Not all zero | Х | Х | Х | Х | 1 or more channels active (VGA mode) | | 1 | 0 | XXXXXXX | 00000000 | Х | 0 | Х | 0 | Sleep mode (ADC and AFE) | | 1 | 0 | XXXXXXX | 00000000 | Х | 0 | Х | 1 | ADC sleep/AFE nap | | 1 | 0 | XXXXXXX | 00000000 | Х | 1 | Х | 0 | ADC nap/AFE sleep | | 1 | 0 | XXXXXXX | 00000000 | Х | 1 | Х | 1 | Nap mode (ADC and AFE) | | 1 | 1 | XXXXXXX | XXXXXXXX | Х | 0 | Х | Х | CW Doppler mode (ADC in sleep mode) | | 1 | 1 | XXXXXXXX | XXXXXXXX | Х | 1 | Х | Х | CW Doppler mode (ADC in nap mode) | X = Don't care. Table 9. Output Data Format and Test Pattern/Digital HPF Select (01h) | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |-------|----------|--------|-----------|-----------|-----------|-------------|-----------| | TEST | _PATTERN | N[2:0] | TEST_DATA | CLKOUT_PI | HASE[1:0] | DATA_FORMAT | BIT_ORDER | Table 10. LVDS Output Data Format Programming (01h[1:0]) | DATA_FORMAT | BIT_ORDER | LVDS OUTPUT DATA FORMAT | |-------------|-----------|-----------------------------------| | 0 | 0 | Offset binary, LSB first (default | | 0 | 1 | Offset binary, MSB first | | 1 | 0 | Two's complement, LSB first | | 1 | 1 | Two's complement, MSB first | Figure 30. Output Clock Phase #### **Custom Test Pattern** When custom test pattern is selected (TEST\_PATTERN[2:0] = 010), the output alternates between BITS\_CUSTOM1[11:0] and BITS\_CUSTOM2[11:0]. If a single repeating word is desired, program BITS\_CUSTOM2[11:0] to the same value as BITS\_CUSTOM1[11:0]. Table 11. Test Pattern Programming and Digital Highpass Filter Selection | TEST_DATA | TEST_PATTERN[2:0] | | N[2:0] | TEST PATTERN FORMAT | |-----------|-------------------|---|--------|----------------------------------------------------------------| | 0 | X | Х | Х | Disabled, normal operation with digital HPF selected (default) | | 1 | 0 | 0 | 0 | Data skew (010101010101), repeats every frame | | 1 | 0 | 0 | 1 | Data sync (111111000000), repeats every frame | | 1 | 0 | 1 | 0 | Custom test pattern, repeats every 2 frames | | 1 | 0 | 1 | 1 | Ramping pattern from 0 to 4095 (repeats) | | 1 | 1 | 0 | 0 | Pseudorandom data pattern, short sequence (29) | | 1 | 1 | 0 | 1 | Pseudorandom data pattern, long sequence (2 <sup>23</sup> ) | | 1 | 1 | 1 | Х | Not used | X = Don't care. ### **Table 12. Pseudorandom Data Test Pattern** | SEQUENCE | INITIAL VALUE | FIRST 3 SAMPLES | |-------------------------|---------------|---------------------| | Short (29) | 0x0df | 0xdf9, 0x353, 0x301 | | Long (2 <sup>23</sup> ) | 0x29b80a | 0x591, 0xfd7, 0x0a3 | **Note:** When custom test pattern is selected (TEST\_PATTERN[2:0] = 100) the output is a short (2<sup>9</sup>) PN sequence. A long (2<sup>23</sup>) sequence output is provided when TEST\_PATTERN[2:0] = 101. ### Table 13. LVDS Output Driver Level (02h) | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |-------|----------|-----------|-------|-------|---------------|-------------|-----------| | LVDS | _CM[1:0] | TEST_FRAM | | | JT_LEVEL[1:0] | TEST_DATA_L | EVEL[1:0] | ### Table 14. Test Data (OUT\_) Level Programming | TEST_DATA | _LEVEL[1:0] | DATA (OUT_) OUTPUT | |-----------|-------------|----------------------| | X | 0 | Normal data output | | 0 | 1 | Output low (static) | | 1 | 1 | Output high (static) | X = Don't care. ### Table 15. Test CLKOUT\_ Level Programming | TEST_CLKOU | IT_LEVEL[1:0] | CLKOUT_ OUTPUT | |------------|---------------|-----------------------| | X | 0 | Normal CLKOUT_ output | | 0 | 1 | Output low (static) | | 1 | 1 | Output high (static) | X = Don't care. ### **Table 16. Test FRAME Level Programming** | TEST_FRAME | E_LEVEL[1:0] | FRAME OUTPUT | |------------|--------------|----------------------| | X | 0 | Normal FRAME output | | 0 | 1 | Output low (static) | | 1 | 1 | Output high (static) | X = Don't care. ### **Table 17. LVDS Output Common-Mode Voltage Adjustment** | LVDS | CM[1:0] | LVDS OUTPUT COMMON-MODE VOLTAGE (V) | |------|---------|-------------------------------------| | 0 | 0 | 1.2 (default) | | 0 | 1 | 1.0 | | 1 | 0 | 0.8 | | 1 | 1 | 0.6 | **Table 18. LVDS Output Driver Management (03h)** | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |-------|-------|----------------|-------|-------|-------|--------------|-------| | _ | LVI | LVDS_TERM[2:0] | | | LVE | DS_IADJ[3:0] | | **Table 19. LVDS Output Drive Current Configuration** | | LVDS_I | ADJ[3:0] | | LVDS CURRENT (mA) | |---|--------|----------|---|--------------------------------| | 0 | 0 | 0 | 0 | 3.5mA, 350mV at 100Ω (default) | | 0 | 0 | 0 | 1 | 0.5 | | 0 | 0 | 1 | 0 | 1.0 | | 0 | 0 | 1 | 1 | 1.5 | | 0 | 1 | 0 | 0 | 2.0 | | 0 | 1 | 0 | 1 | 2.5 | | 0 | 1 | 1 | 0 | 3.0 | | 0 | 1 | 1 | 1 | 3.5 | | 1 | 0 | 0 | 0 | 4.0 | | 1 | 0 | 0 | 1 | 4.5 | | 1 | 0 | 1 | 0 | 5.0 | | 1 | 0 | 1 | 1 | 5.5 | | 1 | 1 | 0 | 0 | 6.0 | | 1 | 1 | 0 | 1 | 6.5 | | 1 | 1 | 1 | 0 | 7.0 | | 1 | 1 | 1 | 1 | 7.5 | Note: Selectable LVDS drive current fully selectable from 0.5mA to 7.5mA in 0.5mA increments (3.5mA default). Supports ANSI-644 and IEEE 1596.3. **Table 20. LVDS Output Driver Internal Termination Configuration** | | LVDS_TERM[2:0] | | LVDS INTERNAL TERMINATION (Ω) | |---|----------------|---|-------------------------------| | 0 | 0 | 0 | _ | | 0 | 0 | 1 | 800 | | 0 | 1 | 0 | 400 | | 0 | 1 | 1 | 267 | | 1 | 0 | 0 | 200 | | 1 | 0 | 1 | 160 | | 1 | 1 | 0 | 133 | | 1 | 1 | 1 | 100 | **Table 21. CLKIN Termination Control (04h)** | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |-------|-------|-------|------------|-------|-------|-------|-------| | _ | _ | _ | CLKIN_TERM | _ | _ | _ | 0* | Always program this bit to 0. ### **Clock Input Termination** CLKIN\_TERM = 0: $100\Omega$ not selected. CLKIN\_TERM = 1: Switches in $100\Omega$ across differential clock inputs. ### Table 22. Channel Power Management: SHDN0 (05h) | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------| | CH8_SHDN0 | CH7_SHDN0 | CH6_SHDN0 | CH5_SHDN0 | CH4_SHDN0 | CH3_SHDN0 | CH2_SHDN0 | CH1_SHDN0 | ### Table 23. Channel Power Management: SHDN1 (06h) | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------| | CH8_SHDN1 | CH7_SHDN1 | CH6_SHDN1 | CH5_SHDN1 | CH4_SHDN1 | CH3_SHDN1 | CH2_SHDN1 | CH1_SHDN1 | ### Table 24. Digital Highpass Filter Control Coefficients (07h; If TEST\_DATA 01[4]) = 0) | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |-------|-------|--------|-------|-------|------------------|--------|-------| | | HPF2 | 2[3:0] | | | HPF <sup>-</sup> | 1[3:0] | | ### **Table 25. Digital Highpass Filter Configuration** | | HPF1[3:0] | ], HPF2[3:0] | | R1/R2 | FILTER MODE | |---|-----------|--------------|---|-------|--------------------------------------------------------| | 0 | 0 | 0 | 0 | N/A | Bypass | | 0 | 0 | 0 | 1 | 63/64 | Filter; f <sub>3dB</sub> = 0.004935, f <sub>S</sub> /2 | | 0 | 0 | 1 | 0 | 62/64 | Filter; f <sub>3dB</sub> = 0.009796, f <sub>S</sub> /2 | | 0 | 0 | 1 | 1 | 61/64 | Filter; f <sub>3dB</sub> = 0.014584, f <sub>S</sub> /2 | | 0 | 1 | 0 | 0 | 60/64 | Filter; f <sub>3dB</sub> = 0.019303, f <sub>S</sub> /2 | | 0 | 1 | 0 | 1 | 59/64 | Filter; f <sub>3dB</sub> = 0.023956, f <sub>S</sub> /2 | | 0 | 1 | 1 | 0 | 58/64 | Filter; f <sub>3dB</sub> = 0.028544, f <sub>S</sub> /2 | | 0 | 1 | 1 | 1 | 57/64 | Filter; f <sub>3dB</sub> = 0.033069, f <sub>S</sub> /2 | | 1 | 0 | 0 | 0 | 56/64 | Filter; f <sub>3dB</sub> = 0.037535, f <sub>S</sub> /2 | | 1 | 0 | 0 | 1 | 55/64 | Filter; f <sub>3dB</sub> = 0.041943, f <sub>S</sub> /2 | | 1 | 0 | 1 | 0 | 54/64 | Filter; f <sub>3dB</sub> = 0.046294, f <sub>S</sub> /2 | | 1 | 0 | 1 | 1 | _ | Bypass | | 1 | 1 | 0 | 0 | _ | Bypass | | 1 | 1 | 0 | 1 | _ | Bypass | | 1 | 1 | 1 | 0 | _ | Bypass | | 1 | 1 | 1 | 1 | _ | Bypass | ### Table 26. Custom Test Pattern 1 (07h; If TEST\_DATA 01[4]) = 1) | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | | | |-------|-------------------|-------|-------|-------|-------|-------|-------|--|--| | | BITS_CUSTOM1[7:0] | | | | | | | | | ### MAX2082 # Low-Power, High-Performance Octal Ultrasound Transceiver with Integrated AFE, Pulser, T/R Switch, and CWD Beamformer ### Table 27. Digital Highpass Filter Attenuation (08h; If TEST\_DATA 01[4]) = 0) | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |-------|-------|-------|-------|-------|-------|-----------|-------| | _ | _ | _ | _ | _ | _ | ATEN[1:0] | | ### **Table 28. Digital Highpass Filter Attenuation** | A | TEN[1:0] | GAIN | GAIN (dB) | |---|----------|-------|-----------| | 0 | 0 | 1 | 0 | | 0 | 1 | 1 | 0 | | 1 | 0 | 15/16 | -0.58 | | 1 | 1 | 7/8 | -1.16 | ### Table 29. Custom Test Pattern 2 (08h; If TEST\_DATA 01[4]) = 1) | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | | | |-------------------|-------|-------|-------|-------|-------|-------|-------|--|--| | BITS_CUSTOM2[7:0] | | | | | | | | | | ### Table 30. Custom Test Pattern 3 (09h) | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |-------|----------|------------|-------|-------|----------|------------|-------| | | BITS_CUS | TOM2[11:8] | | | BITS_CUS | TOM1[11:8] | | ### **Table 31. AFE Settings (0Ah)** | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |-------|--------------|-------|--------------|-------|---------|----------------|------------| | Δ | AFE_RIN[0:2] | | AFE_LNA_GAIN | AFE_E | BW[0:1] | CWD_POWER_MODE | AFE_OCLAMP | ### Table 32. AFE Input Impedance and LNA Gain Control | AFE_LNA_GAIN | | AFE_RIN[0:2] | | INPUT RESISTANCE<br>(Ω) | LNA GAIN<br>(dB) | |--------------|---|--------------|---|-------------------------|------------------| | 0 | 0 | 0 | 0 | 100 | 12.5 | | 0 | 1 | 0 | 0 | 200 | 12.5 | | 0 | 0 | 1 | 0 | 400 | 12.5 | | 0 | 1 | 1 | 0 | 1000 | 12.5 | | 0 | Х | X | 1 | External R | 12.5 | | 1 | 0 | 0 | 0 | 50 | 18.5 | | 1 | 1 | 0 | 0 | 100 | 18.5 | | 1 | 0 | 1 | 0 | 200 | 18.5 | | 1 | 1 | 1 | 0 | 500 | 18.5 | | 1 | Х | X | 1 | External R | 18.5 | X = Don't care. ### MAX2082 # Low-Power, High-Performance Octal Ultrasound Transceiver with Integrated AFE, Pulser, T/R Switch, and CWD Beamformer ### Table 33. AFE AAF Filter Bandwidth Control | AFE_BW[0:1] | | BANDWIDTH (MHz) | |-------------|---|-----------------| | 0 | 0 | 9 | | 0 | 1 | 10 | | 1 | 0 | 15 | | 1 | 1 | 18 | ### **Table 34. CWD Power Mode** | CWD_POWER_MODE | CWD POWER MODE | |----------------|-------------------------------| | 0 | Full power (default, nominal) | | 1 | Low power | ### **Table 35. VGA Output Clamp Control** | AFE_OCLAMP | VGA OUTPUT CLAMP | |------------|-----------------------------| | 0 | No clamp (default, nominal) | | 1 | Clamp active | ### Table 36. CW Beamformer 1 (0Bh) | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |-------|-------------|-------|-------------|-------|---------|-------------|-------| | CI | N_PHASE_CH2 | [1:3] | CW_SHDN_CH1 | | CW_PHAS | SE_CH1[0:3] | | ### Table 37. CW Beamformer 2 (0Ch) | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |-----------------|-------------|-------|--------|----------|-------|-------------|-----------------| | CW_PHASE_CH4[3] | CW_SHDN_CH3 | C | W_PHAS | E_CH3[0: | 3] | CW_SHDN_CH2 | CW_PHASE_CH2[0] | ### Table 38. CW Beamformer 3 (0Dh) | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |-------|---------|------------|-------|--------------|-------|------------|-------| | | CW_PHAS | E_CH5[0:3] | | CW_S HDN_CH4 | CW. | _PHASE_CH4 | [0:2] | ### Table 39. CW Beamformer 4 (0Eh) | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |-------|-------------|-------------|-------|----------|------------|-------|-------------| | | SE_CH7[2:3] | CW_SHDN_CH6 | | CW_PHASI | E_CH6[0:3] | | CW_SHDN_CH5 | ### Table 40. CW Beamformer 5 (0Fh) | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |-------------|-------------------|-------|-------|-------|-------------|----------|------------| | CW_SHDN_CH8 | CW_PHASE_CH8[0:3] | | | | CW_SHDN_CH7 | CW_PHASE | E_CH7[0:1] | ### **Table 41. Phase Rotation Bit Weight** | | CW_PHASE_CHn[0:3] | | | | | | |-------|-------------------|-----|-----|---------|--|--| | -22.5 | -180 | -90 | -45 | Degrees | | | ### **Table 42. Phase Rotation Summary** | | CW_PHASE_CHn[0:3] | | | | | | | | |-------|-------------------|-----|-----|-----------------|--|--|--|--| | -22.5 | -180 | -90 | -45 | PHASE (DEGREES) | | | | | | 0 | 0 | 0 | 0 | 0 | | | | | | 0 | 0 | 0 | 1 | 337.5 | | | | | | 0 | 0 | 1 | 0 | 180 | | | | | | 0 | 0 | 1 | 1 | 157.5 | | | | | | 0 | 1 | 0 | 0 | 270 | | | | | | 0 | 1 | 0 | 1 | 247.5 | | | | | | 0 | 1 | 1 | 0 | 90 | | | | | | 0 | 1 | 1 | 1 | 67.5 | | | | | | 1 | 0 | 0 | 0 | 315 | | | | | | 1 | 0 | 0 | 1 | 292.5 | | | | | | 1 | 0 | 1 | 0 | 135 | | | | | | 1 | 0 | 1 | 1 | 112.5 | | | | | | 1 | 1 | 0 | 0 | 225 | | | | | | 1 | 1 | 0 | 1 | 202.5 | | | | | | 1 | 1 | 1 | 0 | 45 | | | | | | 1 | 1 | 1 | 1 | 22.5 | | | | | ### **CW Doppler Mode Control** CW\_SHDN\_CHn is set to 0 in normal operation (default). Set it to 1 for power-down channel n when in CW Doppler mode. **Note:** The transfer data to AFE procedure described in the AFE Programming and Data Transfer section should be performed twice when setting any CW\_SHDN\_CHn bits from 0 to 1 to enable a CW Doppler channel(s). This procedure only applies to the CW\_SHDN\_CHn bits; all other bits are transferred to the AFE in a single operation. ### Table 43. Special Function Register (10h) | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |---------|---------|---------|---------|---------|---------|---------|---------| | STATUS7 | STATUS6 | STATUS5 | STATUS4 | STATUS3 | STATUS2 | STATUS1 | STATUS0 | Table 44. Status Byte (Reads from 10h) | STATUS BIT NO. | READ VALUE | DESCRIPTION | |----------------|------------|------------------------------------------------------------------| | 7 | 0 | Reserved | | 6 | 0 | 1 = AFE load in progress; 0 = load complete | | 5 | 0 or 1 | 1 = ROM read in progress | | 4 | 0 or 1 | 1 = ROM read completed, and register data is valid (checksum ok) | | 3 | 0 | Reserved | | 2 | 1 | Reserved | | 1 | 0 or 1 | Reserved | | 0 | 0 or 1 | 1 = Duty-cycle equalizer DLL is locked | Table 45. SPI Commands (Writes to 10h) | COMMAND | WRITE DATA | DESCRIPTION | |----------------------|------------|---------------------------------------------------------------| | Soft Reset | 5Ah | Initiates software reset | | Transfer data to AFE | AEh | Initiates transfer of data in ADC registers 0Ah to 0Fh to AFE | Note: All commands are issued by writing SPI address 10h. ### **Soft Reset** Software reset allows the user to reset the part through writes to the serial port. A soft reset can be performed by writing the reset code 5Ah to address 10h. Upon initiation of soft reset, the fuse memory is read and loaded into the SPI registers. See the 3-Wire Serial Peripheral Interface (SPI) section for further detail. The reset is self-clearing, subsequent serial-port write(s) are not needed to clear the reset condition. #### **AFE Programming and Data Transfer** The internal analog front-end (AFE) and ADC are programmed through a common serial-port interface. There are 48 user-programmable bits in the ADC that store AFE control information. These bits are written to registers 0Ah to 0Fh in the ADC, and transferred to the AFE shift registers when AEh is written to register 10h. The user must provide at least 50 clock cycles on SCLK after this control word is written to complete the data transfer to the AFE. To verify that the data has been transferred to the AFE, poll address 10h until bit 6 is 0. As a final step, write 00h to address 10h. Changes in registers 0Ah to 0Fh do not take effect in the AFE until this transfer is complete. #### **CWD Beamformer Programming and Clocking** Programming of the CWD beamformer occurs in the following sequence: - 1) During normal CWD mode, the mixer clock (LO+, LO-) is on. LOON is high. - 2) Shut off the mixer clock (LO+, LO-) or pull LOON low to start the programming sequence. - 3) Write the phase and channel shutdown information into the proper control registers. - 4) Transfer the phase information from the control registers to the AFE (see above) and wait for the write to complete. Turn on the mixer clock and set LOON to high to start beamforming (the AFE shift registers can also be written with the mixer clock running and LOON set low). If turning on the mixer clock source, the clock must turn on such that it starts at the beginning of a mixer clock cycle. A narrow glitch on the mixer clock is not acceptable and could cause metastability in the I/Q phase dividers. If using the LOON control to turn on the mixer clock, the LOON signal must be synchronous to the LO clock, and it must meet the minimum setup time specification. - To program new CWD phase information, turn off the mixer clock and/or set LOON low and repeat steps 1–5. - 6) For switching between VGA and CWD modes without reprogramming the SPI registers (fast mode switching): When changing from CWD mode to VGA mode, nothing needs to be done to maintain the AFE programming settings. When switching from VGA mode to CWD mode, the user must provide a CS pulse after the CWD pin goes high to initialize the CWD beamformer phase registers. This pulse must occur 100ns or more after the rising edge of the CWD pin, and must be at least 80ns in width. ### **Applications Information** ### **Layout Concerns** The device provides several GND connections underneath package for improved thermal performance. Do not run traces under the package to avoid possible short circuits. To aid heat dissipation, connect GND to similarly sized pads on the component side of the PCB. These pads should be connected through to the solder-side copper by several plated holes to a large heat-spreading copper area to conduct heat away from the device. The devices' high-speed pulser requires low-inductance bypass capacitors to their supply inputs. High-speed PCB trace design practices are recommended. Pay particular attention to minimize trace lengths and use sufficient trace width to reduce inductance. Use of surface-mount components is recommended. #### **Power-Supply Sequencing** When using the embedded FPSs (TEN = low), the devices do not require any power-up/power-down sequence. When external FPSs are used (TEN = high), the conditions $V_{TVGP} > (V_{TVEE} - 0.6V)$ and $V_{TVGN} < (V_{TVCC} + 0.6V)$ must be satisfied during the entire power-up/power-down transients (see the Electrical Characteristics tables). Internal ESD protection diodes impose certain restrictions on the power-supply sequence. The $V_{CC5}$ supply should always be greater than the $V_{CC3}$ supply, otherwise, excessive current can flow and cause damage. The AVDD and OVDD supplies are internally connected through antiparallel diodes and should always be within 0.3V of each other, otherwise, excessive current can flow and cause damage. The 11V supply used to pull up the CI+/- and CQ+/- pins must always be greater than the $V_{CC5}$ supply, otherwise, excessive current can flow and cause damage. ### **Ultasound-Specific IMD3 Specification** Unlike typical communications applications, the two input tones are not equal in magnitude for the ultrasound-specific IMD3 two-tone specification. In this measurement, $f_1$ represents reflections from tissue and $f_2$ represents reflections from blood. The latter reflections are typically 25dB lower in magnitude. IM3 performance for the device is measured with the smaller tone at -25dBc in order to more accurately resolve the small IM3 products over the thermal noise floor. The IMD3 product of interest $(f_1 - (f_2 - f_1))$ presents itself as an undesired Doppler error signal in ultrasound applications (see Figure 31). Figure 31. Ultrasound-Specific IMD3 ### MAX2082 # Low-Power, High-Performance Octal Ultrasound Transceiver with Integrated AFE, Pulser, T/R Switch, and CWD Beamformer ### **Ordering Information** | PART | TEMP RANGE | PIN-PACKAGE | |-------------|--------------|-------------| | MAX2082CXD+ | 0°C to +70°C | 336 CSBGA | <sup>+</sup>Denotes a lead(Pb)-free/RoHS-compliant package. ### **Chip Information** PROCESS: BCDMOS/BiCMOS/CMOS ### **Package Information** For the latest package outline information and land patterns (footprints), go to <a href="www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status. | PACKAGE | PACKAGE | OUTLINE | LAND | |-----------|------------|---------|-------------| | TYPE | CODE | NO. | PATTERN NO. | | 336 CSBGA | X336023M+3 | 21-0639 | 90-0388 | ### MAX2082 # Low-Power, High-Performance Octal Ultrasound Transceiver with Integrated AFE, Pulser, T/R Switch, and CWD Beamformer ### **Revision History** | REVISION<br>NUMBER | REVISION DATE | DESCRIPTION | PAGES<br>CHANGED | |--------------------|---------------|-----------------|------------------| | 0 | 9/14 | Initial release | _ | For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim Integrated's website at www.maximintegrated.com. Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance. # **X-ON Electronics** Largest Supplier of Electrical and Electronic Components Click to view similar products for Analog Front End - AFE category: Click to view products by Maxim manufacturer: Other Similar products are found below: WM8255SEFL ADE9078ACPZ-RL ADA4355ABCZ MAX86176EVKIT# TC500ACPE MCP3914A1-E/MV ISL51002CQZ-165 AFE5803ZCF TC500CPE AD73311ARSZ-REEL AFE4900YZT AD9961BCPZ ADAS1000-1BCPZ ADAS1000-3BCPZ AD73311LARUZ AD5590BBCZ ADPD1080WBCPZR7 AD73311ARSZ AD73311LARSZ AD73311LARSZ-REEL7 AD73360ARZ AD73360ASUZ AD73360LARZ AD8232ACPZ-R7 AD8456ASTZ AD9081BBPZ-4D4AC AD9675KBCZ AD73360LARZ-REEL AD9822JRSZRL AD9826KRSZ AD9826KRSZRL AD9860BSTZ AD9861BCPZ-50 AD9862BSTZ AD9865BCPZ AD9867BCPZ AD9895KBCZ AD9923ABBCZ AD9942BBCZ AD9943KCPZ AD9945KCPZ AD9949KCPZ AD9963BCPZ AD9972BBCZ AD9974BBCZ AD9977BBCZ AD4350ARUZ ADAS1000-3BSTZ