## TLF4949 5V Low Drop Out Linear Voltage Regulator TLF4949SJ TLF4949EJ ## **Data Sheet** Rev. 1.0, 2012-05-07 **Automotive Power** ## **Table of Contents** ## **Table of Contents** | 1 | Overview | 3 | |-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|------| | 2 | Block Diagram | 4 | | 3<br>3.1<br>3.2<br>3.3<br>3.4 | Pin Configuration Pin Assignment PG-DSO-8 Pin Definitions and Functions PG-DSO-8 Pin Assignment PG-DSO-8 EP Pin Definitions and Functions PG-DSO-8 EP | 5 | | <b>4</b><br>4.1 | General Product Characteristics | | | 4.2<br>4.3 | Functional Range | 8 | | 4.4<br>4.4.1 | Electrical Characteristics | 9 | | 4.4.2<br>4.4.3 | RESET | . 10 | | 4.4.4<br>4.5 | Preregulator | | | <b>5</b><br>5.1<br>5.2 | Application Information Supply Voltage Transients Functional Description | . 15 | | 6 | Package Outlines | . 20 | | 7 | Revision History | . 22 | ## **5V Low Drop Out Linear Voltage Regulator** ## **TLF4949** ## 1 Overview #### **Features** - Operating DC Supply Voltage Range 5 V to 28 V - Transient Supply Voltage up to 40 V - Extremely low Quiescent Current in Standby Mode - High Precision Standby Output Voltage 5 V ±1% - · Output Current Capability up to 100 mA - Very low Dropout Voltage less than 0.5 V - · Reset Circuit sensing the Output Voltage - · Programmable Reset Pulse Delay with External Capacitor - Voltage Sense Comparator - · Thermal Shutdown and Short Circuit Protections - · Suitable for Use in Automotive Electronics - Green Product (RoHS) - AEC Qualified ## **Description** The TLF4949 is a monolithic integrated 5V voltage regulator with a very low dropout output and additional functions as undervoltage reset with power-on reset delay and input voltage sense. It is designed to supply microcontroller controlled systems especially in automotive applications. PG-DSO-8 PG-DSO-8 Exposed Pad | Туре | Package | Marking | |-----------|----------------------|----------| | TLF4949SJ | PG-DSO-8 | TLF4949S | | TLF4949EJ | PG-DSO-8 Exposed Pad | TLF4949E | Data Sheet 3 Rev. 1.0, 2012-05-07 **Block Diagram** ## 2 Block Diagram Figure 1 Block Diagram **Pin Configuration** ## 3 Pin Configuration ## 3.1 Pin Assignment PG-DSO-8 Figure 2 Pin Configuration PG-DSO-8 ## 3.2 Pin Definitions and Functions PG-DSO-8 | Pin | Symbol | Function | |-----|--------|------------------------------------------------------------------------------------------------------------| | 1 | IN | Input; block to GND directly at the IC with a ceramic capacitor. | | 2 | SI | Sense Input; if not needed connect to OUT | | 3 | PRE | Preregulator Output; | | 4 | D | Reset Delay; to select delay time, connect to GND via capacitor. | | 5 | GND | Ground | | 6 | RO | Reset Output; open-collector output. Keep open, if not needed. | | 7 | SO | Sense Output; open-collector output. Keep open, if not needed. | | 8 | OUT | <b>5-V Output;</b> connect to GND with a capacitor $\geq 4.7 \mu F$ , ESR < 10 $\Omega$ . <sup>1) 2)</sup> | <sup>1)</sup> For the usage of capacitors with very low ESR-values it is recommended to use a small $1\Omega$ resistor in series. <sup>2)</sup> Measured at f = 10kHz. **Pin Configuration** ## 3.3 Pin Assignment PG-DSO-8 Exposed Pad Figure 3 Pin Configuration PG DSO-8 Exposed Pad ## 3.4 Pin Definitions and Functions PG-DSO-8 Exposed Pad | Pin | Symbol | Function | |----------------|--------|--------------------------------------------------------------------------------------------------| | 1 | IN | Input; block to GND directly at the IC with a ceramic capacitor. | | 2 | SI | Sense Input; if not needed connect to OUT. | | 3 | PRE | Preregulator Output; | | 4 | D | Reset Delay; to select delay time, connect to GND via capacitor. | | 5 | GND | Ground | | 6 | RO | Reset Output; open-collector output. Keep open, if not needed. | | 7 | so | Sense Output; open-collector output. Keep open, if not needed. | | 8 | OUT | <b>5-V Output;</b> connect to GND with a capacitor $\geq 4.7 \mu F$ , ESR < 10 $\Omega^{1)}$ 2). | | Exposed<br>Pad | PAD | Heat sink connect to PCB heat sink area and GND | <sup>1)</sup> For the usage of capacitors with very low ESR-values it is recommended to use a small $1\Omega$ resistor in series. <sup>2)</sup> Measured at f = 10kHz. **General Product Characteristics** ## 4 General Product Characteristics ## 4.1 Absolute Maximum Ratings ## Absolute Maximum Ratings 1) $T_j$ = -40°C to +125°C; all voltages with respect to ground, direction of current as shown in **Figure 4** "**Application Diagram**" on **Page 15** (unless otherwise specified) | Pos. | Parameter | Symbol | Lim | nit Values | Unit | Conditions | |---------|--------------------------|--------------|------|------------|------|-------------------| | | | | Min. | Max. | | | | Voltage | Rating | - | + | + | + | + | | 4.1.1 | DC Operating Supply | $V_{IN}$ | -0.3 | 28 | V | _ | | 4.1.2 | Transient Supply Voltage | $V_{IN\_TR}$ | _ | 45 | V | 2) | | 4.1.3 | Preregulator Output | $V_{PRE}$ | _ | 7 | V | _ | | 4.1.4 | Voltage Regulator Output | $V_{OUT}$ | -0.3 | 20 | V | _ | | 4.1.5 | Reset Output | $V_{RO}$ | -0.3 | 20 | V | _ | | 4.1.6 | Sense Input | $V_{SI}$ | -30 | 40 | V | _ | | 4.1.7 | Sense Output Voltage | $V_{SO}$ | -0.3 | 20 | V | _ | | 4.1.8 | Reset Delay | $V_{D}$ | -0.3 | 7 | V | _ | | Current | Rating | 1 | 1 | - | | | | 4.1.9 | Preregulator Output | $I_{PRE}$ | _ | 5 | mA | _ | | 4.1.10 | Reset Out | $I_{RO}$ | _ | 5 | mA | _ | | 4.1.11 | Sense Out | $I_{SO}$ | _ | 5 | mA | _ | | Temper | atures | <u> </u> | | | " | | | 4.1.12 | Junction Temperature | $T_{i}$ | -40 | 150 | °C | _ | | 4.1.13 | Storage Temperature | $T_{ m stg}$ | -50 | 150 | °C | _ | | ESD Su | sceptibility | , , | | | | | | 4.1.14 | ESD Resistivity to GND | $V_{ESD}$ | -4 | 4 | kV | HBM <sup>3)</sup> | | 4.1.15 | ESD Resistivity to GND | $V_{ESD}$ | -1 | 1 | kV | CDM <sup>4)</sup> | | | 1 | | | | | -1 | <sup>1)</sup> Not subject to production test, specified by design. Note: Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Note: Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation. <sup>2)</sup> For transient durations of $t_{TR}$ < 1s. <sup>3)</sup> ESD susceptibility, HBM according to ANSI/ESDA/JEDEC JS-001 (1.5 k $\Omega$ , 100 pF). <sup>4)</sup> ESD susceptibility, Charged Device Model "CDM" ESDA STM5.3.1 or ANSI/ESD S.5.3.1. #### **General Product Characteristics** ## 4.2 Functional Range ### Table 1 | Pos. | Parameter | Symbol | Limit Values | | Limit Values | | Unit | Conditions | |-------|------------------------------------------|----------|--------------|------|--------------|--------|------|------------| | | | | Min. | Max. | | | | | | 4.2.1 | Input Voltage Range for Normal Operation | $V_{IN}$ | 5.5 | 28 | V | - | | | | 4.2.2 | Extended Input Voltage Range | $V_{IN}$ | 3.5 | 40 | V | _1) 2) | | | <sup>1)</sup> The output voltage will follow the input voltage for input voltages below $V_{\text{OUT}}$ + $V_{\text{DR}}$ , i.e device is in tracking mode until $V_{\text{OUT}}$ + $V_{\text{DR}}$ is reached. Note: Within the functional or operating range, the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the Electrical Characteristics table. #### 4.3 Thermal Resistance Note: This thermal data was generated in accordance with JEDEC JESD51 standards. For more information, go to www.jedec.org. | Pos. | Parameter | Symbol | Limit Values | | | Unit | Conditions | |-------|-------------------------------------------|-------------|--------------|------|----------|----------|--------------------------------------------------------| | | | | Min. | Тур. | Max. | | | | TLF49 | 49SJ (PG-DSO-8) | | | | 1 | | 1 | | 4.3.3 | Junction to Soldering Point <sup>1)</sup> | $R_{thJSP}$ | _ | 71 | _ | K/W | _ | | 4.3.4 | Junction to Ambient <sup>1)</sup> | $R_{thJA}$ | _ | 116 | _ | K/W | _2) | | 4.3.5 | | | _ | 172 | _ | K/W | Footprint only <sup>3)</sup> | | 4.3.6 | | | _ | 145 | _ | K/W | 300 mm <sup>2</sup> heatsink area on PCB <sup>3)</sup> | | 4.3.7 | | | _ | 139 | _ | K/W | 600 mm <sup>2</sup> heatsink area on PCB <sup>3)</sup> | | TLF49 | 049EJ (PG-DSO-8 Exposed Pad) | | | | | <u> </u> | 1 | | 4.3.1 | Junction to Case <sup>1)</sup> | $R_{thJC}$ | _ | 19 | _ | K/W | _ | | 4.3.2 | Junction to Ambient <sup>1)</sup> | $R_{thJA}$ | _ | 52 | _ | K/W | _4) | | 4.3.3 | | | _ | 167 | _ | K/W | Footprint only <sup>3)</sup> | | 4.3.4 | | | _ | 78 | _ | K/W | 300 mm <sup>2</sup> heatsink area on PCB <sup>3)</sup> | | 4.3.5 | | | _ | 66 | _ | K/W | 600 mm <sup>2</sup> heatsink area on PCB <sup>3)</sup> | | Therm | al Shutdown | <u>'</u> | , | • | <u> </u> | • | • | | 4.3.6 | Junction Temperature | $T_{JSD}$ | _ | 165 | _ | °C | 1) | <sup>1)</sup> Not subject to production test, specified by design. <sup>2)</sup> Input voltages ranging from > 28 V up to 40 V may only be applied for transient periods $t_{\rm TR}$ < 1s. <sup>2)</sup> Specified $R_{\rm thJA}$ value is according to Jedec JESD51-2,-7 at natural convection on FR4 2s2p board; The Product (Chip+Package) was simulated on a 76.2 x 114.3 x 1.5 mm board with 2 inner copper layers (2 x 70 $\mu$ m Cu, 2 x 35 $\mu$ m Cu). <sup>3)</sup> Specified $R_{\text{thJA}}$ value is according to JEDEC JESD 51-3 at natural convection on FR4 1s0p board; The Product (Chip+Package) was simulated on a 76.2 × 114.3 × 1.5 mm<sup>3</sup> board with 1 copper layer (1 x 70µm Cu). <sup>4)</sup> Specified R<sub>thJA</sub> value is according to Jedec JESD51-2,-5,-7 at natural convection on FR4 2s2p board; The Product (Chip+Package) was simulated on a 76.2 x 114.3 x 1.5 mm board with 2 inner copper layers (2 x 70μm Cu, 2 x 35μm Cu). Where applicable a thermal via array under the exposed pad contacted the first inner copper layer. ### 4.4 Electrical Characteristics ## 4.4.1 Voltage Regulator ### **Electrical Characteristics: Regulator** $V_{\rm IN}$ = 14 V, $T_{\rm j}$ = -40°C to +125°C, all voltages with respect to ground, direction of current as shown in **Figure 4** "Application Diagram" on Page 15 (unless otherwise specified) | Pos. | Parameter | Symbol | Limit Values | | | Unit | Conditions | | |--------|--------------------------------------------------------------|--------------------------------|--------------|-------------------|--------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------|--| | | | | Min. | Тур. | Max. | | | | | 4.4.1 | Output Voltage | $V_{OUT}$ | 4.95 | 5 | 5.05 | V | $T_{\rm J}$ = 25°C; $I_{\rm OUT}$ = 1mA | | | 4.4.2 | | | 4.90 | 5 | 5.10 | V | $6V \le V_{\text{IN}} \le 28V;$<br>$1\text{mA} \le I_{\text{OUT}} \le 50\text{mA}$ | | | 4.4.3 | | | 4.85 | _ | 5.15 | V | $V_{\rm IN}$ = 40V <sup>1)</sup> ;<br>5mA $\leq I_{\rm OUT} \leq$ 100mA | | | 4.4.4 | | | 4.85 | 5 | 5.15 | | $\begin{aligned} & \text{6V} \leq V_{\text{IN}} \leq \text{28V}; \\ & \text{0mA} \leq I_{\text{OUT}} \leq \text{100mA} \end{aligned}$ | | | 4.4.5 | Dropout Voltage $V_{\rm DR}$ = $V_{\rm IN}$ - $V_{\rm OUT}$ | $V_{DR}$ | | 0.1<br>0.2<br>0.3 | 0.25<br>0.4<br>0.5 | V<br>V<br>V | $I_{\rm OUT}$ = 10mA<br>$I_{\rm OUT}$ = 50mA<br>$I_{\rm OUT}$ = 100mA | | | 4.4.6 | Input to Output Voltage Difference in Undervoltage Condition | V <sub>IO</sub> | _ | 0.17 | 0.4 | V | $V_{\rm IN}$ = 3.5V;<br>$I_{\rm OUT}$ = 35mA | | | 4.4.7 | Current Sink Capability from Output to GND | $I_{\text{outh}}^{2)}$ | -30 | -55 | _ | μA | $V_{\rm IN}$ = 25V; $V_{\rm OUT}$ = 5.5V | | | 4.4.8 | Line Regulation | $\Delta V_{\rm OUT,line}$ | _ | 1 | 15 | mV | $6\text{V} < V_{\text{IN}} < 28\text{V};$ $I_{\text{OUT}} = 1\text{mA}$ | | | 4.4.9 | Load Regulation | $\Delta V_{\mathrm{OUT,load}}$ | _ | 4 | 20 | mV | $1\text{mA} \le I_{\text{OUT}} \le 100\text{mA}$ | | | 4.4.10 | Current Limit | $I_{OUT,lim}$ | 120 | 240<br>180 | 400 | mA<br>mA | $V_{\rm OUT}$ = 4.5V $V_{\rm OUT}$ = 0V <sup>3)</sup> | | | 4.4.11 | Quiescent Current | $I_{QSE}$ | _ | 180 | 300 | μΑ | $I_{\text{OUT}}$ = 0.3mA | | | 4.4.12 | Quiescent Current | $I_{Q}$ | _ | - | 3.6 | mA | I <sub>OUT</sub> = 100mA | | <sup>1)</sup> $V_{\rm IN}$ = 40V may be only applied as transient supply voltage to the device for maximum period of $t_{\rm TR}$ < 1s. Please note that also for such transient conditions, especially under higher load conditions, the absolute maximum rating of $T_{\rm J}$ must be respected at any time. If transient conditions up to $V_{\rm IN}$ = 40V and elevated load currents are expected in the application a sufficient cooling must be provided to meet the power dissipation. Testing this parameter for the maximum allowed period of T = 1s is for thermal reasons not subject to production test but guaranteed by design. 3) Foldback characteristic. Data Sheet 9 Rev. 1.0, 2012-05-07 <sup>2)</sup> The test of this parameter ensures that the output voltage will not exceed 5.5V in a corresponding "no load current"-condition. A sufficiently high value for $I_{\text{outh}}$ will allow the output to react in a fast manner in case of a sudden decrease of load current (e.g. if load is switching to standby or powerdown mode) . ## 4.4.2 **RESET** ### **Electrical Characteristics: Reset** $V_{\rm IN}$ = 14 V, $T_{\rm j}$ = -40°C to +125°C, all voltages with respect to ground, direction of current as shown in **Figure 4** "Application Diagram" on Page 15 (unless otherwise specified) | Pos. | Parameter | Symbol | Limit Values | | | Unit | Conditions | | |--------|------------------------------------------|-----------------------|--------------|------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | | | Min. | Тур. | Max. | | | | | 4.4.13 | Reset Threshold Voltage | $V_{RT}$ | 4.25 | 4.5 | 4.75 | V | _ | | | 4.4.14 | Reset Threshold Hysteresis | $V_{RTH}$ | 50 | 100 | 200 | mV | _ | | | 4.4.15 | Reset Pulse Delay | $t_{RD}$ | 55 | 100 | 180 | ms | Calculated Value:<br>$C_{\rm D}$ = 100nF;<br>$t_{\rm R} \ge$ 100 $\mu$ s | | | 4.4.16 | Reset Output Low Voltage | $V_{RL}$ | - | _ | 0.4 | V | $R_{\mathrm{RES}} \geq 10 \mathrm{k}\Omega$ to $V_{\mathrm{OUT}};$ $V_{\mathrm{IN}} \geq 0 \mathrm{V}$ and $V_{\mathrm{OUT}} \geq 1 \mathrm{V}^{1)}$ | | | 4.4.17 | Reset Output High Leakage<br>Current | $I_{RH}$ | _ | _ | 1 | μA | $V_{RES}$ = 5V | | | 4.4.18 | Delay Comparator Threshold | $V_{D,th}$ | _ | 2 | _ | V | _ | | | 4.4.19 | Delay Comparator Threshold<br>Hysteresis | $V_{D,th,hy}$ | - | 100 | _ | mV | _ | | | 4.4.20 | Delay Capacitor charge current | $I_{ m D,chg}$ | - | 2 | _ | μΑ | $V_{\rm D}$ = 1V; current flowing out of D pin | | | 4.4.21 | Delay Capacitor discharge current | $I_{\mathrm{D,dchg}}$ | _ | 9 | - | mA | $V_{\rm D}$ = 1V; current flowing into D pin | | <sup>1)</sup> Device entering this condition by decreasing $V_{\rm IN}$ from powered up and fully initialized operation state. ### 4.4.3 Sense #### **Electrical Characteristics: Sense** $V_{\rm IN}$ = 14 V, $T_{\rm j}$ = -40°C to +125°C, all voltages with respect to ground, direction of current as shown in **Figure 4** "Application Diagram" on Page 15 (unless otherwise specified) | Pos. | Parameter | Symbol | Limit Values | | | Unit | Conditions | |--------|----------------------------|-----------|--------------|------|------|------|-----------------------------------------------------------------------------------------------------------------| | | | | Min. | Тур. | Max. | | | | Sense | | - | | " | | | | | 4.4.22 | Sense Low Threshold | $V_{ST}$ | 1.16 | 1.23 | 1.35 | V | _ | | 4.4.23 | Sense Threshold Hysteresis | $V_{STH}$ | 20 | 100 | 200 | mV | _ | | 4.4.24 | Sense Output Low Voltage | $V_{SL}$ | - | - | 0.4 | V | $V_{\rm SI} \leq 1.16 { m V};$ $V_{\rm IN} \geq 3.5 { m V};$ $R_{\rm SO} \geq 10 { m K}\Omega$ to $V_{\rm OUT}$ | | 4.4.25 | Sense Output Leakage | $I_{SH}$ | _ | _ | 1 | μΑ | $V_{\rm SO}$ = 5V; $V_{\rm SI} \ge 1.5$ V | | 4.4.26 | Sense Input Current | $I_{SI}$ | -5 | -1.5 | 0 | μΑ | $V_{\rm SI} = 0$ | Data Sheet 10 Rev. 1.0, 2012-05-07 ## 4.4.4 Preregulator ## **Electrical Characteristics: Preregulator** $V_{\rm IN}$ = 14 V, $T_{\rm j}$ = -40°C to +125°C, all voltages with respect to ground, direction of current as shown in **Figure 4** "Application Diagram" on Page 15 (unless otherwise specified) | Pos. | Parameter | Symbol | Limit Values | | | Unit | Conditions | |--------|-----------------------------|-----------|--------------|------|------|------|-----------------------| | | | | Min. | Тур. | Max. | | | | Prereg | julator | | | | | | | | 4.4.27 | Preregulator Output Voltage | $V_{PRE}$ | 4.5 | 5 | 6 | V | $I_{PRE}$ = 10 $\muA$ | | 4.4.28 | Preregulator Output Current | $I_{PRE}$ | _ | _ | 10 | μA | _ | Data Sheet 11 Rev. 1.0, 2012-05-07 ## 4.5 Typical Performance Graphs ## **Typical Performance Characteristics** ## Equivalent Series Resistance $ESR(C_{\mathrm{OUT}})$ versus Output Current $I_{\mathrm{OUT}}$ ## Output Voltage $V_{\rm OUT}$ versus Junction Temperature $T_{\rm J}$ ## Output Voltage $V_{\mathrm{OUT}}$ versus Input Voltage $V_{\mathrm{IN}}$ ## Dropout Voltage $V_{\mathrm{DR}}$ versus Output Current $I_{\mathrm{OUT}}$ ## Dropout Voltage $V_{\rm DR}$ versus Junction Temperature $T_{\rm J}$ # Quiescent Current $I_{\rm QSE}$ versus Junction Temperature $T_{\rm J}$ # Quiescent Current $I_{\rm Q}$ versus Output Current $I_{\rm OUT}$ # Quiescent Current $I_{\rm Q}$ versus Input Voltage $V_{\rm IN}$ # Reset Output Voltage $V_{\mathrm{RO}}$ versus Regulator Output Voltage $V_{\mathrm{OUT}}$ # Reset Thresholds $V_{\mathrm{RT}}$ versus Junction Temperature $T_{\mathrm{J}}$ Sense Output Voltage $V_{\mathrm{SO}}$ versus Sense Input Voltage $V_{\mathrm{SI}}$ # Sense Thresholds $V_{\rm ST}$ versus Junction Temperature $T_{\rm J}$ ## 5 Application Information Note: The following information is given as a hint for the implementation of the device only and shall not be regarded as a description or warranty of a certain functionality, condition or quality of the device. Figure 4 Application Diagram Note: This is a very simplified example of an application circuit. The function must be verified in the real application ## 5.1 Supply Voltage Transients For many other voltage regulators fast supply voltage transients can often be the cause of unwanted reset output signal perturbations. In contrast the TLF4949 shows a very high immunity of its reset output against such supply voltage transients. Already starting from input voltages as low as 5.5 V the TLF4949 shows an immunity of the reset output against supply transients of more than $100 \text{ V/}\mu\text{s}$ even without an additional external capacitor at the PRE pin<sup>1) 2)</sup>. ## 5.2 Functional Description #### Description The TLF4949 is a monolithic integrated low dropout voltage regulator. Several outstanding features and auxiliary functions are implemented to meet the requirements of supplying microprocessor systems in automotive applications. Nevertheless, it is suitable also in other applications where the present functions are required. The modular approach of this device allows to get easily also other features and functions when required. <sup>1)</sup> Please note that also for the case of such input transients the absolute maximum ratings must not be violated. <sup>2)</sup> The PRE pin of the IFX4949 offers the possibility to connect a bypass capacitor to GND to stabilize PRE output and to optimize the transient behaviour. See also section "Preregulator" on Page 17. ### **Voltage Regulator** The voltage regulator uses a PNP transistor as a regulation element. With this structure a very low dropout voltage at currents of up to 100mA is obtained. The dropout operation of the standby regulator is maintained down to 3.5V input supply voltage. The output voltage is regulated up to a transient input supply voltage of 40V. With this feature no functional interruption due to over voltage pulses is generated. The typical curve showing the standby output voltage as a function of the input supply voltage $V_{\rm S}$ is shown in **Figure 5** "Output Voltage vs. Input Voltage" on Page 16. Typical values of the current consumption of this device at small loads (quiescent current) are less than 200 $\mu$ A. Figure 5 Output Voltage vs. Input Voltage To reduce the quiescent current peak in the undervoltage region and to improve the transient response in this region, the dropout voltage is controlled. The quiescent current as a function of the supply input voltage is shown for two different load conditions in **Figure 6 "Quiescent Current vs. Supply Voltage" on Page 16**. Figure 6 Quiescent Current vs. Supply Voltage #### **Short Circuit Protection** The maximum output current of the device is internally limited. In case of short circuit, the output current is foldback limited as described in **Figure 7** "**Foldback Characteristics of VOUT**" on **Page 17**. Figure 7 Foldback Characteristics of $V_{\mathrm{OUT}}$ ### Preregulator To improve the transient immunity a preregulator stabilizes the internal supply voltage to 5V. This internal voltage is also present at the PRE pin (Pin 3). This voltage should not be used as an output because the output capability is very small ( $\leq$ 10 $\mu$ A). This output at the PRE pin may be used as an option when an improved transient behavior for supply voltages less than 8V is desired. In this case a capacitor ( $100nF - 1\mu F$ ) can be connected between the PRE pin and GND. At the same time the usage of such a bypass capacitor is suitable to reduce output noise at the OUT pin. If this feature is not used the PRE pin must be left open. ### **Reset Circuit** The block circuit diagram of the reset circuit is shown in **Figure 8** "**Reset Circuit**" on **Page 18**. The reset circuit supervises the output voltage. The reset threshold of 4.5V is defined by the internal reference voltage and standby output divider. The reset pulse delay time $t_{\rm RD}$ , is defined by the charge time of an external capacitor $C_{\rm D}$ : $$t_{\rm RD} = \frac{C_{\rm D} \times 2.0 \text{ V}}{2.0 \,\mu\text{A}}$$ The reaction time of the reset circuit originates from the discharge time limitation of the reset capacitor $C_D$ and is proportional to the value of $C_D$ . Figure 8 Reset Circuit The reaction time of the reset circuit corresponds to its noise immunity. Standby output voltage drops below the reset threshold that are only marginally longer than the reaction time will result in a shorter reset delay times. The nominal reset delay time will be generated for standby output voltage drops longer than approximately 50µs. The typical reset output waveforms are shown in **Figure 9 "Typical Reset Output Waveforms" on Page 18**. Figure 9 Typical Reset Output Waveforms ## **Sense Comparator** The sense comparator compares an input signal with the internal voltage reference of typical 1.23V. The use of an external voltage divider makes this comparator very flexible in the application. It can be used to supervise the input voltage either before or after a protection diode and to give additional informations to the microprocessor like low voltage warnings. **Package Outlines** ## 6 Package Outlines Figure 10 PG-DSO-8 ### **Package Outlines** Figure 11 PG-DSO-8 Exposed Pad ## **Green Product (RoHS compliant)** To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020). **Revision History** ## 7 Revision History | Revision | Date | Changes | |----------|------------|-------------------------------| | 1.0 | 2012-05-07 | Data Sheet – Initial Release. | Edition 2012-05-07 Published by Infineon Technologies AG 81726 Munich, Germany © 2012 Infineon Technologies AG All Rights Reserved. #### **Legal Disclaimer** The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party. ### Information For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com). ### Warnings Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office. Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered. ## **X-ON Electronics** Largest Supplier of Electrical and Electronic Components Click to view similar products for LDO Voltage Regulators category: Click to view products by Infineon manufacturer: Other Similar products are found below: AP7363-SP-13 L79M05TL-E PT7M8202B12TA5EX TCR3DF185,LM(CT MP2013GQ-33-Z 059985X NCP4687DH15T1G 701326R TCR2EN28,LF(S NCV8170AXV250T2G TCR2EN18,LF(S AP7315-25W5-7 IFX30081LDVGRNXUMA1 NCV47411PAAJR2G AP2113KTR-G1 AP2111H-1.2TRG1 ZLDO1117QK50TC AZ1117IH-1.8TRG1 TCR3DG12,LF MIC5514-3.3YMT-T5 MIC5512-1.2YMT T5 MIC5317-2.8YM5-T5 SCD7912BTG NCP154MX180270TAG SCD33269T-5.0G NCV8170BMX330TCG NCV8170AMX120TCG NCP706ABMX300TAG NCP153MX330180TCG NCP114BMX075TCG MC33269T-3.5G CAT6243-ADJCMT5T TCR3DG33,LF AP2127N-1.0TRG1 TCR4DG35,LF LT1117CST-3.3 LT1117CST-5 TAR5S15U(TE85L,F) TAR5S18U(TE85L,F) TCR3UG19A,LF TCR4DG105,LF NCV8170AMX360TCG MIC94310-NYMT-T5 TLE4268GSXUMA2 NCV8186BMN175TAG NCP715SQ15T2G MIC5317-3.0YD5-T5 NCV563SQ18T1G MIC5317-2.8YD5-T5 NCP715MX30TBG