# HITFET<sup>TM</sup>+ 24V ## BTT3018EJ Smart Low-Side Power Switch ## **Features** - Single channel device optimized for 24 V applications - Electrostatic discharge protection (ESD) - Over current, active clamping and over temperature protection - Over temperature latch shutdown - Supply pin undervoltage protection - Dedicated status signal - · Slew-rate control to adjust switching speed - PWM switching capability of 20KHz (duty cycle 10%-90%) - Green Product (RoHS compliant) - AEC Qualified # **Potential applications** Suitable for resistive and inductive loads ## **Product validation** Qualified for automotive applications. Product validation according to AEC-Q100/101. # **Description** The BTT3018EJ is a 16 m $\Omega$ single channel Smart Low-Side Power Switch within a PG-TDSO-8 package providing embedded protective functions. The power transistor is built by a N-channel vertical power MOSFET. The BTT3018EJ is monolithically integrated. The BTT3018EJ is automotive qualified and is optimized for 24 V automotive applications. ## Table 1 Product Summary | Parameter | Symbol | Values | |----------------------------|---------------------------|--------| | Operating Voltage Range | $V_{OUT}$ | 0 36 V | | Maximum load voltage | $V_{BAT(OUT)}$ | 63 V | | ON-State Resistance | $R_{\mathrm{DS(ON)}\_25}$ | 16 mΩ | | Nominal Load Current | I <sub>L(NOM)</sub> | 7.0 A | | Minimum Current Limitation | / <sub>L(LIM)</sub> | 30 A | | Туре | Package | Marking | |-----------|-----------|---------| | BTT3018EJ | PG-TDSO-8 | T3018EJ | # **Table of Contents** | 1 | Block Diagram | 5 | |--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------| | <b>2</b><br>2.1 | Pin Configuration | | | 2.2<br>2.3 | Pin Definitions and Functions | 6 | | 3.1<br>3.2<br>3.3<br>3.4 | General Product Characteristics Absolute Maximum Ratings Functional Range Thermal Resistance Transient Thermal Impedance | 9 | | 4.1<br>4.2<br>4.3<br>4.3.1<br>4.3.2<br>4.4 | Power Stage Output On-state Resistance Resistive Load Output Timing Adjustable switching speed / Slew rate Output Clamping Maximum Load Inductance Reverse Current Capability Characteristics | . 11<br>. 12<br>. 12<br>. 14<br>. 14 | | 5.1.1<br>5.1.1<br>5.1.2<br>5.2 | Supply and Input Stage Supply Circuit Undervoltage Shutdown Supply current consumption Characteristics | . 16<br>. 16 | | 6<br>6.1<br>6.2<br>6.3<br>6.4<br>6.5 | Protection Functions Over Voltage Clamping on Output Thermal Protection Overcurrent Limitation / Short Circuit Behavior Reset latch condition Characteristics | . 18<br>. 18<br>. 18 | | <b>7</b><br>7.1<br>7.2 | Diagnostics Functional Description of the STATUS Pin Characteristics | . 21 | | 8<br>8.1<br>8.2<br>8.3<br>8.4 | Electrical Characteristics Power Stage Protection Supply and Input Stage Diagnostics | . 23<br>. 25<br>. 26 | | 9.1<br>9.2<br>9.3 | Characterisation Results Power Stage Protection Supply and Input Stage | . 30 | | <b>10</b> 10.1 | Application Information | | | 10.2 | Application Diagrams | 38 | |------|----------------------|----| | 11 | Package Outlines | 40 | | 12 | Revision History | 41 | ## **Block Diagram** # 1 Block Diagram Figure 1 Block Diagram of the BTT3018EJ ## **Pin Configuration** # 2 Pin Configuration # 2.1 Pin Assignment Figure 2 Pin Configuration. PG-TDSO-8 ## 2.2 Pin Definitions and Functions | Pin | Symbol | I/O | Function | |-------------|--------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | IN | I | If IN is high, switches ON the Power DMOS If IN is low, switches OFF the Power DMOS | | 2 | VDD | I | Logic supply voltage pin, 3.3V to 5.5V | | 3 | STATUS | I/O | RESET thermal latch function by microcontroller and pull-up If STATUS is high, device is in normal operation If STATUS is low, device is in over temperature condition | | 4 | SRP | I | Slewrate control with external resistor | | 5 | NC | | Pin internally not connected | | 6, 7, 8 | GND | I/O | GND; Source of power DMOS and logic <sup>1)</sup> | | Cooling Tab | OUT | I/O | Load connection, Drain of power DMOS | <sup>1)</sup> All GND pins must be connected together ## **Pin Configuration** # 2.3 Voltage and Current Definition Figure 3 Naming definition of electrical parameters ## **General Product Characteristics** ## 3 General Product Characteristics ## 3.1 Absolute Maximum Ratings ## Table 2 Absolute Maximum Ratings<sup>1)</sup> $T_{\rm j}$ = -40°C to +150°C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified) | Parameter | Symbol | Values | | | Unit | Note or | Number | | |---------------------------------------------------------------|-----------------------|--------|-------------|---------------------|------|-----------------------------------------------------------------------------------------|---------------|--| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | | Output Voltages | | * | <del></del> | | | | | | | Output Voltage | $V_{OUT}$ | -0.3 | - | 63 | V | internally clamped | P_3.1.1 | | | Battery Voltage for short circuit protection (Extended Range) | V <sub>BAT(SC)</sub> | -0.3 | - | 36 | V | V <sub>IN</sub> = 5V | P_3.1.2 | | | Power Stage | | | | | | | | | | Load current | I <sub>L</sub> | 0 | - | I <sub>L(LIM)</sub> | Α | - | P_3.1.3 | | | Logic Pins | 1 | | | | • | | <u> </u> | | | IN Pin Voltage | $V_{IN}$ | -0.3 | - | 5.5 | V | - | P_3.1.4 | | | STATUS Pin Voltage | V <sub>STATUS</sub> | -0.3 | _ | 5.5 | V | - | P_3.1.5 | | | SRP Pin Voltage | $V_{SRP}$ | -0.3 | - | 5.5 | V | - | P_3.1.6 | | | VDD Pin Voltage | $V_{DD}$ | -0.3 | - | 6.5 | V | - | P_3.1.7 | | | Energy capability | 1 | | | | | | <u> </u> | | | Energy. Single pulse | E <sub>AS</sub> | _ | _ | 150 | mJ | $I_{L(0)} = I_{L(NOM)}$<br>$V_{BAT} = 28 \text{ V}$<br>$T_{J(0)} = 150^{\circ}\text{C}$ | P_3.1.8 | | | Energy. Repetitive pulse 1 M cycles | E <sub>AR(1M)</sub> | - | - | 80 | mJ | $I_{L(0)} = I_{L(NOM)}$ $V_{BAT} = 28V$ $T_{J(0)} = 105^{\circ}C$ | P_3.1.11 | | | Temperatures | | | | • | • | | | | | Junction Temperature | $T_{J}$ | -40 | - | 150 | °C | - | P_3.1.13 | | | Storage Temperature | $T_{STG}$ | -55 | - | 150 | °C | - | P_3.1.14 | | | ESD Susceptibility | ! | * | <del></del> | · | • | | <del></del> ! | | | ESD Susceptibility (all pins except OUT tab, to GND) | V <sub>ESD</sub> | -2 | - | 2 | kV | HBM <sup>2)</sup> | P_3.1.15 | | | ESD Susceptibility (OUT tab to GND) | V <sub>ESD_OUT</sub> | -4 | - | 4 | kV | HBM <sup>2)</sup> | P_3.1.16 | | | ESD Susceptibility (all pins) | V <sub>ESD_CDMA</sub> | -500 | - | 500 | V | CDM <sup>3)</sup> | P_3.1.17 | | | ESD Susceptibility (corner pins) | V <sub>ESD_CDMC</sub> | | _ | 750 | V | CDM <sup>3)</sup> | P_3.1.18 | | - 1) Not subject to production test, specified by design. - 2) ESD susceptibility, HBM according to ANSI/ESDA/JEDEC JS001 (1.5 k $\Omega$ , 100 pF.) - 3) ESD susceptibility, Charged Device Model "CDM" according JEDEC JESD22-C101. ## **General Product Characteristics** ## **Notes** - 1. Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. - 2. Integrated protection functions are designed to prevent IC destruction under fault conditions described in the datasheet. Fault conditions are considered as outside normal operating range. Protection functions are not designed for continuous repetitive operation. #### 3.2 **Functional Range** Functional Range 1) Table 3 | Parameter | Symbol | | Value | S | Unit | Note or | Number | |-----------------------------------------------------------------|-----------------------|------|-------|------|------|----------------------------------------------------------------|---------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Battery Voltage Range for Nominal Operation | V <sub>BAT(NOR)</sub> | 6 | - | 36 | V | - | P_3.2.1 | | Supply Voltage Range for Nominal Operation | $V_{\rm DD(NOR)}$ | 3.3 | - | 5.5 | V | - | P_3.2.2 | | Supply Voltage Range for Extended_1 Operation | V <sub>DD(EXT1)</sub> | 3.0 | - | 5.5 | V | Parameter deviations possible | P_3.2.6 | | Battery Voltage Range for Extended_2 Operation | $V_{\rm DD(EXT2)}$ | 5.5 | - | 6.5 | V | V <sub>BAT</sub> < 46V;<br>Parameter<br>deviations<br>possible | P_3.2.7 | | Junction Temperature | $T_{J}$ | -40 | - | 150 | °C | _ | P_3.2.4 | | External Resistor Range for<br>Adjustable Slewrate<br>Operation | R <sub>SRP</sub> | 2.2 | _ | 160 | kΩ | - | P_3.2.5 | <sup>1)</sup> Not subject to production test, specified by design. Note: Within the functional or operating range, the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the Electrical Characteristics table. ## **General Product Characteristics** ## 3.3 Thermal Resistance Note: This thermal data was generated in accordance with JEDEC JESD51 standards. For more information, go to www.jedec.org. Table 4 Thermal Resistance | Parameter | Symbol | Values | | Values | | Values | | Note or | Number | |--------------------------|-------------------------|--------|------|--------|-----|-----------------------|---------|---------|--------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | | | Junction to Case | R <sub>thJC</sub> | _ | 0.84 | _ | K/W | 1) 2) | P_3.3.1 | | | | Junction to Ambient 2s2p | R <sub>thJA(2s2p)</sub> | _ | 30 | _ | K/W | 1) 3) | P_3.3.2 | | | - 1) Not subject to production test, specified by design. - 2) Specified $R_{thJC}$ value is simulated at natural convection on a cold plate setup. Bottom of the package is fixed to ambient temperature. $T_{AMB} = 85$ °C. Device loaded with 1 W power - 3) Specified $R_{thJA}$ value is according to Jedec JESD51-2,-7 at natural convection on FR4 2s2p board; The Product (Chip + Package) was simulated on a 76.2 $\times$ 114.3 $\times$ 1.5 mm board with 2 inner copper layers (2 $\times$ 70 $\mu$ m Cu, 2 $\times$ 35 $\mu$ m Cu). $T_{AMB}$ = 85°C. Device loaded with 1 W power ## 3.4 Transient Thermal Impedance Figure 4 Typical transient thermal impedance $Z_{thJA} = f(t_p)$ , $T_a = 85^{\circ}\text{C}$ Value is according to Jedec JESD51-2, at natural convection on FR4 boards. Where applicable a thermal via array under the ex posed pad contacted the first inner copper layer. Device is dissipating 1 W power. #### **Power Stage** 4 #### 4.1 **Output On-state Resistance** The on-state resistance depends on the supply voltage $(V_{DD})$ and on the junction temperature $(T_J)$ . Figure 5 shows these dependencies. The behavior in reverse polarity is described in chapter"Reverse Current Capability" on Page 15. Figure 5 Typical On-State Resistance, $R_{\rm DS(ON)} = f(T_{\rm J}); V_{\rm DD} = V_{\rm IN} = 5 \text{ V}, 3 \text{ V}$ ## **Power Stage** ## 4.2 Resistive Load Output Timing Figure 6 shows the typical timing when switching a resistive load. Both $-(\Delta V/\Delta t)_{ON}$ and $(\Delta V/\Delta t)_{OFF}$ can be calculated using the following formulas: Turn-on Slew rate: $-(\Delta V/\Delta t)_{\rm ON}$ = (0.6 x $V_{\rm BAT}$ ) / $t_{\rm F}$ Turn-off Slew rate: $(\Delta V/\Delta t)_{\rm OFF}$ = (0.6 x $V_{\rm BAT}$ ) / $t_{\rm R}$ NB: the coefficient 0.6 is based on 20% to 80% of $V_{\rm BAT}$ , this is how the measurement of $\Delta V$ is defined. As shown in **Figure 6** $t_{ON}$ and $t_{OFF}$ can be calculated from delay time ( $t_{DON}$ , $t_{DOFF}$ ) and falling/rising time ( $t_{F}$ , $t_{R}$ ) using the following formulas: Turn-on time: $t_{ON} = t_{DON} + t_{F}$ Turn-on time: $t_{OFF} = t_{DOFF} + t_{R}$ Figure 6 Definition of Power Output Timing for Resistive Load ## 4.3 Adjustable switching speed / Slew rate Figure 7 Simplified SRP circuit **Figure 7** shows the slew rate control circuit of the BTT3018EJ. The circuit includes an ESD protection mechanism via a zener structure. In order to optimize the switching speed of the MOSFET to a specific application, an external resistor can be connected between SRP pin and GND to select the desired slew rate (see switching timings in **Chapter 8.1**). The adjustment of the slew rate also allows to balance between electromagnetic emissions and power dissipation. To reduce the number of external components, the SRP pin can be connected directly to GND. This sets the slew rate at its largest value enabling fast switching timings. It is not recommanded to connected directly SRP pin to $V_{\rm DD}$ or to leave it floating (open). The accuracy of the switching speed is dependent on the accuracy of the external resistor used. It is recommended to use short connections between the SRP pin and either $R_{SRP}$ , GND bias. **Figure 8** show the typical relation between switching speed and the external SRP resistor ( $R_{SRP}$ ). Figure 8 Typical diagram representing the relation between $R_{SRP}$ and $t_{ON}$ , $t_{OFF}$ ; $V_{DD}$ = 3V, 5V ## 4.3.1 Output Clamping When switching off inductive loads with low side switches, the drain-source voltage $V_{\text{OUT}}$ rises above the battery potential due to the inductance tendency to continue driving the current. To prevent unwanted high voltages, the device has a voltage clamping mechanism to keep the voltage at $V_{\text{OUT}(CLAMP)}$ . During this clamping operation mode the device heats up as it dissipates the energy from the inductance. Therefore the maximum allowed load inductance is limited. See **Figure 9** and **Figure 10** for more details. Figure 9 Output Clamp Circuitry Figure 10 Switching an Inductive Load Note: Repetitive switching of an inductive load by $V_{DD}$ instead of using the input pin is a not recommended operation and may affect the device reliability and reduce the lifetime. ## 4.3.2 Maximum Load Inductance During the demagnetization of inductive loads, energy has to be dissipated by the device. This energy can be calculated by the following equation: $$E = V_{OUT(CLAMP)} \times \left[ \frac{V_{BAT} - V_{OUT(CLAMP)}}{R_L} \times \ln \left( 1 - \frac{R_L \times I_L}{V_{BAT} - V_{OUT(CLAMP)}} \right) + I_L \right] \times \frac{L}{R_L}$$ $$(4.1)$$ Following equation is simplified under the assumption of $R_1 = 0$ $$E = \frac{1}{2}LI_L^2 \times \left(1 - \frac{V_{BAT}}{V_{BAT} - V_{OUT(CLAMP)}}\right)$$ (4.2) Figure 11 shows the inductance for a given current the device BTT3018EJ can withstand. For maximum single avalanche energy please also refer to $E_{AS}$ parameter in **Chapter 3.1** Figure 11 Maximum load inductance for single pulse $I_L = f(L)$ ; $T_{J(0)} = 150 \, ^{\circ}\text{C}$ ; $V_{BAT} = 28 \, \text{V}$ ## 4.4 Reverse Current Capability A reverse battery situation means that the device drain is pulled below GND potential to $-V_{BAT}$ . In this situation the load is driven by a current through the intrinsic body diode of the BTT3018EJ and all protections, such as current limitation, over temperature or over voltage clamping, are not active. In inverse or reverse operation via the reverse body diode, the device is dissipating a power loss which is defined by the driven current and the voltage drop on the body diode. ## 4.5 Characteristics Please see "Power Stage" on Page 23 for electrical characteristic table. **Supply and Input Stage** # 5 Supply and Input Stage Figure 12 Simplified supply and input circuit **Figure 12** shows the supply and input circuit of the BTT3018EJ. Both terminals include an ESD protection mechanism via a zener structure. ## 5.1 Supply Circuit The device's supply is not internally regulated but provided by an external supply. Therefore a reverse polarity protected and buffered (3.3V .. 5.5V) voltage supply is required at $V_{\rm DD}$ pin. To achieve the best $R_{\rm DS(ON)}$ and the fastest switching speed a 5V supply is required. ## 5.1.1 Undervoltage Shutdown In order to ensure a stable device behavior under all allowed conditions, the supply voltage $V_{\rm DD}$ is monitored. The output switches off if the supply voltage $V_{\rm DD}$ drops below the switch-off threshold $V_{\rm DD(TH)L}$ . If the supply voltage $V_{\rm DD}$ drops below the supply voltage reset threshold $V_{\rm DD(RESET)}$ , a reset of the STATUS signal and the latch-OFF state will occur. The device functions are only given for supply voltages above the supply voltage threshold $V_{\rm DD(TH)H}$ . ## 5.1.2 Supply current consumption The supply current consumption is determined by the state of the IN pin, being low, with the $I_{\rm DD(OFF)}$ and being high, with the $I_{\rm DD(ON)}$ . After a thermal shutdown, when the device is in OFF latch mode, the current consumption values matches the normal ON state $I_{\rm DD(ON)}$ as long as input is high. However in PWM the consumption depends on the switching frequency. The higher the frequency, the higher the $I_{DD(PWM)}$ . **Figure 13** shows the typical relation between the supply current consumption and the switching frequency considering a duty-cycle of 50%. ## **Supply and Input Stage** Figure 13 Typical $I_{DD(PWM)}$ vs switching frequency at 50% duty-cycle ## **5.2** Characteristics Please see "Supply and Input Stage" on Page 26 for electrical characteristic table. ### **Protection Functions** ## **6** Protection Functions The BTT3018EJ provides embedded protection functions. They are designed to prevent IC destruction under fault conditions described in the datasheet. Fault conditions are considered as "outside" normal operation. Protection functions are not to be used for continuous or repetitive operation. ## 6.1 Over Voltage Clamping on Output The BTT3018EJ is designed with a voltage clamp circuitry that limits the drain-source voltage $V_{\rm DS}$ at a certain level $V_{\rm OUT(CLAMP)}$ . The over voltage clamping is overruling the other protection functions. Power dissipation has to be limited to not exceed the maximum allowed junction temperature. This function is also used in terms of inductive clamping. Please see also "Output Clamping" on Page 14 for more details. ## 6.2 Thermal Protection The device is protected against over temperature due to overload and/or bad cooling conditions by an integrated static temperature sensor. The thermal protection is available when the device is active. In the event of over temperature shutdown $T_{J(SD)}$ , the device will remain OFF until the device is reset via STATUS pin. Please see **Figure 14** and **Figure 15**. ## 6.3 Overcurrent Limitation / Short Circuit Behavior This BTT3018EJ provides an overcurrent limitation intended to protect against short circuit or over current conditions. When the drain current reaches the current limitation level $I_{L(LIM)}$ , the device will limit the current at that level. While doing so, the power dissipation will heat up the device. Once the device reaches the over temperature shutdown threshold $T_{J(SD)}$ , it will automatically shutdown and remain OFF until it is reset via STATUS pin. ## 6.4 Reset latch condition The reset of the latch OFF mode is done in two steps that need to be performed in the correct sequence. During the first step, the voltage at the STATUS pin must be below the $V_{\text{STATUS}(\text{RESET})L}$ threshold for a time t > $t_{\text{STATUS}(\text{RESET})L}$ . In the second step of the reset sequence, the STATUS pin voltage needs to be pulled-up above the $V_{\text{STATUS}(\text{RESET})H}$ threshold for a time t > $t_{\text{STATUS}(\text{RESET})H}$ . The total reset time is given by the sum of $t_{\text{STATUS}(\text{RESET})L}$ and $t_{\text{STATUS}(\text{RESET})H}$ . The following sub-chapters explain in more details the reset functionality in different conditions. ### Reset via STATUS pin If the temperature protection shutdowns the device, it will remain latched OFF independently of the input signal at IN pin. Simultaneously, the STATUS pin signal will be signalized low $V_{\text{STATUS}(\text{LATCH})}$ . In order to reset the latch condition, the STATUS pin needs to remain below $V_{\text{STATUS}(\text{RESET})L}$ for a minimum time $t_{\text{STATUS}(\text{RESET})L}$ before being externally pulled-up to $V_{\text{STATUS}(\text{RESET})H}$ for a minimum time $t_{\text{STATUS}(\text{RESET})H}$ . Please refer to **Figure 14** and the application diagram in **Figure 33**. This configuration allows the device to be driven with high frequency PWM signal via the IN pin without a risk of resetting the device in case it goes in protection shut-down mode (latch OFF). ### **Protection Functions** Figure 14 Mechanism to reset latch condition via STATUS pin ## Reset via STATUS pin and IN pin connected together If STATUS pin and IN pin are connected together (No $R_{\rm STATUS}$ pull-up external resistor), the voltage provided through the IN pin will prevent the STATUS low notification. To reset the device under this condition, the STATUS-IN connection needs to be pulled-down to $V_{\text{STATUS}(\text{RESET})L}$ for a minimum time $t_{\text{STATUS}(\text{RESET})L}$ before being pulled-up to $V_{\text{STATUS}(\text{RESET})H}$ for a minimum time $t_{\text{STATUS}(\text{RESET})H}$ . Please refer to Figure 15 and the application diagram in Figure 34. If no diagnosis of the device is required, this configuration avoids the need of a dedicated I/O from the microcontroller for the STATUS pin. The maximum frequency to not reset the device allowed in PWM mode is constrained by the $t_{\text{STATUS}(\text{RESET})L}$ and $t_{\text{STATUS}(\text{RESET})H}$ times. ## **Protection Functions** Figure 15 Mechanism to reset latch condition with STATUS pin and IN pin connected together Note: For better understanding, the time scale is not linear. The real timing of this drawing is application dependant and cannot be described. 20 ## 6.5 Characteristics Please see "Protection" on Page 25 for electrical characteristic table. ## **Diagnostics** # 7 Diagnostics The BTT3018EJ provides a latching digital fault feedback signal on the STATUS pin triggered by an over temperature shutdown. Figure 16 Simplified diagnosis circuit Figure 16 shows the diagnosis circuit of the BTT3018EJ. The circuit include an ESD protection mechanism via a zener structure. Note that $R_{STATUS(int)} + R_{DIAG(int)} = R_{STATUS(LATCH)}$ (cf. P\_8.5.12). ## 7.1 Functional Description of the STATUS Pin The BTT3018EJ provides digital status information via the STATUS pin to give feedback to a connected microcontroller. The readout of the diagnosis signal is only possible if the STATUS pin has a dedicated connection to the microcontroller and the appropriate pull-up resistor $R_{\text{STATUS}}$ is in place. See **Figure 33** for recommended values of the external components. The device is able to operate with STATUS pin and IN pin connected together, however this condition will inhibit the readout of the diagnosis signal. ## Normal operation mode In normal operation (no thermal shutdown) the STATUS pin's logic is set "high". It is pulled-up via an external Resistor ( $R_{STATUS}$ ) to $V_{DD}$ . Internally it is connected to an open drain MOSFET through an internal resistor. ## **Fault operation mode** In case of a thermal shutdown (fault) the internal MOSFET connected to the STATUS pin, pulls it's voltage down to GND providing a "low" level signal to the microcontroller $V_{\text{STATUS}(LATCH)}$ . Fault mode operation remains active independent from the input pin state until it is reset. ## Reset latch fault signal (external pull up) To reset the latch fault signal of the BTT3018EJ, the STATUS pin has to be externally pulled-up. This behavior is shown in **Figure 14** "**Mechanism to reset latch condition via STATUS pin" on Page 19**. For other configurations and how to reset the latch OFF of the DMOS, please see "Reset latch condition" on Page 18. ## **Diagnostics** #### **Characteristics** 7.2 Please see "Diagnostics" on Page 28 for electrical characteristic table. ## **Electrical Characteristics** #### **Electrical Characteristics** 8 Note: Characteristics show the deviation of parameter at given input voltage and junction temperature. Typical values show the typical parameters expected from manufacturing and in typical application condition. All voltages and currents naming and polarity in accordance to Figure 2.3 "Voltage and Current Definition" on Page 7. #### 8.1 **Power Stage** Please see Chapter "Power Stage" on Page 11 for parameter description and further details. #### Table 5 **Electrical Characteristics: Power Stage** $T_i = -40$ °C to +150°C, $V_{BAT} = 28$ V, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified) | Parameter | Symbol | | Values | | | Note or | Number | | |------------------------------------------------------------------------|---------------------------|----------|--------------------|----------|-----|--------------------------------------------------------------------------------------------|----------|--| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | | Power Stage - Static Character | istics | <u> </u> | 1 | 11. | 11 | | | | | On-State resistance<br>at 5 V supply and 25°C | R <sub>DS(ON)_5_25</sub> | - | 16 | 20 | mΩ | $V_{\rm DD} = 5 \text{ V};$<br>$T_{\rm J} = 25^{\circ}\text{C}$ | P_8.1.1 | | | On-State resistance<br>at 5 V supply and 150°C | R <sub>DS(ON)_5_150</sub> | - | 33 | 38 | mΩ | $V_{\rm DD} = 5 \text{ V};$ $T_{\rm J} = 150^{\circ}\text{C}$ | P_8.1.2 | | | On-State resistance<br>at 3 V supply and 25°C | R <sub>DS(ON)_3_25</sub> | - | 20 | 30 | mΩ | $V_{\rm DD} = 3 \text{ V};$<br>$T_{\rm J} = 25^{\circ}\text{C}$ | P_8.1.3 | | | On-State resistance<br>at 3 V supply and 150°C | R <sub>DS(ON)_3_150</sub> | - | 39 | 50 | mΩ | $V_{\rm DD} = 3 \text{ V};$<br>$T_{\rm j} = 150^{\circ}\text{C}$ | P_8.1.4 | | | Nominal load current | $I_{L(NOM)}$ | _ | 7.0 | _ | A | $T_{J} < 150^{\circ}\text{C};$<br>$T_{A} = 85^{\circ}\text{C};$<br>$V_{DD} = 5 \text{ V};$ | P_8.1.5 | | | OFF state load current, Output<br>leakage current | I <sub>L(OFF)_85</sub> | - | 0 | 3.0 | μΑ | $T_{\rm J} \le 85^{\circ}{\rm C}$ $V_{\rm BAT(NOR)}$ | P_8.1.6 | | | OFF state load current, Output leakage current at 150°C | I <sub>L(OFF)_150</sub> | - | 4 | 30 | μΑ | $T_{\rm J} = 150^{\circ} {\rm C}$<br>$V_{\rm BAT(NOR)}$ | P_8.1.7 | | | Body Diode | | <u>"</u> | 1 | | | | <u>'</u> | | | Reverse diode forward voltage | -V <sub>DS</sub> | - | 0.6 | 1 | V | <i>V</i> <sub>IN</sub> = 0 V | P_8.1.8 | | | Switching times. $R_{SRP}$ = short to see Figure 6 for definition deta | | V; | V; R <sub>Lo</sub> | ad = 4.7 | 7 Ω | | | | | Turn-on delay time | $t_{DON\_5(0)}$ | 1.6 | 2.7 | 6.8 | μs | - | P_8.1.11 | | | Turn-off delay time | t <sub>DOFF_5(0)</sub> | 1.5 | 2.8 | 5.5 | μs | - | P_8.1.12 | | | Turn-on output fall time | t <sub>F_5(0)</sub> | 0.5 | 1.4 | 2.5 | μs | - | P_8.1.13 | | ## **Electrical Characteristics** #### Table 5 **Electrical Characteristics: Power Stage** (cont'd) $T_{\rm j}$ = -40°C to +150°C, $V_{\rm BAT}$ = 28 V, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified) | Parameter | Symbol | Values | | Values | | Values | | Values | | Note or | Number | |---------------------------|-----------------|--------|------|--------|----|-----------------------|----------|--------|--|---------|--------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | | | | | Turn-off output rise time | $t_{R_{-}5(0)}$ | 0.3 | 0.8 | 1.7 | μs | - | P_8.1.14 | | | | | ## Switching times. $R_{\rm SRP}$ = 5.8 K $\Omega$ ; $V_{\rm BAT}$ = 28 V; $V_{\rm DD}$ = 5 V; $R_{\rm Load}$ = 4.7 $\Omega$ see Figure 6 for definition details | Turn-on delay time | t <sub>DON_5(5K8)</sub> | 2.0 | 3.1 | 6.9 | μs | - | P_8.1.33 | |---------------------------|--------------------------|-----|-----|-----|----|---|----------| | Turn-off delay time | t <sub>DOFF_5(5K8)</sub> | 2.4 | 4.5 | 7.6 | μs | - | P_8.1.34 | | Turn-on output fall time | t <sub>F_5(5K8)</sub> | 1.1 | 2.1 | 3.6 | μs | - | P_8.1.35 | | Turn-off output rise time | t <sub>R_5(5K8)</sub> | 1.0 | 1.7 | 2.9 | μs | - | P_8.1.36 | ## Switching times. $R_{\text{SRP}}$ = 58 K $\Omega$ ; $V_{\text{BAT}}$ = 28 V; $V_{\text{DD}}$ = 5 V; $R_{\text{Load}}$ = 4.7 $\Omega$ see Figure 6 for definition details | Turn-on delay time | t <sub>DON_5(58K)</sub> | 5.5 | 10.5 | 15.3 | μs | P_8.1.55 | |---------------------------|--------------------------|-----|------|------|----|----------| | Turn-off delay time | t <sub>DOFF_5(58K)</sub> | 8 | 20.4 | 40.9 | μs | P_8.1.56 | | Turn-on output fall time | t <sub>F_5(58K)</sub> | 5.7 | 11.3 | 18.6 | μs | P_8.1.57 | | Turn-off output rise time | t <sub>R_5(58K)</sub> | 6.9 | 12.8 | 19.3 | μs | P_8.1.58 | ## Switching times. $R_{SRP} = 1 \text{ M}\Omega; V_{BAT} = 28 \text{ V}; V_{DD} = 5 \text{ V}; R_{Load} = 4.7 \Omega$ see Figure 6 for definition details | Turn-on delay time | $t_{DON\_5(1M)}$ | 9.3 | 17.0 | 42.2 | μs | - | P_8.1.77 | |---------------------------|----------------------|------|------|------|----|---|----------| | Turn-off delay time | $t_{DOFF\_5(1M)}$ | 10.4 | 44.2 | 139 | μs | - | P_8.1.78 | | Turn-on output fall time | t <sub>F_5(1M)</sub> | 8.9 | 26.7 | 64.7 | μs | - | P_8.1.79 | | Turn-off output rise time | t <sub>R_5(1M)</sub> | 8.9 | 27.1 | 68.2 | μs | - | P_8.1.80 | - 1) Not subject to production test, calculated by $R_{\text{thJA}}$ and $R_{\text{DS(ON)}}$ . - 2) Not subject to production test, specified by design ## **Electrical Characteristics** #### **Protection** 8.2 Please see Chapter "Protection Functions" on Page 18 for parameter description and further details. Note: Integrated protection functions are designed to prevent IC destruction under fault conditions described in the datasheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation #### **Electrical characteristics: Protection** Table 6 $T_{\rm i}$ = -40°C to +150°C, $V_{\rm BAT}$ = 28 V; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified) | Parameter | Symbol | | Value | s | Unit | Note or<br>Test Condition | Number | |-------------------------------------------------|-------------------------|------|-------|------|------|------------------------------------------------------------------------------------------------------------|---------| | | | Min. | Тур. | Max. | | | | | Thermal shutdown | , | | | | | , | | | Static thermal shutdown junction temperature | $T_{J(SD)}$ | 150 | 175 | 200 | °C | 1) | P_8.2.1 | | Overtemperature shutdown<br>STATUS delay at 5 V | t <sub>TJ(SD)5</sub> | - | 4.5 | | μs | Delay time to trigger<br>STATUS signal<br>$V_{DD} = 5 \text{ V}$<br>$T_{AMB} = 25 ^{\circ}\text{C}$ | P_8.2.4 | | Overtemperature shutdown<br>STATUS delay at 3 V | t <sub>TJ(SD)3</sub> | - | 4.2 | | μs | Delay time to trigger<br>STATUS signal<br>$V_{\rm DD} = 3 \text{ V}$<br>$T_{\rm AMB} = 25^{\circ}\text{C}$ | P_8.2.7 | | Overvoltage Protection / Clar | nping | | | | | | | | Drain clamp voltage | V <sub>OUT(CLAMP)</sub> | 63 | 72 | 83 | V | I <sub>D</sub> > 50 mA | P_8.2.8 | | Current limitation | 1 | I | | 1 | | 1 | 1 | | Current limitation level | I <sub>L(LIM)_5</sub> | 30 | 45 | 60 | A | 2) V <sub>DD</sub> = 5 V; | P_8.2.9 | <sup>1)</sup> Not subject to production test, specified by design. <sup>2)</sup> Parameter tested at $V_{\rm BAT}$ = 5 V; specified up to $V_{\rm BAT}$ = 36 V. ## **Electrical Characteristics** ## 8.3 Supply and Input Stage Please see Chapter "Supply and Input Stage" on Page 16 for description and further details. ## Table 7 Electrical Characteristics: Supply and Input $T_j$ = -40°C to +150°C, $V_{BAT}$ = 28 V, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified) | Parameter | Symbol | | Values | | | Note or | Number | |-----------------------------------------|----------------------|------|--------|------|----|-------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Supply | - | | 1 | | | | 1 | | Supply on threshold voltage high | $V_{\rm DD(TH)H}$ | 2.4 | 2.8 | 3.0 | V | | P_8.3.2 | | Supply off threshold voltage low | $V_{\rm DD(TH)L}$ | 2.3 | 2.7 | 2.9 | V | DMOS switches OFF below threshold | P_8.3.3 | | Supply current, continuous ON operation | I <sub>DD(ON)</sub> | - | 150 | 250 | μΑ | ON-state<br>;<br>$V_{IN} = 5V$ ;<br>$I_{L(0)} = I_{L(NOM)}$ | P_8.3.5 | | Standby supply current | I <sub>DD(OFF)</sub> | _ | 0.3 | 3 | μΑ | $V_{IN} = 0 \text{ V}$ $V_{DD} = 5.0 \text{ V}$ | P_8.3.11 | ## **Electrical Characteristics** #### Table 7 **Electrical Characteristics: Supply and Input (cont'd)** $T_{\rm j}$ = -40°C to +150°C, $V_{\rm BAT}$ = 28 V, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified) | Parameter | Symbol | Values | | | Unit | Note or | Number | |----------------------------------------------|--------------------------|--------|------|------|------|----------------------------------------------------------------|----------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | | Input | | | | • | | | | | Input on threshold voltage; 5.5 V supply | V <sub>IN(TH)H_5.5</sub> | 1.9 | 2.4 | 2.8 | V | V <sub>DD</sub> = 5.5 V | P_8.3.13 | | Input off threshold voltage;<br>5.5 V supply | V <sub>IN(TH)L_5.5</sub> | 1.2 | 1.5 | 1.8 | V | $V_{\rm DD} = 5.5 \mathrm{V}$ | P_8.3.14 | | Input on threshold voltage; 3 V supply | V <sub>IN(TH)H_3</sub> | 1.2 | 1.5 | 1.8 | V | V <sub>DD</sub> = 3.0 V | P_8.3.19 | | Input off threshold voltage; 3 V supply | V <sub>IN(TH)L_3</sub> | 0.7 | 1.0 | 1.2 | V | V <sub>DD</sub> = 3.0 V | P_8.3.20 | | Input pull down current | I <sub>IN</sub> | 20 | 45 | 80 | μΑ | $V_{\rm IN} \le 5.5 \text{ V};$ $V_{\rm DD} \le 5.5 \text{ V}$ | P_8.3.22 | <sup>1)</sup> Undervoltage shutdown protection doesn't reset the OFF Latch mode. # **(infineon** ## **Electrical Characteristics** # 8.4 Diagnostics Please see Chapter "Diagnostics" on Page 21 for description and further details. ## **Table 8** Electrical Characteristics: Diagnostics $T_j$ = -40°C to +150°C, $V_{BAT}$ = 28 V, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified) | Parameter | Symbol | Values | | | Unit | <b>Note or Test Condition</b> | Number | |---------------------------------------------------|-------------------------------|--------|-----|-----|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | | | Min | Тур | Max | | | | | Diagnostics | | • | • | • | | | | | Diagnostics | T | 1 | | | 1 | Т., | T. | | Status pin latch voltage | V <sub>STATUS</sub> (LATCH) | _ | _ | 1.0 | V | $V_{DD} = 5 \text{ V};$<br>$R_{STATUS} = 100 \text{ kOhm};$<br>$3 \text{ V} \leq V_{IN} \leq 5 \text{ V};$<br>latched fault signal | P_8.5.1 | | Status pin reset threshold low | V <sub>STATUS(RESET)L_5</sub> | 1.0 | 1.4 | 1.7 | V | $V_{DD} = 5 \text{ V}$ | P_8.5.2 | | Status pin reset threshold high | V <sub>STATUS(RESET)H_5</sub> | 1.7 | 2.2 | 2.6 | V | $V_{DD} = 5 \text{ V}$ | P_8.5.3 | | Status reset low time | t <sub>STATUS(RESET)L_5</sub> | 1.0 | 1.6 | 2.4 | ms | $V_{DD} = 5 \text{ V}$ | P_8.5.4 | | Status reset high time | t <sub>STATUS(RESET)H_5</sub> | 20 | 35 | 50 | μs | $V_{DD} = 5 \text{ V}$ | P_8.5.5 | | Status pin reset threshold low | V <sub>STATUS(RESET)L_3</sub> | 0.7 | 1.0 | 1.2 | V | $V_{DD} = 3 \text{ V}$ | P_8.5.6 | | Status pin reset threshold high | V <sub>STATUS(RESET)H_3</sub> | 1.2 | 1.6 | 1.9 | V | 4) V <sub>DD</sub> = 3 V | P_8.5.7 | | Status reset low time | t <sub>STATUS(RESET)L_3</sub> | 0.5 | 1.0 | 2.3 | ms | $V_{DD} = 3 \text{ V}$ | P_8.5.8 | | Status reset high time | t <sub>STATUS(RESET)H_3</sub> | 8 | 15 | 50 | μs | $V_{DD} = 3 \text{ V}$ | P_8.5.9 | | Status pin leakage current;<br>(No Latch) | I <sub>STATUS(NOLATCH)</sub> | _ | - | 1 | μΑ | 1)<br>$3 \text{ V} \leq V_{\text{DD}} \leq 5.5 \text{ V}$<br>$V_{\text{STATUS}} \leq 5.5 \text{ V}$ ;<br>$0 \text{ V} \leq V_{\text{IN}} \leq 5.5 \text{ V}$ | P_8.5.10 | | Status pin internal resistance,<br>(Latch active) | R <sub>STATUS(LATCH)</sub> | 7 | 10 | 15 | ΚΩ | $R_{STATUS(LATCH)} = R_{STATUS(int)} + R_{DIAG(int)}$ | P_8.5.12 | - 1) Not subject to production test. Specified by design. - 2) Latch feedback signal voltage drop considering $V_{\rm DD}$ = 5 V and $R_{\rm STATUS}$ = 100 kOhm. - 3) Voltage threshold needed at the STATUS pin to initialize the reset sequence of the latch OFF mode. If STATUS pin and IN pin are connected together, same voltage threshold applies. - 4) Voltage threshold needed at the STATUS pin to complete the reset sequence of the latch OFF mode. If STATUS pin and IN pin are connected together, same voltage range applies. - 5) Time needed to remain below $V_{\text{STATUS}(\text{RESET})L}$ to initialize the reset sequence of the latch OFF mode. See **Chapter 6.4** for more information ## **Electrical Characteristics** 6) Time needed to remain above $V_{\text{STATUS}(\text{RESET})H}$ after $V_{\text{STATUS}(\text{RESET})L}$ is applied to conclude the reset sequence. See **Chapter 6.4** for more information ## **Characterisation Results** ## 9 Characterisation Results Typical performance characteristics ## 9.1 Power Stage Figure 17 Typical $R_{DS(ON)}$ vs. $V_{DD}$ ; $I_L = I_{L(NOM)}$ ; $V_{IN} = 3V$ ; $V_{BAT} = 28V$ ; $R_{SRP} = 0\Omega$ Figure 18 Typical $I_{L(OFF)}$ vs. $T_J @ V_{IN} = 0V; V_{DD} = 0, 5V$ ## **Characterisation Results** Figure 19 Typical destruction point $E_{AS}$ vs. $I_L @ T_{J(0)} = 150$ °C; $V_{BAT} = 28V$ ; $I_L = I_{L(NOM)}$ , $2*I_{L(NOM)}$ Figure 20 Typical $E_{AR}$ vs. $I_L @ T_{J(0)} = 105^{\circ}$ C, $V_{BAT} = 28V$ ; Nr cycles = 10k, 100k, 1Mio cycles; $I_L = I_{L(NOM)}$ , $2^*I_{L(NOM)}$ ## **Characterisation Results** Figure 21 Typical EON & EOFF vs. SRP @ $T_{J(0)}$ =150°C, $V_{DD}$ =5.5V & $V_{DD}$ =3V; $V_{BAT}$ = 28V; IN=5V; STATUS= pulled-up to $V_{DD}$ ; $I_L$ = $I_{L(NOM)}$ ## **Dynamic characteristics** Figure 22 $Typical t_R vs. R_{SRP} @ V_{IN} = 5V; V_{DD} = 3V, 5V; V_{BAT} = 28V; R_L = 4.7\Omega; T_J = [-40...150°C]$ ## **Characterisation Results** Figure 23 $Typical t_F vs. R_{SRP} @ V_{IN} = 5V; V_{DD} = 3V, 5V; V_{BAT} = 28V; R_L = 4.7\Omega; T_J = [-40...150°C]$ Figure 24 $Typical t_{DON}$ vs. $R_{SRP}$ @ $V_{IN}$ = 5V; $V_{DD}$ = 3V, 5V; $V_{BAT}$ = 28V; $R_{L}$ = 4.7 $\Omega$ ; $T_{J}$ = [-40 .. 150°C] 33 ## **Characterisation Results** Figure 25 $Typical t_{DOFF}$ vs. $R_{SRP} @ V_{IN} = 5V; V_{DD} = 3V, 5V; V_{BAT} = 28V; R_L = 4.7\Omega; T_J = [-40...150°C]$ ## 9.2 Protection Figure 26 Typical $I_{L(LIM)}$ vs. $V_{DD}$ ; $V_{IN}$ = 5V ## **Characterisation Results** Figure 27 Typical time to shut down $t_{TJ(SD)}$ vs. $I_L$ ; $V_{BAT}$ = 28V; $V_{DD}$ = 5V; $V_{IN}$ = 5V; $R_{thJA(1s0p+300mm^2)}$ # 9.3 Supply and Input Stage Figure 28 Typical $V_{DD(TH)}$ vs. $T_J$ ; $V_{DD(TH)H}$ , $V_{DD(TH)L}$ ; $V_{IN} = 3V$ ; $R_{SRP} = GND$ ; $V_{BAT} = 28V$ ## **Characterisation Results** Figure 29 Typical $I_{DD(ON)}$ vs. $R_{SRP}$ ; $I_L = I_{L(NOM)}$ ; $V_{IN} = 3V$ ; $V_{DD} = 5V$ ; $V_{BAT} = 28V$ 36 Figure 30 Typical $I_{\rm DD(ON)}$ vs. $V_{\rm DD}$ ; $I_{\rm L} = I_{\rm L(NOM)}$ ; $V_{\rm IN} = 3V$ ; $V_{\rm BAT} = 28V$ ; $R_{\rm SRP} = GND$ ## **Characterisation Results** Figure 31 Typical $I_{DD(LIM)}$ vs. $V_{DD}$ ; $V_{IN} = 3V$ ; $R_{SRP} = GND$ ; $V_{BAT} = 5V$ 37 Figure 32 $Typical V_{IN(TH)}$ vs. $V_{DD}$ ; $V_{IN(TH)H}$ , $V_{IN(TH)L}$ ; $R_{LOAD} = 150k\Omega$ ; $R_{SRP} = GND$ ; $V_{BAT} = 28V$ ## **Application Information** # 10 Application Information ## 10.1 Layout recommendations/considerations As consequences of the fast switching times for high currents ( $I_{NOM}$ and above), special care has to be taken for the PCB layout. Stray inductances have to be minimized. BTT3018EJ has no separate pin for power ground and logic ground. It is recommended: - to ensure that the offset between the ground connection of the SRP resistor and ground pins of the device is minimized. $R_{\text{SRP}}$ should be placed next to the device and directly connected to the GND pins, to avoid any influence of GND shift to SRP functionality. - to ensure that the offset between the ground of the $V_{\rm DD}$ suplly and the ground of the pins of the device is minimized. The maximum parasitic capacitance between the SRP line and GND ( $C_{SRP}$ ) has to be less than 10pF to avoid any influence on SRP functionality (e.g. switching times). ## 10.2 Application Diagrams Note: The following information is given as a hint for the implementation of the device only and shall not be regarded as a description or warranty of a certain functionality, condition or quality of the device. Figure 33 Application Diagram to use IN pin and STATUS pin independently Recommended values for $V_{IN} = V_{DD} = 5 \text{ V}$ : $R_{\rm STATUS} = 100 \text{ k}\Omega$ ## **Application Information** R<sub>SRP</sub> switching modes<sup>1)</sup> Table 9 | R <sub>SRP</sub> min | R <sub>SRP</sub> max | Unit | Behavior | |----------------------|----------------------|------|------------------------------------------------------| | 0 | 2.2 | kΩ | Fast switching mode. SRP pin can be connected to GND | | 2.2 | 160 | kΩ | Adjustable switching mode | | 160 | 1000 | kΩ | Slow switching mode | <sup>1)</sup> For switching timings please refer to **Chapter 8.1** Application Diagram to use IN pin and STATUS pin simultaneously with different supply and Figure 34 microcontroller voltage class Example given for $V_{IN}$ = 3.3V; $V_{DD}$ = 5V allows to mantain an optimal $R_{DS(ON)}$ while driving the input with a 3.3V microcontroller. This configuration makes not possible the readout of the fault signal and will reset the latch OFF via IN pin (see parameters in **Chapter 8.4**). For R<sub>SRP</sub> recommended values, please see **Table 9** Note: This are very simplified examples of an application circuit. The function must be verified in the real application. ## **Package Outlines** #### **Package Outlines** 11 Figure 35 **PG-TDSO-8** ## **Green Product (RoHS compliant)** To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020). # 12 Revision History ## **Revision History** | Revision | Date | Changes | |----------|------------|-----------------| | Rev. 1.0 | 2020-01-17 | Initial release | ### **Trademarks of Infineon Technologies AG** µHVIC™, µIPM™, µPFC™, AU-ConvertIR™, AURIX™, C166™, Canpak™, CIPOS™, CIPURSE™, CoolDp™, CoolGan™, COOLiR™, CoolMos™, CoolSiC™, DAVE™, DI-POL™, DirectFET™, DrBlade™, EasyPIM™, EconoBRIDGE™, EconoDual™, EconoPack™, EconoPim™, EiceDriver™, eupec™, FCOS™, Ganpowir™, HEXFET™, HITFET™, HybridPack™, iMOTION™, IRAM™, ISOFACE™, IsoPack™, LeDrivir™, LiTiX™, MiPaq™, ModStack™, my-d™, Novalithic™, Optiga™, Optimos™, Origa™, Powirstage™, PrimePack™, PrimeStack™, Profet™, Pro-Sil™, Rasic™, Real3™, SmartLewis™, Solid Flash™, Spoc™, Strongirfet™, Supirbuck™, Tempfet™, Trenchstop™, Tricore™, UHVic™, XHP™, XMc™. Trademarks updated November 2015 ### **Other Trademarks** All referenced product or service names and trademarks are the property of their respective owners. Edition 2020-01-16 Published by Infineon Technologies AG 81726 Munich, Germany © 2020 Infineon Technologies AG. All Rights Reserved. Do you have a question about any aspect of this document? Email: erratum@infineon.com ### IMPORTANT NOTICE The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie"). With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party. In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications. The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application. ## **Legal Disclaimer for Short-Circuit Capability** Infineon disclaims any warranties and liabilities, whether expressed or implied, for any short-circuit failures below the threshold limit. For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com). ### WARNINGS Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office. Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury. # **X-ON Electronics** Largest Supplier of Electrical and Electronic Components Click to view similar products for Power Switch ICs - Power Distribution category: Click to view products by Infineon manufacturer: Other Similar products are found below: TCK111G,LF(S FPF1018 DS1222 TCK2065G,LF SZNCP3712ASNT3G MIC2033-05BYMT-T5 MIC2033-12AYMT-T5 MIC2033-05BYM6-T5 SLG5NT1437VTR SZNCP3712ASNT1G DML1008LDS-7 KTS1670EDA-TR KTS1640QGDV-TR KTS1641QGDV-TR FPF2260ATMX U6513A MIC2012YM-TR TPS2104DBVR TPS22958NDGKR MIC2098-1YMT-TR MIC94062YMT TR MP6231DN-LF MIC2015-1.2YM6 TR MIC2075-2YM MIC94068YML-TR SIP32461DB-T2-GE1 NCP335FCT2G TCK105G,LF(S AP2411S-13 AP2151DSG-13 AP2172MPG-13 MIC94094YC6-TR MIC94093YC6-TR MIC94064YC6-TR MIC2505-1YM MIC94305YMT-TR MIC94085YFT-TR MIC94081YFT-TR MIC94042YFL-TR MIC94041YFL-TR MIC2005-1.2YM6-TR TPS2032QDRQ1 NCP333FCT2G BTS3050TFATMA1 NCP331SNT1G TPS2092DR TPS2063DR VNV35N07-E MIC2008YML-TR MIC2040-1YMM