Clearance No.: FTDI#376 **Future Technology Devices International Ltd.** # **FT801** # (Embedded Video Engine) The FT801 is an easy to use graphic controller targeted for embedded applications to generate high-quality Human Machine Interfaces (HMIs). It has the following features: - FT801 functionality includes graphic controller, audio processing, and capacitive touch controller interface. - Compatibility mode allows display code to be run on FT801 or FT800. Extended mode enables multi-touch capabilities for FT801. - Embedded Video Engine (EVE) with widget support can offload the system MPU and provide a variety of graphic features - Built-in graphics operations allow users with little expertise to create high-quality display - Support capacitive touch screen with up to 5 touches detection - Hardware engine can recognize touch tags and track touch movement. It provides notification for up to 255 touch tags. - · Enhanced sketch processing - Programmable interrupt controller provides interrupts to host MPU/MCU - Built-in 12MHz crystal oscillator with PLL providing 48MHz or 36MHz system clock - Clock switch command for internal or external clock source. External 12MHz crystal or clock input can be used for higher accuracy. - Video RGB parallel output (default RGB data width of 6-6-6) with 2 bit dithering; configurable to support resolution up to 512x512 and R/G/B data width of 1 to 6 - Programmable timing to adjust HSYNC and VSYNC timing, enabling interface to numerous displays - Support for LCD display in WQVGA (480x272) and QVGA (320x240) formats with data enable (DE) support mode and VSYNC/HSYNC mode - The FT801 calculates for 8-bit colour despite only providing pins for 6-bit (RGB-6,6,6); this improves the half tone appearance - Display enable control output to LCD panel - Mono audio channel output with PWM output - Built-in sound synthesizer - Audio wave playback for mono 8-bit linear PCM, 4-bit ADPCM and μ-Law coding format at sampling frequency from 8kHz to 48kHz. Built-in digital filter reduces the system design complexity of external filtering - PWM output for backlight dimming control for LED - Low power consumption for portable application, 24mA active (typical) and 250 uA sleep (typical) - No frame buffer RAM required - Advanced object oriented architecture enables low cost MPU/MCU as system host using I<sup>2</sup>C and SPI interfaces - Power mode control allows chip to be put in power down, sleep and standby states - Supports host interface I/O voltage from 1.8V to 3.3V - Standard serial interface to host MPU/MCU with SPI up to 30MHz or I<sup>2</sup>C clocking up to 3.4MHz - Internal voltage regulator supplies 1.2V to the digital core - -40°C to 85°C extended operating temperature range - Available in a compact Pb-free, VQFN-48, 7mm X 7mm X 0.9mm package, RoHS compliant Clearance No.: FTDI#376 #### Disclaimer: Neither the whole nor any part of the information contained in, or the product described in this manual, may be adapted or reproduced in any material or electronic form without the prior written consent of the copyright holder. This product and its documentation are supplied on an as-is basis and no warranty as to their suitability for any particular purpose is either made or implied. Future Technology Devices International Ltd will not accept any claim for damages howsoever arising as a result of use or failure of this product. Your statutory rights are not affected. This product or any variant of it is not intended for use in any medical appliance, device or system in which the failure of the product might reasonably be expected to result in personal injury. This document provides preliminary information that may be subject to change without notice. No freedom to use patents or other intellectual property rights is implied by the publication of this document. Future Technology Devices International Ltd Unit 1, 2 Seaward Place Centurion Business Park Glasgow G41 1HH United Kingdom Scotland Registered Company Number: SC136640 Clearance No.: FTDI#376 # 1 Typical Applications - Point of Sales Machines - Multi-function Printers - Instrumentation - Home Security Systems - Graphic touch pad remote, dial pad - Tele / Video Conference Systems - Phones and Switchboards - Medical Appliances - Blood Pressure displays - Heart monitors - Glucose level displays - Breathalyzers - Gas chromatographs - Power meter - Home appliance devices - Set-top box - Thermostats - Sprinkler system displays - Medical Appliances - GPS / Satnav - Vending Machine Control Panels - Elevator Controls - .....and many more ## 1.1 Part Numbers | Part Number | Package | |-------------|--------------------------------------------------| | FT801Q-x | 48 Pin VQFN, pitch 0.5mm, body 7mm x 7mm x 0.9mm | #### Table 1- Video Controller Part Numbers Note: Packaging codes for x is: -R: Taped and Reel, (VQFN in 2500 pieces per reel) -T: Tray packing, (VQFN in 250 pieces per tray) For example: FT801Q-R is 2500 VQFN pieces in taped and reel packaging Clearance No.: FTDI#376 # 2 FT801 Block Diagram Figure 2-1 FT801 Block Diagram For a description of each function please refer to Section 4. Figure 2-2 FT801 System Design Diagram FT801 with EVE (Embedded Video Engine) technology simplifies the system architecture for advanced human machine interfaces (HMIs) by providing support for display, audio, and touch as well as an object oriented architecture approach that extends from display creation to the rendering of the graphics. Clearance No.: FTDI#376 # **Contents** | 1 Ty | ypical Applications | 3 | |-------|--------------------------------------|----| | 1.1 | Part Numbers | 3 | | 2 F | T801 Block Diagram | 4 | | 3 D | evice Pin Out and Signal Description | 7 | | 3.1 | VQFN-48 Package Pin Out | 7 | | 3.2 | Pin Description | 8 | | 4 Fu | unction Description | 13 | | | Serial Host Interface | | | 4.1.1 | SPI Interface | 15 | | 4.1.2 | I <sup>2</sup> C Interface | 15 | | 4.1.3 | Serial Data Protocol | 15 | | 4.1.4 | Host Memory Read | 15 | | 4.1.5 | Host Memory Write | 16 | | 4.1.6 | Host Command | 16 | | 4.1.7 | Interrupts | 17 | | 4.2 | System Clock | 18 | | 4.2.1 | Clock Source | 18 | | 4.2.2 | Phase Locked Loop | 19 | | 4.2.3 | Clock Enable | | | 4.2.4 | • , | | | 4.3 | Graphics Engine | 20 | | 4.3.1 | Introduction | | | 4.3.2 | | | | 4.4 | Parallel RGB Interface | 24 | | 4.5 | Miscellaneous Control | 26 | | 4.5.1 | Backlight Control Pin | 26 | | 4.5.2 | DISP Control Pin | | | 4.5.3 | General Purpose IO pins | | | 4.5.4 | | | | 4.6 | Audio Engine | | | 4.6.1 | Sound Synthesizer | | | 4.6.2 | , | | | 4.7 | Touch-Screen Engine | | | 4.7.1 | Compatibility mode | | | 4.7.2 | | | | | Power Management | | | 4.8.1 | Power supply | | | 4.8.2 | Internal Regulator and POR | 31 | Clearance No.: FTDI#376 | 4.8.3 Power Modes | | |-----------------------------------------------|----| | 5 FT801 Memory Map | 37 | | 5.1 FT801 Registers | 38 | | 6 Devices Characteristics and Ratings | 43 | | 6.1 Absolute Maximum Ratings | 43 | | 6.2 DC Characteristics | | | 6.3 AC Characteristics | | | 6.3.1 System clock | | | 6.3.2 Host Interface SPI Mode 0 | 46 | | 6.3.3 Host Interface I2C Mode Timing | 47 | | 6.3.4 RGB Video Timing | 48 | | 7 Application Examples | 50 | | 7.1 Examples of LCD Interface connection | 50 | | 8 Package Parameters | 51 | | 8.1 VQFN-48 Package Dimensions | 51 | | 8.2 Solder Reflow Profile | | | 9 FTDI Chip Contact Information | 53 | | Appendix A – References | | | Appendix B - List of Figures and Tables | | | Appendix C - Revision History | | | Appendix 6 Revision initially minimum minimum | | # **Device Pin Out and Signal Description** # 3.1 VQFN-48 Package Pin Out Figure 3-1 Pin Configuration VQFN-48 (top view) Clearance No.: FTDI#376 # 3.2 Pin Description # Table 3-1 FT801Q pin description | Pin<br>No. | Name | Туре | Description | | |------------|-------------------|------|------------------------------------------------------------------------------------------------------|--| | 1 | AUDIO_L | 0 | Audio PWM out, push-pull output, 16mA sink/source current. | | | | | | Pad powered from pin VCC. | | | 2 | GND | Р | Ground | | | 3 | SPI_SCLK/ I2C_SCL | I | In SPI mode: SPI SCLK input. | | | 3 | 311_36219 126_362 | 1 | In I2C mode: SCL input, need external $1k\Omega \sim 4.7k\Omega$ pull up to VCCIO. | | | | | | Input pad with Schmitt trigger, 3.3V tolerant. | | | | | | Pad powered from pin VCCIO. | | | 4 | MISO/ I2C SDA | I/O | In SPI mode: SPI MISO output. | | | | 11133/126_35/1 | 1,0 | In I2C mode: SDA input/Open Drain Output, need external $1k\Omega \sim 4.7k\Omega$ pull up to VCCIO. | | | | | | Input with Schmitt trigger, 3.3V tolerant, 4/8/12/16mA sink/source current. | | | | | | Pad powered from pin VCCIO. | | | 5 | MOSI/ I2C_SA0 | I | In SPI mode: SPI MOSI input. | | | | 1.001, 120_0,10 | | In I2C mode: Input, bit 0 of I2C device address. | | | | | | Input pad, 3.3V tolerant. | | | | | | Pad powered from pin VCCIO. | | | 6 | CS_N/ I2C_SA1 | I | In SPI mode: SPI CS_N input, active low. | | | | 35, 125_5 | - | In I2C mode: Input, bit 1 of I2C device address. | | | | | | Input pad, 3.3V tolerant. | | | | | | Pad powered from pin VCCIO. | | | 7 | GPIO0/ I2C_SA2 | I/O | In SPI mode: General purpose input, output port. | | | | 0.200, 220_0.12 | | In I2C mode: Input, bit 2 of I2C device address. | | | | | | Push-pull, three-state output. 3.3V tolerant, 4/8/12/16mA sink/source current. | | | | | | Pad powered from pin VCCIO. | | | 8 | GPIO1 | I/O | General purpose input, output port. | | | | | 2, 3 | Push-pull, three-state output. 3.3V tolerant, 4/8/12/16mA sink/source current. | | | | | | Pad powered from pin VCCIO. | | Clearance No.: FTDI#376 | Pin<br>No. | Name | Туре | Description | |------------|-----------|------|-------------------------------------------------------------------------------------------------------------------| | 9 | VCCIO | Р | I/O power supply, connect a 0.1uF decoupling capacitor. Support 1.8V, 2.5V or 3.3V. | | | | | Note: VCCIO supply to IO pads from pin 3 to 12 only. | | 10 | MODE | I | Host interface SPI(pull low) or I2C(pull up) mode select input, 3.3V tolerant | | | | | Pad powered from pin VCCIO. | | 11 | INT_N | OD | Host Interrupt, open drain output, active low, pull up to VCCIO through a $1k\Omega$ ~10k $\Omega$ resistor. | | 12 | PD_N | I | Power down input, active low, 3.3V tolerant, pull up to VCCIO through $47k\Omega$ resistor and $100nF$ to ground. | | | | | Pad powered from pin VCCIO. | | 13 | X1/ CLK | I | Crystal oscillator or clock input; Connect to GND if not used. | | | | | 3.3V peak input allowed. | | | | | Pad powered from pin VCC. | | 14 | X2 | О | Crystal oscillator output; leave open if not used. | | | | | Pad powered from pin VCC. | | 15 | GND | Р | Ground | | 16 | VCC | Р | 3.3V power supply input. | | 17 | VCC1V2 | 0 | 1.2V regulator output pin. Connect a 4.7uF decoupling capacitor to GND. | | 18 | VCC | Р | 3.3V power supply input. | | 19 | CTP_RST_N | 0 | Connect to reset or wake signal of the CTPM. Output, open source, external pull-down resistor required. | | | | | Pad powered from pin VCC. | | 20 | CTP INT N | I | Connect to interrupt or ready pin of the CTPM. Input. | | | | | Pad powered from pin VCC. | | 21 | CTP_SCL | I/OD | Connect to I2C SCL pin of the CTPM. Plain input, opendrain output. | | | | | Pad powered from pin VCC. | | 22 | CTP_SDA | I/OD | Connect to I2C SDA pin of the CTPM. Plain input, opendrain output. | | | | | Pad powered from pin VCC. | | 23 | GND | Р | Ground | Clearance No.: FTDI#376 | Pin<br>No. | Name | Туре | Description | | | |------------|-----------|------|---------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 24 | BACKLIGHT | 0 | LED Backlight brightness PWM control signal, push-pull output, 4/8mA sink/source current. | | | | | | | Pad powered from pin VCC. | | | | 25 | DE | 0 | LCD Data Enable, push-pull output, 4/8mA sink/source current. | | | | | | | Pad powered from pin VCC. | | | | 26 | VSYNC | 0 | LCD Vertical Sync, push-pull output, 4/8mA sink/source current. | | | | | | | Pad powered from pin VCC. | | | | 27 | HSYNC | 0 | LCD Horizontal Sync, push-pull output, 4/8mA sink/source current. | | | | | | | Pad powered from pin VCC. | | | | 28 | DISP | 0 | General purpose output pin for LCD Display Enable, push-pull output, 4/8mA sink/source current. Control by writing to Bit 7 of REG_GPIO register. | | | | | | | Pad powered from pin VCC. | | | | 29 | PCLK | 0 | LCD Pixel Clock, push-pull output, 4/8mA sink/source current. | | | | | | | Pad powered from pin VCC. | | | | 30 | B7 | 0 | Bit 7 of Blue RGB signals, push-pull output, 4/8mA sink/source current. | | | | | | | Pad powered from pin VCC. | | | | 31 | B6 | 0 | Bit 6 of Blue RGB signals, push-pull output, 4/8mA sink/source current. | | | | | | | Pad powered from pin VCC. | | | | 32 | B5 | 0 | Bit 5 of Blue RGB signals, push-pull output, 4/8mA sink/source current. | | | | | | | Pad powered from pin VCC. | | | | 33 | B4 | 0 | Bit 4 of Blue RGB signals, push-pull output, 4/8mA sink/source current. | | | | | | | Pad powered from pin VCC. | | | | 34 | В3 | 0 | Bit 3 of Blue RGB signals, push-pull output, 4/8mA sink/source current. | | | | | | | Pad powered from pin VCC. | | | | 35 | B2 | 0 | Bit 2 of Blue RGB signals, push-pull output, 4/8mA sink/source current. | | | | | | | Pad powered from pin VCC. | | | | 36 | GND | Р | Ground | | | Clearance No.: FTDI#376 | Pin<br>No. | Name | Туре | Description | | |------------|------|------|--------------------------------------------------------------------------|--| | 37 | G7 | 0 | Bit 7 of Green RGB signals, push-pull output, 4/8mA sink/source current. | | | | | | Pad powered from pin VCC. | | | 38 | G6 | 0 | Bit 6 of Green RGB signals, push-pull output, 4/8mA sink/source current. | | | | | | Pad powered from pin VCC. | | | 39 | G5 | 0 | Bit 5 of Green RGB signals, push-pull output, 4/8mA sink/source current. | | | | | | Pad powered from pin VCC. | | | 40 | G4 | 0 | Bit 4 of Green RGB signals, push-pull output, 4/8mA sink/source current. | | | | | | Pad powered from pin VCC. | | | 41 | G3 | 0 | Bit 3 of Green RGB signals, push-pull output, 4/8mA sink/source current. | | | | | | Pad powered from pin VCC. | | | 42 | G2 | 0 | Bit 2 of Green RGB signals, push-pull output, 4/8mA sink/source current. | | | | | | Pad powered from pin VCC. | | | 43 | R7 | 0 | Bit 7 of Red RGB signals, push-pull output, 4/8mA sink/source current. | | | | | | Pad powered from pin VCC. | | | 44 | R6 | 0 | Bit 6 of Red RGB signals, push-pull output, 4/8mA sink/source current. | | | | | | Pad powered from pin VCC. | | | 45 | R5 | 0 | Bit 5 of Red RGB signals, push-pull output, 4/8mA sink/source current. | | | | | | Pad powered from pin VCC. | | | 46 | R4 | 0 | Bit 4 of Red RGB signals, push-pull output, 4/8mA sink/source current. | | | | | | Pad powered from pin VCC. | | Clearance No.: FTDI#376 #### Continued | Pin No. | Name | Туре | Description | |---------|------|------|---------------------------------------------------------------------------------------------------| | 47 | R3 | 0 | Bit 3 of Red RGB signals, push-pull output, 4/8mA sink/source current. | | | | | Pad powered from pin VCC. | | 48 | R2 | 0 | Bit 2 of Red RGB signals, push-pull output, 4/8mA sink/source current. Pad powered from pin VCC. | | EP | GND | Р | Ground. Exposed thermal pad. | Note: P : Power or ground I : InputO : Output OD : Open drain output I/O : Bi-direction Input and Output Clearance No.: FTDI#376 # 4 Function Description The FT801 is a single chip, embedded graphic controller with the following function blocks: - Serial Host Interface - System Clock - Graphics Engine - Parallel RGB video interface - Audio Engine - Touch-screen support and interface - Power Management The functions for each block are briefly described in the following subsections. #### 4.1 Serial Host Interface The FT801 uses a standard serial interface to communicate with most types of microcontrollers and microprocessors. The interface mode is configurable by pull down for SPI and pull up for $I^2C$ on pin 10 (MODE). Figure 4-1 shows the two alternative mode connections. Figure 4-1 Host Interface Options Clearance No.: FTDI#376 Figure 4-2 illustrates a direct connection to a 1.8-3.3V IO MPU/MCU. Figure 4-2 SPI Interface 1.8-3.3V connection Figure 4-3 illustrates the FT801 connected to a 5V IO MPU/MCU. The 74LCX125 logic buffer can tolerate 5V signal from the MPU/MCU, and the FT801 input signals are limited to 3.3V. Figure 4-3 SPI Interface 5V connection Clearance No.: FTDI#376 #### 4.1.1 SPI Interface The SPI slave interface operates up to 30MHz. Only SPI mode 0 is currently supported. Refer to section 6.3.2 for detailed timing specification. The SPI interface is selected when the MODE pin is tied to GND. #### 4.1.2 I<sup>2</sup>C Interface The I<sup>2</sup>C slave interface operates up to 3.4MHz, supporting standard-mode, fast-mode, fast-mode plus and high-speed mode. Refer to section 6.3.3 for detailed timing specification. The I<sup>2</sup>C device address is configurable between 20h to 27h depending on the I<sup>2</sup>C\_SA[2:0] pin setting, ie the 7-bit I2C slave address is $0b'0100A_2A_1A_0$ . The I<sup>2</sup>C interface is selected when the MODE pin is tied to VCCIO. #### 4.1.3 Serial Data Protocol The FT801 appears to the host MPU/MCU as a memory-mapped SPI or I<sup>2</sup>C device. The host communicates with the FT801 using reads and writes to a large (4 megabyte) address space. Within this address space are dedicated areas for graphics, audio and touch control. Refer to section 5 for the detailed memory map. The host reads and writes the FT801 address space using SPI or $I^2C$ transactions. These transactions are memory read, memory write and command write. Serial data is sent by the most significant bit first. For $I^2C$ transactions, the same byte sequence is encapsulated in the $I^2C$ protocol. For SPI operation, each transaction starts with CS\_N goes low, and ends when CS\_N goes high. There's no limit on data length within one transaction, as long as the memory address is continuous. #### 4.1.4 Host Memory Read For SPI memory read transaction, the host sends two zero bits, followed by the 22-bit address. This is followed by a dummy byte. After the dummy byte, the FT801 responds to each host byte with read data bytes. Table 4-1 Host memory read transaction (SPI) Clearance No.: FTDI#376 For I<sup>2</sup>C memory read transaction, bytes are packed in the I<sup>2</sup>C protocol as follow: ``` [start] <DEVICE ADDRESS + write bit> <00b+Address[21:16]> <Address[15:8]> <Address[7:0]> [restart] <DEVICE ADDRESS + read bit> <Read data byte 0> .... <Read data byte n> [stop] ``` ## 4.1.5 Host Memory Write For SPI memory write transaction, the host sends a '1' bit and '0' bit, followed by the 22-bit address. This is followed by the write data. Table 4-2 Host memory write transaction (SPI) For I<sup>2</sup>C memory write transaction, bytes are packed in the I<sup>2</sup>C protocol as follow:- ``` [start] <DEVICE ADDRESS + write bit> <10b,Address[21:16]> <Address[15:8]> <Address[7:0]> <Write data byte 0> .... <Write data byte n> [stop] ``` ## 4.1.6 Host Command When sending a command, the host transmits a 3 byte command. Table 4-1 lists all the host command functions. Note: ACTIVE command is generated by dummy memory read from address 0 when FT801 is in sleep or standby mode. For SPI command transaction, the host sends a '0' bit and '1' bit, followed by the 6-bit command code. This is followed by 2 bytes 00h. Clearance No.: FTDI#376 Table 4-3 Host command transaction (SPI) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---------------|---|---|---|---|---| | 0 | 1 | Command [5:0] | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | For I<sup>2</sup>C command transaction, bytes are packed in the I<sup>2</sup>C protocol as follows: [start] < DEVICE ADDRESS + write bit> <01b,Command[5:0]> <00h> <00h> [stop] **Table 4-4 Host Command Table** | Table 4-4 Host Command Table | | | | | | | | | |------------------------------|------------------|------------------|----------------|-----------------------------------------------------------------------------------------------------|--|--|--|--| | 1 <u>st</u> Byte | 2 <u>nd</u> byte | 3 <u>rd</u> byte | Command | Description | | | | | | Power Modes | | | | | | | | | | 00000000b | 00000000Ь | 00000000Ь | 00h<br>ACTIVE | Switch from Standby/Sleep modes to active mode. Dummy read from address 0 generates ACTIVE command. | | | | | | 01000001b | 00000000ь | 00000000b | 41h<br>STANDBY | Put FT801 core to standby mode. Clock gate off, PLL and Oscillator remain on (default). | | | | | | 01000010b | 0000000b | 0000000b | 42h<br>SLEEP | Put FT801 core to sleep mode. Clock gate off, PLL and Oscillator off. | | | | | | 01010000b | 0000000b | 0000000b | 50h<br>PWRDOWN | Switch off 1.2V internal regulator. Clock, PLL and Oscillator off. | | | | | | Clock Switch | ing | | | | | | | | | 01000100b | 0000000b | 00000000Ь | 44h<br>CLKEXT | Select PLL input from Crystal oscillator or external input clock. | | | | | | 01001000b | 00000000ь | 0000000b | 48h<br>CLKINT | Select PLL input from Internal relaxation oscillator (default). | | | | | | 01100010b | 0000000b | 00000000Ь | 62h<br>CLK48M | Switch PLL output clock to 48MHz (default). | | | | | | 01100001b | 0000000b | 0000000b | 61h<br>CLK36M | Switch PLL output clock to 36MHz. | | | | | | Miscellaneou | is | | | | | | | | | 01101000b | 00000000ь | 00000000ь | 68h<br>CORERST | Send reset pulse to FT801 core. All registers and state machines will be reset. | | | | | NOTE: Any command code not specified is reserved and should not be used by the software # 4.1.7 Interrupts The interrupt output pin is enabled by REG\_INT\_EN. When REG\_INT\_EN is 0, INT\_N is tri-state (pulled to high by external pull-up resistor). When REG\_INT\_EN is 1, INT\_N is driven low when any of the interrupt flags in REG\_INT\_FLAGS are high, after masking with REG\_INT\_MASK. Writing a '1' in any bit of REG\_INT\_MASK will enable the correspond interrupt. Each bit in REG\_INT\_FLAGS is set by a corresponding interrupt source. REG\_INT\_FLAGS is readable by the host at any time, and clears when read. Clearance No.: FTDI#376 | Table 4-5 Int | errupt Flags | bit assignment | |---------------|--------------|----------------| |---------------|--------------|----------------| | Bit | 7 | 6 | 5 | 4 | |-------------------|------------------------------------|-------------------------------|--------------------|----------------------------| | Interrupt Sources | CONVCOMPLETE | CMDFLAG | CMDEMPTY | PLAYBACK | | Conditions | Touch-screen conversions completed | Command FIFO flag | Command FIFO empty | Audio playback<br>ended | | Bit | 3 | 2 | 1 | 0 | | Interrupt Sources | SOUND | TAG | Reserved | SWAP | | Conditions | Sound effect ended | Touch-screen tag value change | - | Display list swap occurred | # 4.2 System Clock ## 4.2.1 Clock Source The FT801 can be configured to use any of the three clock sources for system clock: - Internal relaxation oscillator clock - External 12MHz crystal - External 12MHz square wave clock Figure 4-4, Figure 4-5 and Figure 4-6**Error! Reference source not found.** show the pin connections for these clock options. Figure 4-4 Internal relaxation oscillator connection Clearance No.: FTDI#376 Figure 4-5 Crystal oscillator connection Figure 4-6 External clock input #### 4.2.2 Phase Locked Loop The internal PLL takes input clock from the oscillator, and generates clocks to all internal circuits, including graphics engine, audio engine and touch engine. #### 4.2.3 Clock Enable Upon power-on the FT801 enters standby mode. The internal relaxation oscillator is selected for the PLL clock source. The system clock will be enabled when following step is executed: • Host sends an "ACTIVE" command (dummy read at address 0) If the application choose to use the external clock source(12MHz crystal or clock), the following steps shall be executed: - Host sends an "ACTIVE" command (dummy read at address 0) - Host sends an "CLKEXT" command - Host writes to REG\_PCLK with non-zero value (ie 5) If SPI is used as host interface, the SPI clock shall not exceed 11MHz before system clock is enabled. After system clock is properly enabled, the SPI clock is allowed to go up to 30MHz. ## 4.2.4 Clock Frequency Upon power-on the internal relaxation oscillator is untrimmed. The frequency range could be quite wide from chip to chip (refer to table x-y for internal relaxation oscillator specifications). Clearance No.: FTDI#376 If the application utilises the internal clock without external clock source, it is recommended to perform clock trimming by software for better performance. For the details of clock trimming mechanism please refer to application note AN\_299\_FT800\_FT801\_Internal\_Clock\_Trimming [FTDI Document FT000987]. By default the system clock is 48MHz when the input clock is 12MHz. Host is allowed to switch the system clock between 48MHz and 36MHz by the host command "CLK48MHz" and "CLK36MHz" respectively. The clock switching is synchronised to VSYNC edge on the fly. This is to avoid possible graphics glitch during clock switching. As a result, the clock switch will only take effect if the REG\_PCLK is a non-zero value. ## 4.3 Graphics Engine #### 4.3.1 Introduction The graphics engine executes the display list once for every horizontal line. It executes the primitive objects in the display list and constructs the display line buffer. The horizontal pixel content in the line buffer is updated if the object is visible at the horizontal line. Main features of the graphics engine are: - The primitive objects supported by the graphics processor are: lines, points, rectangles, bitmaps (comprehensive set of formats), text display, plotting bar graph, edge strips, and line strips, etc. - Operations such as stencil test, alpha blending and masking are useful for creating a rich set of effects such as shadows, transitions, reveals, fades and wipes. - Anti-aliasing of the primitive objects (except bitmaps) gives a smoothing effect to the viewer. - Bitmap transformations enable operations such as translate, scale and rotate. - Display pixels are plotted with 1/16<sup>th</sup> pixel precision. - Four levels of graphics states - Tag buffer detection The graphics engine also supports customized build-in widgets and functionalities such as jpeg decode, screen saver, calibration etc. The graphics engine interprets commands from the MPU host via a 4 Kbyte FIFO in FT801 memory at RAM\_CMD. The MPU/MCU writes commands into the FIFO, and the graphics engine reads and executes the commands. The MPU/MCU updates register REG\_CMD\_WRITE to indicate that there are new commands in the FIFO, and the graphics engine updates REG\_CMD\_READ after commands have been executed. Main features supported are: - Drawing of widgets such as buttons, clock, keys, gauges, text displays, progress bars, sliders, toggle switches, dials, gradients, etc. - JPEG decode (Only baseline is supported) - Inflate functionality (zlib inflate is supported) - Timed interrupt (generate an interrupt to host processor after a specified number of milliseconds) - In built animated functionalities such as displaying logo, calibration, spinner, screen saver and sketch - Snapshot feature to capture the current graphics display For a complete list of graphics engine display commands and widgets refer to FT800\_FT801\_Programmer\_Guide [FTDI Document FT\_000793], Chapter 4. Clearance No.: FTDI#376 ### 4.3.2 ROM and RAM Fonts The FT801 has built in ROM character bitmaps as font metrics. The graphics engine can use these metrics when drawing text fonts. There are total 16 ROM fonts, numbered with font handle 16-31. The user can define and load customized font metrics into RAM\_G, which can be used by display command with handle 0-15. Each font metric block has a 148 byte font table which defines the parameters of the font and the pointer of font image. The font table format is shown in Table 4-6. **Table 4-6 Font table format** | Address Offset | Size(byte) | Parameter Description | |----------------|------------|----------------------------------------------| | 0 | 128 | width of each font character, in pixels | | 128 | 4 | font bitmap format, for example L1, L4 or L8 | | 132 | 4 | font line stride, in bytes | | 136 | 4 | font width, in pixels | | 140 | 4 | font height, in pixels | | 144 | 4 | pointer to font image data in memory | The ROM fonts are stored in the memory space ROM\_FONT. The ROM font table is also stored in the ROM. The starting address of ROM font table for font index 16 is stored at ROM\_FONT\_ADDR, with other font tables follow. The ROM font table and individual character width (in pixel) are listed in Table 4-7 through Table 4-9. Font index 16, 18 and 20-31 are for basic ASCII characters (code 0-127), while font index 17 and 19 are for Extended ASCII characters (code 128-255). The character width for font index 17 or 19 is fixed at 8 pixels for any of the Extended ASCII characters. Table 4-7 ROM font table | Font Index | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 | |-----------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------| | Font format | L1 L4 | L4 | L4 | L4 | L4 | L4 | | Line stride | 1 | 1 | 1 | 1 | 2 | 2 | 2 | 3 | თ | 4 | 6 | 8 | 9 | 11 | 14 | 18 | | Font width | 8 | 8 | 8 | 8 | 10 | 13 | 14 | 17 | 24 | 30 | 12 | 16 | 18 | 22 | 28 | 36 | | Font height | 8 | 8 | 16 | 16 | 13 | 17 | 20 | 22 | 29 | 38 | 16 | 20 | 25 | 28 | 36 | 49 | | Image pointer start address (hex) | FFBFC | FF7FC | FEFFC | FE7FC | FDAFC | FCD3C | FBD7C | FA17C | F7E3C | F3D1C | F201C | EDC1C | E7F9C | E01BC | D2C3C | вв23С | Table 4-8 ROM font ASCII character width in pixels | | Font In | dex => | 16 | 18 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 | |-----------|---------|--------|----|----|----|----|----|----|----|----|----|----|----|----|----|----| | | 0 | NULL | - | - | - | - | - | - | - | - | - | - | - | - | - | - | | | 1 | SOH | - | - | - | - | - | - | - | - | - | - | - | - | - | - | | ξ | 2 | STX | - | - | - | - | - | - | - | - | - | - | - | - | - | - | | ASCII | 3 | ETX | - | - | - | - | - | - | - | - | - | - | - | - | - | - | | | 4 | EOT | - | - | - | - | - | - | - | - | - | - | - | - | - | - | | Character | 5 | ENQ | - | - | - | - | - | - | - | - | - | - | - | - | - | - | | rac | 6 | ACK | - | ı | ı | - | - | - | - | - | - | - | - | - | ı | - | | te | 7 | BEL | - | - | - | - | - | - | - | - | - | - | - | - | - | - | | | 8 | BS | - | - | - | - | - | - | - | - | - | - | - | - | - | - | | width | 9 | HT | - | ı | ı | - | - | - | - | - | - | - | - | - | ı | - | | hin | 10 | LF | - | - | - | - | - | - | - | - | - | - | - | - | - | - | | | 11 | VT | - | 1 | ı | 1 | - | 1 | - | - | - | 1 | - | - | ı | - | | pixels | 12 | FF | - | • | | - | - | - | - | - | - | - | - | - | • | - | | S | 13 | CR | - | • | • | - | - | - | - | - | - | - | - | - | 1 | - | | | 14 | SO | - | - | ı | - | - | - | - | _ | _ | - | - | - | ı | - | | | 15 | SI | - | - | - | - | - | - | - | - | - | - | - | - | - | - | Clearance No.: FTDI#376 | The color | | | | | | | | | | | | - Care | | | 101# | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------|----|----|----|----|----|----|----|----|----|--------|----|----|------|----------------| | 17 | Font In | ndex => | 16 | 18 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 | | 18 | 16 | DLE | - | - | - | - | - | - | - | - | - | - | - | - | - | - | | 19 | 17 | DC1 | - | - | - | - | - | - | - | _ | _ | - | - | - | _ | - | | 20 | 18 | DC2 | - | - | - | - | - | - | - | - | - | - | - | - | - | - | | 20 | 19 | DC3 | - | - | - | - | - | - | - | - | - | - | - | - | - | - | | 21 | 20 | | - | - | - | - | - | - | - | - | - | - | - | - | - | - | | 22 | | | _ | _ | - | - | _ | _ | - | _ | _ | - | _ | _ | _ | - | | 23 | | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | 24 | | | | | _ | | | | | | | | | _ | _ | _ | | 25 | | 1 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | <u> </u> | | 26 SUB - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - | l — | | | | | | | | | | | | | | | | | 27 | | | | | | | | | | | | | | | | _ | | 28 | | 1 | | | | | | | | | | _ | _ | _ | _ | <del>-</del> | | 29 | | | | | | | | | | | | - | - | - | - | <del>-</del> - | | 30 | | | | | | | | | | | | | | - | - | | | 31 | | | | | | | | | | | | | | - | - | | | 32 Space 8 8 3 4 5 5 6 9 3 4 5 6 8 10 | | | - | - | - | - | - | - | - | - | - | - | - | - | - | | | 33 | | US | - | | | | | | | | - | - | - | - | - | | | 34 | | space | 8 | 8 | | 4 | | _ | | | 3 | | | | | 10 | | 35 | 33 | ! | 8 | 8 | 3 | 4 | 5 | 6 | 6 | 9 | 4 | 4 | 6 | 6 | 8 | 11 | | 36 | 34 | " | 8 | 8 | 4 | 5 | 6 | 5 | 8 | 12 | 5 | 6 | 8 | 9 | 11 | 15 | | 37 | 35 | # | 8 | 8 | 6 | 8 | 9 | 10 | 14 | 19 | 9 | 11 | 13 | 15 | 19 | 26 | | 38 8 8 8 10 11 13 17 22 9 11 13 15 19 26 39 ' 8 8 2 3 3 3 6 6 3 4 5 5 7 9 40 ( 8 8 4 5 6 6 8 11 5 6 7 8 11 14 41 ) 8 8 4 5 6 6 8 11 5 6 7 8 10 12 42 * 8 8 4 7 6 7 10 13 6 7 9 10 13 18 43 + 8 8 3 3 4 5 6 9 3 4 5 5 7 9 45 - 8 8 | 36 | \$ | 8 | 8 | 6 | 8 | 9 | 10 | 13 | 18 | 8 | 10 | 12 | 14 | 18 | 24 | | 39 | 37 | % | 8 | 8 | 9 | 12 | 14 | 16 | 22 | 29 | 10 | 12 | 15 | 18 | 23 | 31 | | 40 | 38 | & | 8 | 8 | 8 | 10 | 11 | 13 | 17 | 22 | 9 | 11 | 13 | 15 | 19 | 26 | | 40 | 39 | | 8 | 8 | 2 | 3 | 3 | 3 | 6 | 6 | 3 | 4 | 5 | 5 | 7 | 9 | | 41 ) 8 8 4 5 6 6 8 11 5 6 7 8 10 14 42 * 8 8 4 7 6 7 10 13 6 7 9 10 13 18 43 + 8 8 6 9 10 10 14 19 8 10 12 14 18 24 44 , 8 8 3 3 4 5 6 9 3 4 5 5 7 9 6 7 9 11 14 19 46 . 8 8 3 4 5 6 9 4 5 6 6 8 11 14 19 46 . 8 8 10 12 14 17 24 14 19 4 5 6 6 8 11 | 40 | ( | 8 | 8 | 4 | | | | 8 | 11 | | 6 | 7 | 8 | 11 | 14 | | 42 * 8 8 4 7 6 7 10 13 6 7 9 10 13 18 43 + 8 8 6 9 10 10 14 19 8 10 12 14 18 24 44 , 8 8 3 3 4 5 6 9 3 4 5 5 7 9 45 - 8 8 3 3 4 5 6 9 4 5 6 6 8 11 14 19 46 . 8 8 3 4 5 5 7 9 6 7 9 10 13 17 48 0 8 8 6 8 9 10 13 18 10 12 14 17 24 50 2 8 8 | | ) | | | | | | | | | | | 7 | | | | | 43 + 8 8 6 9 10 10 14 19 8 10 12 14 18 24 444 , 8 8 3 3 4 5 6 9 3 4 5 5 7 9 45 - 8 8 4 4 5 6 8 11 6 8 9 11 14 19 46 . 8 8 3 3 4 5 6 9 4 5 6 6 8 11 14 19 46 . 8 8 6 8 9 10 13 18 8 10 12 14 17 24 49 1 8 8 6 8 9 10 13 18 8 10 12 14 17 24 50 | - | * | | | - | | | | | | | | - | | | _ | | 44 , 8 8 3 3 4 5 6 9 3 4 5 5 7 9 45 - 8 8 3 3 4 5 6 8 11 6 8 9 11 14 19 46 . 8 8 3 3 4 5 5 6 9 4 5 6 6 8 11 14 19 46 . 8 8 3 4 5 5 7 9 6 7 9 10 13 11 14 17 24 49 1 8 8 6 8 9 10 13 18 8 10 12 14 17 24 50 2 8 8 6 8 9 10 13 18 8 10 12 | | + | | | | | | | | | | | | | | _ | | 45 - 8 8 4 4 5 6 8 11 6 8 9 11 14 19 46 . 8 8 3 3 4 5 6 9 4 5 6 6 8 11 47 / 8 8 3 4 5 5 7 9 6 7 9 10 13 17 48 0 8 8 6 8 9 10 13 18 8 10 12 14 17 24 49 1 8 8 6 8 9 10 13 18 8 10 12 14 17 24 50 2 8 8 6 8 9 10 13 18 10 12 14 17 24 51 3 8 6 | | ' | | | | | | | | | | | | | | | | 46 . 8 8 3 3 4 5 6 9 4 5 6 6 8 11 47 / 8 8 3 4 5 5 7 9 6 7 9 10 13 17 48 0 8 8 6 8 9 10 13 18 8 10 12 14 17 24 49 1 8 8 6 8 9 10 13 18 8 10 12 14 17 24 50 2 8 8 6 8 9 10 13 18 8 10 12 14 17 24 51 3 3 8 6 8 9 10 13 18 8 10 12 14 17 24 52 4 8 <td></td> <td>,</td> <td></td> | | , | | | | | | | | | | | | | | | | 47 / 8 8 3 4 5 5 7 9 6 7 9 10 13 17 48 0 8 8 6 8 9 10 13 18 8 10 12 14 17 24 49 1 8 8 6 8 9 10 13 18 8 10 12 14 17 24 50 2 8 8 6 8 9 10 13 18 8 10 12 14 17 24 51 3 8 8 6 8 9 10 13 18 8 10 12 14 17 24 55 5 8 8 6 8 9 10 13 18 8 10 12 14 17 24 56 8 8 6 8 9 10 13 | | | | | | | | _ | | | | | | | | | | 48 0 8 8 6 8 9 10 13 18 8 10 12 14 17 24 49 1 8 8 6 8 9 10 13 18 8 10 12 14 17 24 50 2 8 8 6 8 9 10 13 18 8 10 12 14 17 24 51 3 8 8 6 8 9 10 13 18 8 10 12 14 17 24 52 4 8 6 8 9 10 13 18 8 10 12 14 17 24 53 5 8 6 8 9 10 13 18 8 10 12 14 17 24 54 6 8 8 | | | | | | | | | | | | | | | | | | 49 1 8 8 6 8 9 10 13 18 8 10 12 14 17 24 50 2 8 8 6 8 9 10 13 18 8 10 12 14 17 24 51 3 8 8 6 8 9 10 13 18 8 10 12 14 17 24 52 4 8 8 6 8 9 10 13 18 8 10 12 14 17 24 53 5 8 8 6 8 9 10 13 18 8 10 12 14 17 24 54 6 8 8 6 8 9 10 13 18 8 10 12 14 17 24 55 7 | | / | | | | | | | | | | | _ | | | _ | | 50 2 8 8 6 8 9 10 13 18 8 10 12 14 17 24 51 3 8 8 6 8 9 10 13 18 8 10 12 14 17 24 52 4 8 8 6 8 9 10 13 18 8 10 12 14 17 24 53 5 8 8 6 8 9 10 13 18 8 10 12 14 17 24 54 6 8 8 6 8 9 10 13 18 8 10 12 14 17 24 55 7 8 8 6 8 9 10 13 18 8 10 12 14 17 24 55 7 | | 1 | | | | | | | | | | | | | | _ | | 51 3 8 8 6 8 9 10 13 18 8 10 12 14 17 24 52 4 8 8 6 8 9 10 13 18 8 10 12 14 17 24 53 5 8 8 6 8 9 10 13 18 8 10 12 14 17 24 54 6 8 8 6 8 9 10 13 18 8 10 12 14 17 24 55 7 8 8 6 8 9 10 13 18 8 10 12 14 17 24 56 8 8 6 8 9 10 13 18 8 10 12 14 17 24 56 8 8 | | | | | | | | | | | | | | | | | | 52 4 8 8 6 8 9 10 13 18 8 10 12 14 17 24 53 5 8 8 6 8 9 10 13 18 8 10 12 14 17 24 54 6 8 8 6 8 9 10 13 18 8 10 12 14 17 24 55 7 8 8 6 8 9 10 13 18 8 10 12 14 17 24 56 8 8 6 8 9 10 13 18 8 10 12 14 17 24 56 8 8 6 8 9 10 13 18 8 10 12 14 17 24 58 8 8 8 | | | | | | | | | | | | | | | | | | 53 5 8 8 6 8 9 10 13 18 8 10 12 14 17 24 54 6 8 8 6 8 9 10 13 18 8 10 12 14 17 24 55 7 8 8 6 8 9 10 13 18 8 10 12 14 17 24 56 8 8 8 6 8 9 10 13 18 8 10 12 14 17 24 57 9 8 8 6 8 9 10 13 18 8 10 12 14 17 24 58 : 8 8 6 8 9 10 13 18 8 10 12 14 17 24 59 ; | | | | | | | | | | | | | | | | | | 54 6 8 8 6 8 9 10 13 18 8 10 12 14 17 24 55 7 8 8 6 8 9 10 13 18 8 10 12 14 17 24 56 8 8 8 6 8 9 10 13 18 8 10 12 14 17 24 57 9 8 8 6 8 9 10 13 18 8 10 12 14 17 24 58 : 8 8 3 4 4 5 6 9 4 4 5 6 8 11 59 ; 8 8 6 8 10 10 15 19 7 9 11 12 16 21 61 = <td< td=""><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td></td<> | | | | | | | | | | | | | | | | | | 55 7 8 8 6 8 9 10 13 18 8 10 12 14 17 24 56 8 8 8 6 8 9 10 13 18 8 10 12 14 17 24 57 9 8 8 6 8 9 10 13 18 8 10 12 14 17 24 58 : 8 8 3 4 5 6 9 4 4 5 6 8 11 59 ; 8 8 6 8 10 10 15 19 7 9 11 12 16 21 61 = 8 8 5 9 10 11 15 19 7 9 11 13 16 22 63 ? 8 <td< td=""><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td></td<> | | | | | | | | | | | | | | | | | | 56 8 8 8 6 8 9 10 13 18 8 10 12 14 17 24 57 9 8 8 6 8 9 10 13 18 8 10 12 14 17 24 58 : 8 8 3 4 5 6 9 4 4 5 6 8 11 59 ; 8 8 3 4 4 5 6 9 4 4 5 6 8 11 60 < | | | | | | | | | | | | | | | | | | 57 9 8 8 6 8 9 10 13 18 8 10 12 14 17 24 58 : 8 8 3 3 4 5 6 9 4 4 5 6 8 11 59 ; 8 8 3 4 4 5 6 9 4 4 5 6 8 11 60 < | | | | | | | | | | | | | | | | | | 58 : 8 8 3 3 4 5 6 9 4 4 5 6 8 11 59 ; 8 8 3 4 4 5 6 9 4 4 5 6 8 11 60 < | 56 | | 8 | 8 | 6 | 8 | | 10 | 13 | 18 | 8 | 10 | 12 | 14 | 17 | 24 | | 59 ; 8 8 3 4 4 5 6 9 4 4 5 6 8 11 60 < | 57 | 9 | 8 | 8 | 6 | 8 | 9 | 10 | 13 | 18 | 8 | 10 | 12 | 14 | 17 | 24 | | 60 < | 58 | : | 8 | 8 | 3 | 3 | 4 | | 6 | 9 | 4 | 4 | | 6 | 8 | 11 | | 61 = 8 8 5 9 10 11 15 19 8 10 12 14 17 24 62 > 8 8 6 8 10 10 15 19 7 9 11 13 16 22 63 ? 8 8 6 8 9 10 12 18 7 8 10 11 15 20 64 @ 8 8 11 13 17 18 25 34 13 15 19 21 28 38 65 A 8 8 7 9 11 13 17 22 9 11 13 15 20 27 66 B 8 8 7 9 11 13 17 22 9 11 13 15 20 27 67 C 8 8 8 10 12 14 18 24 9 11 <t< td=""><td>59</td><td>;</td><td>8</td><td>8</td><td>3</td><td>4</td><td>4</td><td>5</td><td>6</td><td>9</td><td>4</td><td>4</td><td>5</td><td>6</td><td>8</td><td>11</td></t<> | 59 | ; | 8 | 8 | 3 | 4 | 4 | 5 | 6 | 9 | 4 | 4 | 5 | 6 | 8 | 11 | | 61 = 8 8 5 9 10 11 15 19 8 10 12 14 17 24 62 > 8 8 6 8 10 10 15 19 7 9 11 13 16 22 63 ? 8 8 6 8 9 10 12 18 7 8 10 11 15 20 64 @ 8 8 11 13 17 18 25 34 13 15 19 21 28 38 65 A 8 8 7 9 11 13 17 22 9 11 13 15 20 27 66 B 8 8 7 9 11 13 17 22 9 11 13 15 20 27 67 C 8 8 8 10 12 14 18 24 9 11 <t< td=""><td>60</td><td>&lt;</td><td>8</td><td>8</td><td>6</td><td>8</td><td>10</td><td>10</td><td>15</td><td>19</td><td>7</td><td>9</td><td>11</td><td>12</td><td>16</td><td>21</td></t<> | 60 | < | 8 | 8 | 6 | 8 | 10 | 10 | 15 | 19 | 7 | 9 | 11 | 12 | 16 | 21 | | 62 > 8 8 6 8 10 10 15 19 7 9 11 13 16 22 63 ? 8 8 6 8 9 10 12 18 7 8 10 11 15 20 64 @ 8 8 11 13 17 18 25 34 13 15 19 21 28 38 65 A 8 8 7 9 11 13 17 22 9 11 13 15 20 27 66 B 8 8 7 9 11 13 17 22 9 11 13 15 20 27 67 C 8 8 8 10 12 14 18 24 9 11 13 15 20 27 68 D 8 8 8 10 12 14 18 24 9 12 < | 61 | | 8 | 8 | 5 | 9 | 10 | 11 | 15 | 19 | 8 | 10 | 12 | 14 | 17 | 24 | | 63 | | > | | | | | | | | | | | | | | | | 64 @ 8 8 11 13 17 18 25 34 13 15 19 21 28 38 65 A 8 8 7 9 11 13 17 22 9 11 13 15 20 27 66 B 8 8 7 9 11 13 17 22 9 11 13 15 20 27 67 C 8 8 8 10 12 14 18 24 9 11 13 15 20 27 68 D 8 8 8 10 12 14 18 24 9 11 13 15 20 27 69 E 8 8 7 9 11 13 16 22 8 9 12 13 17 23 70 F 8 8 6 8 10 12 14 20 8 9 | | | | | | | | | | | | | | | | | | 65 A 8 8 7 9 11 13 17 22 9 11 13 15 20 27 66 B 8 8 7 9 11 13 17 22 9 11 13 15 20 27 67 C 8 8 8 10 12 14 18 24 9 11 13 15 20 27 68 D 8 8 8 10 12 14 18 24 9 12 14 16 21 28 69 E 8 8 7 9 11 13 16 22 8 9 12 13 17 23 70 F 8 8 6 8 10 12 14 20 8 9 12 13 17 23 71 G 8 8 8 11 13 15 19 25 9 12 <t< td=""><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td></t<> | | | | | | | | | | | | | | | | | | 66 B 8 8 7 9 11 13 17 22 9 11 13 15 20 27 67 C 8 8 8 10 12 14 18 24 9 11 13 15 20 27 68 D 8 8 8 10 12 14 18 24 9 12 14 16 21 28 69 E 8 8 7 9 11 13 16 22 8 9 12 13 17 23 70 F 8 8 6 8 10 12 14 20 8 9 12 13 17 23 71 G 8 8 8 11 13 15 19 25 9 12 14 16 21 28 | | | | | | | | | | | | | | | | | | 67 C 8 8 8 10 12 14 18 24 9 11 13 15 20 27 68 D 8 8 8 10 12 14 18 24 9 12 14 16 21 28 69 E 8 8 7 9 11 13 16 22 8 9 12 13 17 23 70 F 8 8 6 8 10 12 14 20 8 9 12 13 17 23 71 G 8 8 8 11 13 15 19 25 9 12 14 16 21 28 | | | | | | | | | | | | | | | | | | 68 D 8 8 8 10 12 14 18 24 9 12 14 16 21 28 69 E 8 8 7 9 11 13 16 22 8 9 12 13 17 23 70 F 8 8 6 8 10 12 14 20 8 9 12 13 17 23 71 G 8 8 8 11 13 15 19 25 9 12 14 16 21 28 | | | | | | | | | | | | | | | | | | 69 E 8 8 7 9 11 13 16 22 8 9 12 13 17 23 70 F 8 8 6 8 10 12 14 20 8 9 12 13 17 23 71 G 8 8 8 11 13 15 19 25 9 12 14 16 21 28 | | | | | | | | | | | | | | | | | | 70 F 8 8 6 8 10 12 14 20 8 9 12 13 17 23 71 G 8 8 8 11 13 15 19 25 9 12 14 16 21 28 | | | | | | | | | | | | | | | | | | 71 G 8 8 8 11 13 15 19 25 9 12 14 16 21 28 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | /2 H 8 8 8 10 12 14 18 24 10 12 15 17 22 30 | | | | | | | | | | | | | | | | | | | 72 | <u> </u> H | 8 | 8 | 8 | 10 | 12 | 14 | 18 | 24 | 10 | 12 | 15 | 17 | 22 | 30 | Clearance No.: FTDI#376 | | - | | | | | | | | | | | ilice i | | 1 | | |------|-------------|----|----------|----|----|----|----|----|----|----|----|---------|----|----|----| | Font | Index => | 16 | 18 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 | | 73 | I | 8 | 8 | 3 | 4 | 4 | 6 | 8 | 9 | 4 | 5 | 6 | 7 | 9 | 12 | | 74 | J | 8 | 8 | 5 | 7 | 8 | 10 | 13 | 16 | 8 | 9 | 12 | 13 | 17 | 23 | | 75 | K | 8 | 8 | 7 | 9 | 11 | 13 | 18 | 22 | 9 | 11 | 14 | 15 | 20 | 27 | | 76 | L | 8 | 8 | 6 | 8 | 9 | 11 | 14 | 18 | 8 | 9 | 12 | 13 | 17 | 23 | | 77 | | 8 | 8 | 9 | 12 | 13 | 16 | 21 | 27 | 12 | 15 | 18 | 21 | 27 | 36 | | 78 | | 8 | 8 | 8 | 10 | 12 | 14 | 18 | 24 | 10 | 12 | 15 | 17 | 22 | 30 | | 79 | | 8 | 8 | 8 | 11 | 13 | 15 | 18 | 25 | 10 | 12 | 14 | 16 | 21 | 29 | | | | | | | | | | | | | | | | | _ | | 80 | + | 8 | 8 | 7 | 9 | 11 | 13 | 16 | 22 | 9 | 11 | 13 | 15 | 20 | 27 | | 81 | | 8 | 8 | 8 | 11 | 13 | 15 | 18 | 26 | 10 | 12 | 15 | 17 | 22 | 29 | | 82 | | 8 | 8 | 7 | 10 | 12 | 14 | 17 | 24 | 9 | 11 | 13 | 15 | 20 | 27 | | 83 | | 8 | 8 | 7 | 9 | 11 | 13 | 16 | 22 | 9 | 10 | 13 | 15 | 19 | 26 | | 84 | T | 8 | 8 | 5 | 9 | 10 | 12 | 16 | 20 | 9 | 10 | 13 | 14 | 19 | 25 | | 85 | U | 8 | 8 | 8 | 10 | 12 | 14 | 18 | 24 | 9 | 12 | 14 | 16 | 21 | 28 | | 86 | V | 8 | 8 | 7 | 9 | 11 | 13 | 17 | 22 | 12 | 11 | 14 | 15 | 20 | 27 | | 87 | W | 8 | 8 | 9 | 13 | 15 | 18 | 22 | 31 | 9 | 15 | 18 | 21 | 27 | 36 | | 88 | | 8 | 8 | 7 | 9 | 11 | 13 | 17 | 22 | 9 | 11 | 13 | 15 | 20 | 27 | | 89 | | 8 | 8 | 7 | 9 | 11 | 13 | 16 | 22 | 8 | 11 | 13 | 15 | 20 | 27 | | 90 | | 8 | 8 | 7 | 9 | 10 | 12 | 15 | 20 | 4 | 10 | 13 | 14 | 19 | 25 | | 91 | | 8 | 8 | 3 | 4 | 5 | 5 | 7 | 9 | 6 | 5 | 6 | 7 | 8 | 11 | | | | | | 3 | 4 | 5 | 5 | 7 | _ | | 7 | _ | | | | | 92 | <del></del> | 8 | 8 | | - | | | | 9 | 4 | | 9 | 10 | 13 | 18 | | 93 | | 8 | 8 | 3 | 4 | 5 | 5 | 7 | 9 | 6 | 5 | 6 | 6 | 8 | 11 | | 94 | | 8 | 8 | 6 | 7 | 8 | 9 | 12 | 16 | 7 | 7 | 9 | 10 | 13 | 18 | | 95 | | 8 | 8 | 6 | 8 | 9 | 11 | 14 | 18 | 4 | 8 | 10 | 11 | 15 | 20 | | 96 | ` | 8 | 8 | 3 | 5 | 6 | 4 | 7 | 11 | 8 | 5 | 7 | 8 | 10 | 13 | | 97 | a | 8 | 8 | 5 | 8 | 9 | 11 | 13 | 18 | 8 | 9 | 12 | 13 | 17 | 23 | | 98 | b | 8 | 8 | 6 | 7 | 9 | 11 | 14 | 18 | 7 | 10 | 12 | 14 | 18 | 24 | | 99 | С | 8 | 8 | 5 | 7 | 8 | 10 | 12 | 16 | 8 | 9 | 11 | 13 | 16 | 22 | | 100 | ) d | 8 | 8 | 6 | 8 | 9 | 11 | 14 | 18 | 7 | 10 | 12 | 14 | 18 | 24 | | 101 | L e | 8 | 8 | 5 | 8 | 9 | 10 | 13 | 18 | 5 | 9 | 11 | 13 | 16 | 22 | | 102 | | 8 | 8 | 4 | 4 | 5 | 6 | 8 | 9 | 8 | 6 | 8 | 9 | 11 | 15 | | 103 | | 8 | 8 | 6 | 8 | 9 | 11 | 14 | 18 | 8 | 10 | 12 | 14 | 18 | 24 | | 104 | | 8 | 8 | 6 | 8 | 9 | 10 | 13 | 18 | 4 | 10 | 12 | 14 | 18 | 24 | | 105 | | 8 | 8 | 2 | 3 | 3 | 4 | 6 | 7 | 4 | 4 | 5 | 6 | 8 | 11 | | | | | <b>†</b> | | | | | | | | | | | | | | 106 | , , | 8 | 8 | 2 | 3 | 4 | 4 | 6 | 7 | 8 | 4 | 5 | 6 | 8 | 11 | | 107 | | 8 | 8 | 5 | 7 | 8 | 9 | 12 | 16 | 4 | 9 | 11 | 13 | 16 | 22 | | 108 | | 8 | 8 | 2 | 3 | 3 | 4 | 6 | 7 | 12 | 4 | 5 | 6 | 8 | 11 | | 109 | | 8 | 8 | 8 | 11 | 14 | 16 | 20 | 27 | 8 | 15 | 18 | 21 | 27 | 37 | | 110 | ) n | 8 | 8 | 6 | 8 | 9 | 10 | 14 | 18 | 8 | 10 | 12 | 14 | 18 | 24 | | 111 | L o | 8 | 8 | 6 | 8 | 9 | 11 | 13 | 18 | 8 | 10 | 12 | 14 | 18 | 24 | | 112 | 2 p | 8 | 8 | 6 | 8 | 9 | 11 | 14 | 18 | 8 | 10 | 12 | 14 | 18 | 24 | | 113 | 3 q | 8 | 8 | 6 | 8 | 9 | 11 | 14 | 18 | 5 | 10 | 12 | 14 | 18 | 24 | | 114 | | 8 | 8 | 4 | 5 | 5 | 6 | 9 | 11 | 7 | 6 | 7 | 8 | 11 | 15 | | 115 | | 8 | 8 | 5 | 7 | 8 | 9 | 12 | 16 | 5 | 9 | 11 | 13 | 16 | 22 | | 116 | | 8 | 8 | 4 | 4 | 5 | 6 | 8 | 9 | 8 | 6 | 7 | 8 | 10 | 13 | | 117 | | 8 | 8 | 5 | 7 | 9 | 10 | 14 | 18 | 7 | 10 | 12 | 14 | 18 | 24 | | 118 | | 8 | 8 | 6 | 7 | 8 | 10 | 13 | 16 | 11 | 9 | 11 | 12 | 16 | 21 | | 119 | | 8 | 8 | 8 | 10 | 12 | 14 | 18 | 23 | 7 | 13 | 16 | 18 | 23 | 32 | | | . 1 | 8 | 8 | 6 | 7 | 8 | 10 | | 16 | 7 | 9 | 11 | 12 | 16 | 21 | | 120 | | | | | | | | 12 | | | | | | | | | 121 | | 8 | 8 | 5 | 7 | 8 | 10 | 13 | 16 | 7 | 9 | 11 | 12 | 16 | 21 | | 122 | | 8 | 8 | 5 | 7 | 8 | 9 | 12 | 16 | 5 | 9 | 11 | 12 | 16 | 21 | | 123 | _ ` | 8 | 8 | 3 | 5 | 6 | 6 | 8 | 11 | 3 | 6 | 7 | 8 | 11 | 14 | | 124 | | 8 | 8 | 3 | 3 | 4 | 5 | 6 | 9 | 5 | 4 | 5 | 6 | 8 | 10 | | 125 | 5 } | 8 | 8 | 3 | 5 | 6 | 6 | 8 | 11 | 10 | 6 | 7 | 8 | 11 | 14 | | 126 | 5 ~ | 8 | 8 | 7 | 8 | 10 | 10 | 14 | 19 | 3 | 12 | 14 | 16 | 21 | 29 | | 127 | | 8 | 8 | 0 | 0 | 0 | 0 | 0 | 0 | 2 | 4 | 5 | 6 | 8 | 10 | | | | | | • | • | | | | | ı | | ı | | | | Table 4-0 BOM font Extended ASCII characters Document No.: FT\_000986 FT801 Embedded Video Engine Datasheet Version 1.0 Clearance No.: FTDI#376 | labie | <del>3 4-9</del> | KUM | tont | Exter | <u>iaea</u> | ASCII | L cna | racte | rs | | | | | | | |---------|------------------|---------|--------|---------|-------------|---------|--------|---------|--------|---------|--------|---------|--------|---------|--------| | Decimal | Symbol | 128 | Ç | 144 | É | 160 | á | 176 | 3000 | 192 | L | 208 | ð | 224 | Ó | 240 | - | | 129 | ü | 145 | æ | 161 | í | 177 | ****** | 193 | ⊥ | 209 | Đ | 225 | ß | 241 | ± | | 130 | é | 146 | Æ | 162 | ó | 178 | | 194 | Т | 210 | Ê | 226 | Ô | 242 | = | | 131 | â | 147 | ô | 163 | ú | 179 | | 195 | ŀ | 211 | Ë | 227 | Ò | 243 | 3/4 | | 132 | ä | 148 | ö | 164 | ñ | 180 | 7 | 196 | - | 212 | È | 228 | õ | 244 | ¶ | | 133 | à | 149 | ò | 165 | Ñ | 181 | Á | 197 | + | 213 | _ | 229 | Õ | 245 | § | | 134 | å | 150 | û | 166 | a | 182 | Â | 198 | ã | 214 | ĺ | 230 | μ | 246 | ÷ | | 135 | ç | 151 | ù | 167 | ō | 183 | À | 199 | Ã | 215 | î | 231 | þ | 247 | ٠ | | 136 | ê | 152 | ÿ | 168 | ن | 184 | (O | 200 | 긜 | 216 | Ϊ | 232 | Þ | 248 | 0 | | 137 | ë | 153 | Ö | 169 | ® | 185 | 꺆 | 201 | ᆫ | 217 | ٦ | 233 | Ú | 249 | : | | 138 | è | 154 | Ü | 170 | ٢ | 186 | | 202 | ᆌ | 218 | Γ | 234 | Û | 250 | • | | 139 | ï | 155 | ø | 171 | 1/2 | 187 | ī | 203 | F | 219 | | 235 | Ù | 251 | 1 | | 140 | î | 156 | £ | 172 | 1/4 | 188 | 귀 | 204 | ŀ | 220 | | 236 | ý | 252 | 3 | | 141 | ì | 157 | Ø | 173 | i | 189 | ¢ | 205 | = | 221 | | 237 | Ý | 253 | 2 | | 142 | Ä | 158 | × | 174 | « | 190 | ¥ | 206 | # | 222 | ì | 238 | 1 | 254 | | | 143 | Å | 159 | f | 175 | » | 191 | ٦ | 207 | Ä | 223 | | 239 | , | 255 | nbsp | Note: Font 17 and 19 are extended ASCII characters, with width fixed at 8 pixels for all characters. Note: All fonts included in the FT801 ROM are widely available to the market-place for general usage, see section nine for specific copyright data and links to the corresponding license agreements. #### 4.4 Parallel RGB Interface The RGB parallel interface consists of 23 signals - DISP, PCLK, VSYNC, HSYNC, DE, 6 signals each for R, G and B. Several registers configure the LCD operation of these signals as follow: REG PCLK is the PCLK divisor the default is 0, and disables the PCLK output. PCLK frequency = System Clock frequency / REG\_PCLK PCLK\_POL define the clock polarity, =0 for positive active clock edge, and 1 for negative clock edge. REG\_CSPREAD controls the transition of RGB signals with respect to PCLK active clock edge. When REG\_CSPREAD=0, R[7:2],G[7:2] and B[7:2] signals change following the active edge of PCLK. When REG\_CSPREAD=1, R[7:2] changes a PCLK clock early and B[7:2] a PCLK clock later, which helps reduce the switching noise. REG\_DITHER enables colour dither; the default is enabled. This option improves the half-tone appearance on displays. Internally, the graphics engine computes the colour values at an 8 bit precision; however, the LCD colour at a lower precision is sufficient. The FT801 output is only 6 bits per colour in 6:6:6 formats and a 2X2 dither matrix allow the truncated bits to contribute to the final colour values. REG\_OUTBITS gives the bit width of each colour channel, the default is 6, 6, 6 bits for each RGB colour. A lower value means fewer bits are output for each channel allowing dithering on lower precision LCD displays. REG\_SWIZZLE controls the arrangement of the output colour pins, to help the PCB route different LCD panel arrangements. Bit 0 of the register causes the order of bits in each colour channel to be reversed. Bits 1-3 control the RGB order. Setting Bit 1 causes R and B channels Clearance No.: FTDI#376 to be swapped. Setting Bit 3 allows rotation to be enabled. If Bit 3 is set, then (R,G,B) is rotated right if bit 2 is one, or left if bit 2 is zero. Table 4-10 REG\_SWIZZLE RGB Pins Mapping | REG | S_SW | /IZZL | E | | PINS | | | |-----|------|-------|----|---------------------------|---------------------------|---------------------------|------------------| | b3 | b2 | b1 | b0 | R7, R6, R5,<br>R4, R3, R2 | G7, G6, G5,<br>G4, G3, G2 | B7, B6, B5, B4,<br>B3, B2 | | | 0 | Χ | 0 | 0 | R[7:2] | G[7:2] | B[7:2] | Power on Default | | 0 | Χ | 0 | 1 | R[2:7] | G[2:7] | B[2:7] | | | 0 | Χ | 1 | 0 | B[7:2] | G[7:2] | R[7:2] | | | 0 | Χ | 1 | 1 | B[2:7] | G[2:7] | R[2:7] | | | 1 | 0 | 0 | 0 | G[7:2] | B[7:2] | R[7:2] | | | 1 | 0 | 0 | 1 | G[2:7] | B[2:7] | R[2:7] | | | 1 | 0 | 1 | 0 | G[7:2] | R[7:2] | B[7:2] | | | 1 | 0 | 1 | 1 | G[2:7] | R[2:7] | B[2:7] | | | 1 | 1 | 0 | 0 | B[7:2] | R[7:2] | G[7:2] | | | 1 | 1 | 0 | 1 | B[2:7] | R[2:7] | G[2:7] | | | 1 | 1 | 1 | 0 | R[7:2] | B[7:2] | G[7:2] | | | 1 | 1 | 1 | 1 | R[2:7] | B[2:7] | G[2:7] | | Clearance No.: FTDI#376 ## 4.5 Miscellaneous Control ## 4.5.1 Backlight Control Pin The backlight control pin is a pulse width modulated (PWM) signal controlled by two registers: *REG\_PWM\_HZ* and *REG\_PWM\_DUTY*. REG\_PWM\_HZ specifies the PWM output frequency, the range is 250-10000 Hz. REG\_PWM\_DUTY specifies the duty cycle; the range is 0-128. A value of 0 means that the PWM is completely off and 128 means completely on. #### 4.5.2 DISP Control Pin The DISP pin is a general purpose output that can be used to enable or as a reset control to LCD display panel. The pin is controlled by writing to Bit 7 of REG\_GPIO register. # 4.5.3 General Purpose IO pins The GPIO1 and GPIO0 pins are default inputs. Write '1' to Bit 1 and 0 of REG\_GPIO\_DIR to change to output pins respectively. In I<sup>2</sup>C mode the GPIO0 is used as SA2 and is not available as GPIO. GPIO1 and GPIO0 are read from or write to bit 1 and 0 of REG\_GPIO register. GPIO1 is recommended to be used as shutdown control for audio power amplifier. ### 4.5.4 Pins Drive Current Control The output drive current of output pins can be changed as per the following table by writing to bit[6:2] of REG\_GPIO register: Table 4-11 Output drive current selection | REG_GPIO | | Bit[ | 6:5] | | Bit | [4] | Bit[3:2] | | | | | | |------------------|-------------------|------|------------|-----|--------------------------------------------|-----------------------------------------------------------|----------|-----|-----------|------|--|--| | Value | 00b# 01b 10b 11b | | 11b | 0b# | 1b | 00b# | 01b | 10b | 11b | | | | | Drive<br>Current | 4mA 8mA 12mA 16mA | | | | 4mA | 8mA | 4mA | 8mA | 12mA | 16mA | | | | Pins | | | IO1<br>IO0 | | DI<br>VS\<br>HS\<br>D<br>R7.<br>G7.<br>B7. | LK<br>SP<br>/NC<br>/NC<br>E<br>.R2<br>.G2<br>.B2<br>LIGHT | | | SO<br>Γ_N | | | | Note: #Default value Clearance No.: FTDI#376 # 4.6 Audio Engine FT801 provides mono audio output through a PWM output pin, AUDIO\_L. It outputs the two audio sources, the sound synthesizer and audio file playback. # 4.6.1 Sound Synthesizer A sound processor, AUDIO ENGINE, generates the sound effects from a small ROM library of waves table. To play a sound effect listed in Table 4.3, load the REG\_SOUND register with a code value and write 1 to the REG\_PLAY register. The REG\_PLAY register reads 1 while the effect is playing and returns a '0' when the effects end. Some sound effects play continuously until it is interrupted or commanded to play the next sound effect. To interrupt an effect, write a new value to REG\_SOUND and REG\_PLAY registers; e.g. write 0 (Silence) to REG\_SOUND and 1 to PEG\_PLAY to stop the sound effect. The sound volume is controlled by register REG\_VOL\_SOUND. The 16-bit REG\_SOUND register takes an 8-bit sound in the low byte. For some sounds, marked "pitch adjust" in the table below, the high 8 bits contain a MIDI note value. For these sounds, note value of zero indicates middle C. For other sounds the high byte of REG\_SOUND is ignored. **Table 4-12 Sound Effect** | Value | Effect | Conti | Pitch | |-------|---------------|-------|--------| | | | nuous | adjust | | 00h | Silence | Υ | N | | 01h | square wave | Υ | Υ | | 02h | sine wave | Υ | Υ | | 03h | sawtooth wave | Υ | Υ | | 04h | triangle wave | Υ | Υ | | 05h | Beeping | Υ | Υ | | 06h | Alarm | Υ | Υ | | 07h | Warble | Υ | Υ | | 08h | Carousel | Υ | Υ | | 10h | 1 short pip | N | Υ | | 11h | 2 short pips | N | Υ | | 12h | 3 short pips | N | Υ | | 13h | 4 short pips | N | Υ | | 14h | 5 short pips | N | Υ | | 15h | 6 short pips | N | Υ | | 16h | 7 short pips | N | Υ | | 17h | 8 short pips | N | Υ | | 18h | 9 short pips | N | Υ | | 19h | 10 short pips | N | Υ | | 1Ah | 11 short pips | N | Υ | | 1Bh | 12 short pips | N | Υ | | 1Ch | 13 short pips | N | Υ | | 1Dh | 14 short pips | N | Υ | | 1Eh | 15 short pips | N | Υ | | 1Fh | 16 short pips | N | Υ | | 23h | DTMF # | Y | N | | 2Ch | DTMF * | Υ | N | | 30h | DTMF 0 | Υ | N | | 31h | DTMF 1 | Υ | N | | Value | Effect | Conti | Pitch | |-------|--------------|-------|--------| | | | nuous | adjust | | 32h | DTMF 2 | Υ | N | | 33h | DTMF 3 | Υ | N | | 34h | DTMF 4 | Υ | N | | 35h | DTMF 5 | Υ | N | | 36h | DTMF 6 | Υ | N | | 37h | DTMF 7 | Υ | Ν | | 38h | DTMF 8 | Υ | N | | 39h | DTMF 9 | Υ | Ν | | 40h | harp | N | Υ | | 41h | xylophone | N | Υ | | 42h | tuba | N | Υ | | 43h | glockenspiel | N | Υ | | 44h | organ | N | Υ | | 45h | trumpet | N | Υ | | 46h | piano | N | Υ | | 47h | chimes | N | Υ | | 48h | music box | N | Υ | | 49h | bell | N | Υ | | 50h | click | N | N | | 51h | switch | N | N | | 52h | cowbell | N | N | | 53h | notch | N | N | | 54h | hihat | N | N | | 55h | kickdrum | N | N | | 56h | рор | N | N | | 57h | clack | N | N | | 58h | chack | N | N | | 60h | mute | N | N | | 61h | unmute | N | N | Clearance No.: FTDI#376 # **Table 4-13 MIDI Note Effect** | Table ' | 4-12 MID | I MOLE EII | |---------|----------|------------| | MIDI | ANSI | Freq | | note | note | (Hz) | | 21 | A0 | 27.5 | | 22 | A#0 | 29.1 | | 23 | В0 | 30.9 | | 24 | C1 | 32.7 | | 25 | C#1 | 34.6 | | 26 | D1 | 36.7 | | 27 | D#1 | 38.9 | | 28 | E1 | 41.2 | | 29 | F1 | 43.7 | | 30 | F#1 | 46.2 | | 31 | G1 | 49.0 | | 32 | G#1 | 51.9 | | | A1 | 51.9 | | 33 | A#1 | 55.0 | | 34 | | 58.3 | | 35 | B1 | 61.7 | | 36 | C2 | 65.4 | | 37 | C#2 | 69.3 | | 38 | D2 | 73.4 | | 39 | D#2 | 77.8 | | 40 | E2 | 82.4 | | 41 | F2 | 87.3 | | 42 | F#2 | 92.5 | | 43 | G2 | 98.0 | | 44 | G#2 | 103.8 | | 45 | A2 | 110.0 | | 46 | A#2 | 116.5 | | 47 | B2 | 123.5 | | 48 | C3 | 130.8 | | 49 | C#3 | 138.6 | | 50 | D3 | 146.8 | | 51 | D#3 | 155.6 | | 52 | E3 | 164.8 | | 53 | F3 | 174.6 | | 54 | F#3 | 185.0 | | 55 | G3 | 196.0 | | 56 | G#3 | 207.7 | | 57 | A3 | 220.0 | | 58 | A3 | 233.1 | | | H#3 | 233.1 | | 59 | B3 | 246.9 | | 60 | C4 | 261.6 | | 61 | C#4 | 277.2 | | 62 | D4 | 293.7 | | 63 | D#4 | 311.1 | | 64 | E4 | 329.6 | | MIDI | ANSI | | |------|------|-----------| | note | note | Freq (Hz) | | 65 | F4 | 349.2 | | 66 | F#4 | 370.0 | | 67 | G4 | 392.0 | | 68 | G#4 | 415.3 | | 69 | A4 | 440.0 | | 70 | A#4 | | | | B4 | 466.2 | | 71 | | 493.9 | | 72 | C5 | 523.3 | | 73 | C#5 | 554.4 | | 74 | D5 | 587.3 | | 75 | D#5 | 622.3 | | 76 | E5 | 659.3 | | 77 | F5 | 698.5 | | 78 | F#5 | 740.0 | | 79 | G5 | 784.0 | | 80 | G#5 | 830.6 | | 81 | A5 | 880.0 | | 82 | A#5 | 932.3 | | 83 | B5 | 987.8 | | 84 | C6 | 1046.5 | | 85 | C#6 | 1108.7 | | 86 | D6 | 1174.7 | | 87 | D#6 | 1244.5 | | 88 | E6 | 1318.5 | | 89 | F6 | 1396.9 | | 90 | F#6 | 1480.0 | | 91 | G6 | 1568.0 | | 92 | G#6 | 1661.2 | | 93 | A6 | 1760.0 | | 94 | A#6 | 1864.7 | | 95 | B6 | 1975.5 | | 96 | C7 | 2093.0 | | 97 | C#7 | 2217.5 | | 98 | D7 | 2349.3 | | 99 | D#7 | 2489.0 | | 100 | E7 | 2637.0 | | 101 | F7 | 2793.8 | | 101 | F#7 | 2960.0 | | 102 | | | | | G7 | 3136.0 | | 104 | G#7 | 3322.4 | | 105 | A7 | 3520.0 | | 106 | A#7 | 3729.3 | | 107 | B7 | 3951.1 | | 108 | C8 | 4186.0 | Clearance No.: FTDI#376 # 4.6.2 Audio Playback The FT801 can play back recorded sound through its audio output. To do this, load the original sound data into the FT801's RAM, and set registers to start the playback. The registers controlling audio playback are: REG\_PLAYBACK\_START: the start address of the audio data REG\_PLAYBACK\_LENGTH: the length of the audio data, in bytes REG\_PLAYBACK\_FREQ: the playback sampling frequency, in Hz REG\_PLAYBACK\_FORMAT: the playback format, one of LINEAR SAMPLES, uLAW SAMPLES, or ADPCM SAMPLES REG\_PLAYBACK\_LOOP: if zero, sample is played once. If one, sample is repeated indefinitely REG\_PLAYBACK\_PLAY: a write to this location triggers the start of audio playback, regardless of writing '0' or '1'. Read back '1' when playback is ongoing, and '0' when playback finishes REG\_VOL\_PB: playback volume, 0-255 The mono audio format supported is 8-bits PCM, 8-bits uLAW and 4-bits IMA-ADPCM. For ADPCM\_SAMPLES, each sample is 4 bits, so two samples are packed per byte, first sample is in bits 0-3 and the second is in bits 4-7. The current audio playback read pointer can be queried by reading the REG\_PLAYBACK\_READPTR. Using a large sample buffer, looping, and this read pointer, the host MPU/MCU can supply a continuous stream of audio. ## 4.7 Touch-Screen Engine The Capacitive Touch Screen Engine (CTSE) of FT801 communicates with external capacitive touch panel module (CTPM) through $\rm I^2C$ interface. The CTPM will assert its interrupt line when there is a touch detected. Upon detecting CTP\_INT\_N line active, the FT801 will read the touch data through $\rm I^2C$ . Up to 5 touches can be reported and stored in FT801 registers. FT801 currently supports CTPM with FT5x06 or IQS5xx drive chip. Figure 4-7 Touch screen connection Clearance No.: FTDI#376 The host controls the CTSE operation mode by writing the REG CTOUCH MODE. **Table 4-14 Touch Controller Operating Mode** | REG_CTOUCH_MODE | Mode | Description | |-----------------|------------|-------------------------------------------------------------------------------| | 0 | OFF | Acquisition stopped | | 1 | ONE-SHOT | Perform acquisition once every time MPU write '1' to REG_CTOUCH_MODE. | | 2 | Reserved | Reserved | | 3 | CONTINUOUS | Perform acquisition continuously at the reporting rate of the connected CTPM. | The FT801 CTSE supports compatibility mode and extended mode. By default the CTSE runs in compatibility mode where the touch system provides an interface very similar to the FT800's. In this mode the same application code can run on FT800 and FT801 without alteration. In extended mode, the touch register meanings are modified, and a second set of registers are exposed. These allow multi-touch detection. ## 4.7.1 Compatibility mode The CTSE reads the X and Y coordinates from CTPM and writes to register REG\_CTOUCH\_RAW\_XY. If the touch screen is not being pressed, both registers read 65535 (FFFFh). These touch values are transformed into screen coordinates using the matrix in registers REG\_CTOUCH\_TRANSFORM\_A-F. The post-transform coordinates are available in register REG\_CTOUCH\_SCREEN\_XY. If the touch screen is not being pressed, both registers read - 32768 (8000h). The values for REG\_CTOUCH\_TRANSFORM\_A-F may be computed using an on-screen calibration process. If the screen is being touched, the screen coordinates are looked up in the screen's tag buffer, delivering a final 8-bit tag value, in REG\_TOUCH\_TAG. Because the tag lookup takes a full frame, and touch coordinates change continuously, the original (x; y) used for the tag lookup is also available in REG\_TOUCH\_TAG\_XY. #### 4.7.2 Extended mode Setting REG\_CTOUCH\_EXTENDED to 1b'0 enables extended mode. In extended mode a new set of readout registers are available, allowing gesture and up to five touches to be read. There are two classes of registers: control registers and status registers. Control registers are written by MCU. Status registers can be read out by MCU and the FT801's hardware tag system. The five touch coordinates are packed in REG\_CTOUCH\_TOUCH0\_XY, REG\_CTOUCH\_TOUCH1\_XY, REG\_CTOUCH\_TOUCH2\_XY, REG\_CTOUCH4\_X and REG\_CTOUCH4\_Y. Coordinates stored in these registers are signed 16-bit values, so have range -32768 to 32767. The no-touch condition is indicated by x=y=-32768. These coordinates are already transformed into screen coordinates based on the raw data read from CTPM, using the matrix in registers REG\_CTOUCH\_TRANSFORM\_A-F. To obtain raw (x,y) coordinates read from CTPM, the user sets the REG\_CTOUCH\_TRANSFORM\_A-F registers to the identity matrix. Clearance No.: FTDI#376 The FT801 tag mechanism is implemented by hardware, and can only query a single (x,y) location. REG\_TOUCH\_TAG always reports the first touch, that is, the (x,y) from REG\_CTOUCH\_TOUCH0\_XY. ## 4.8 Power Management ## 4.8.1 Power supply The FT801 may be operated with a single supply of 3.3V apply to VCC and VCCIO pins. For operation with host MPU/MCU at lower supply, connect the VCCIO to MPU power to match the interface power. **Table 4-15 Power supply** | Symbol | Typical | Description | |--------|------------------------|------------------------------------------------------------------------------------| | VCCIO | 1.8V, or 2.5V, or 3.3V | Supply for Host interface digital I/O pad only, LCD RGB interface supply from VCC. | | VCC | 3.3V | Supply for chip | # 4.8.2 Internal Regulator and POR The 1.2V internal regulator provides power to the core circuit. The regulator is disabled when device is in POWERDOWN state. Power down is activated either by the SCU command write or by holding down the PD\_N pin for at least 5mS to allow the 1.2V decoupling capacitor to discharge fully. The regulator is enabled only by releasing the PD\_N pin. A $47k\Omega$ resistor is recommended to pull the PD\_N pin up to VCCIO, together with a 100nF capacitor to ground in order to delay the 1.2V regulator powering up after the VCC and VCCIO are stable. The 1.2V internal regulator requires a compensation capacitor to be stable. A typical design puts a 4.7uF capacitor with ESR $>0.5\Omega$ is required between VCC1V2 to GND pins. Do not connect any load to this pin. The 1.2V regulator will generate Power-On-Reset (POR) pulse when the output voltage rises above the POR threshold. The POR will reset all the core digital circuits. It is possible to use PD\_N pin as an asynchronous hardware reset input. Drive PD\_N low for at least 5ms and then drive it high will reset the FT801 chip. Clearance No.: FTDI#376 Figure 4-8 1.2V regulator Clearance No.: FTDI#376 #### 4.8.3 Power Modes When supply to VCCIO and VCC is applied, internal 1.2V regulator is powered by VCC. An internal POR pulse will be generated during the regulator power up until it is stable. After the initial power up, the FT801 will stay in STANDBY state. When needed, host can set FT801 to ACTIVE state by performing a dummy read to address 0. The graphics engine, the audio engine and the touch engine are only functional in ACTIVE state. To save power host can send command to put FT801 into any of the low power mode: STANDBY, SLEEP and POWERDOWN. In addition, host is allowed to put FT801 in POWERDOWN mode by drive PD\_N pin to low, regardless what current state it is in. Refer to Figure 4-9 for the power state transitions. **Figure 4-9 Power State Transition** Clearance No.: FTDI#376 #### 4.8.3.1 ACTIVE state In ACTIVE state, the FT801 is in normal operation. The crystal oscillator and PLL are functioning. The system clock applied to the FT801 core engines is enabled. #### 4.8.3.2 STANDBY state In STANDBY state, the crystal oscillator and PLL remain functioning; the system clock applied to the FT801 core engines is disabled. All register contents are retained. #### **4.8.3.3 SLEEP state** In SLEEP state, the crystal oscillator, PLL and system clock applied to the FT801 core engines are disabled. All register contents are retained. #### 4.8.3.4 POWERDOWN state In POWERDOWN state, the internal 1.2V regulator supplying the core digital logic, the crystal oscillator, the PLL and the system clock applied to the FT801 core is disabled. All register contents are lost and reset to default when the chip is next switched on. #### 4.8.3.5 Wake up to ACTIVE from other power states Wake up from POWERDOWN state requires the host to pull the PD\_N pin down and release, a low to high transition enables the 1.2V regulator. POR generated when 1.2V is stable and FT801 will switch to STANDBY mode after internal oscillator and PLL are up (maximum 20ms from PD\_N rising edge). The clock enable sequence mentioned in section 4.2.3 shall be executed to proper enable the system clock. From SLEEP state, host MPU reads at memory address 0 to wake the FT801 into ACTIVE state. Host needs to wait for at least 20ms before accessing any registers or commands. This is to guarantee the crystal oscillator and PLL are up and stable. From STANDBY state, host MPU reads at memory address 0 to wake the FT801 into ACTIVE state. Host can immediately access any register or command. Clearance No.: FTDI#376 #### 4.8.3.6 Pin Status at Different Power States The FT801 pin status depends on the power state of the chip. See the following table for more details. At power transition from ACTIVE to STANDBY or ACTIVE to SLEEP, all pins retain their previous status. The software needs to set AUDIO\_L, BACKLIGHT and PCLK to a known state before issuing power transition commands. #### **Table 4-16 Pin Status** | | to i ili Status | | | 1 | | |----------------------|------------------------------------|------------------------------------------------------------|-------------------------------------------------------|---------------------------------------------|------------------------------------------------------------------------------------| | Pin Name | Reset State<br>(VCC / VCCIO<br>ON) | Reset State (VCC / VCCIO ON) Default Output Drive Strength | Active/Standb<br>y/Sleep state<br>(VCC / VCCIO<br>ON) | Powerdown<br>state (VCC ON /<br>VCC1.2 OFF) | Hybrid Mode<br>(VCC OFF /<br>VCCIO ON) | | AUDIO_L | Tristate Output (hi-Z) | 16mA | Output | Retain previous state | | | SPI_SCLK/<br>I2C_SCL | Input (floating) | | Input | | Input (floating) | | MISO/I2C<br>_SDA | Tristate Output (hi-Z) | 4mA | Input/Output | | Tristate Output<br>(hi-Z) | | MOSI/I2C<br>_SA0 | Input (floating) | | Input | | Input (floating) | | CS_N/I2C<br>_SA1 | Input (floating) | | Input | | Input (floating) | | GPIO0/I2C<br>_SA2 | Input (floating) | | Input/Output | | Tristate Output<br>(hi-Z) | | GPIO1 | Tristate Output (hi-Z) | 4mA | Input/Output | | Tristate Output (hi-Z) | | MODE | Input | | Input | | Input (floating) | | INT_N | Open Drain<br>Output (hi-Z) | 4mA | Open Drain<br>Output | | Tristate Output (hi-Z) | | PD_N | Input | | Input | | Input (floating) | | X1/CLK | Input (floating) | | Crystal<br>Oscillator<br>Input CLK<br>Input | | Note: If<br>applicable,<br>external clock on<br>X1/CLK pin<br>should be<br>removed | | X2 | Output (hi-Z) | | Crystal<br>Oscillator<br>Output | | | Clearance No.: FTDI#376 | Pin Name | Reset State<br>(VCC/VCCIO ON) | Reset State<br>(VCC/VCCIO ON)<br>Default Output<br>Drive | Active/Standby/<br>Sleep state<br>(VCC/VCCIO ON) | Powerdown state<br>(VCC ON/VCC1.2<br>OFF) | Hybrid Mode<br>(VCC OFF/VCCIO<br>ON) | |---------------------------|-------------------------------|----------------------------------------------------------|--------------------------------------------------|-------------------------------------------|--------------------------------------| | CTP_RST_N | Tristate Output (hi-Z) | | Output | Retain Previous<br>State | | | CTP_INT_N | Tristate Output (hi-Z) | | Input | Retain Previous<br>State | | | CTP_SCL | Tristate Output (hi-Z) | | Input/Output | Retain Previous<br>State | | | CTP_SDA | Tristate Output (hi-Z) | | Input/Output | Retain Previous<br>State | | | BACKLIGHT | Output | 4mA | Output | Retain Previous<br>State | | | DE | Output | 4mA | Output | Output Low | | | VSYNC | Output | 4mA | Output | Output Low | | | HSYNC | Output | 4mA | Output | Output Low | | | DISP | Output | 4mA | Output | Output Low | | | PCLK | Output | 4mA | Output | Output Low | | | R(7:2), G(7:2),<br>B(7:2) | Output | 4mA | Output | Output Low | | Clearance No.: FTDI#376 # 5 FT801 Memory Map All memory and registers in the FT801 core are memory mapped in 22-bits address space with 2-bits SPI/I2C command prefix. Prefix 0'b00 for read and 0'b10 for write to the address space, 0'b01 reserved for Host Commands and 0'b11 undefined. The following are the memory space defined. Table 5-1 FT801 Memory Map | Start<br>Address | End<br>Address | Size | NAME | Description | |------------------|----------------|--------|----------------|--------------------------------------------------------------------------------------------------------------| | 00 0000h | 03 FFFFh | 256 kB | RAM_G | Main graphics RAM | | 0C 0000h | 0C 0003h | 4 B | ROM_CHIPID | FT801 chip identification and revision information: Byte [0:1] Chip ID: "0801" Byte [2:3] Version ID: "0100" | | 0B B23Ch | 0F FFFBh | 275 kB | ROM_FONT | Font table and bitmap | | 0F FFFCh | 0F FFFFh | 4 B | ROM_FONT_ADDR | Font table pointer address | | 10 0000h | 10 1FFFh | 8 kB | RAM_DL | Display List RAM | | 10 2000h | 10 23FFh | 1 kB | RAM_PAL | Palette RAM | | 10 2400h | 10 257Fh | 380 B | REG_* | Registers | | 10 8000 h | 10 8FFFh | 4 kB | RAM_CMD | Command buffer | | 1C 2000 h | 1C 27FFh | 2 kB | RAM_SCREENSHOT | Screenshot readout buffer | Note 1: The addresses beyond this table are reserved and shall not be read or written unless otherwise specified. Note 2: The ROM\_CHIPID utilizes a part of shadow address from ROM\_FONT address space. Clearance No.: FTDI#376 # 5.1 FT801 Registers Table 5.1 shows the complete list of the FT801 registers. Refer to "FT80x Programmer Guide" (FTDI Doc FT\_000793) Chapter 2 for details of the register function. Table 5-2 Overview of FT801 Registers | Address | Register Name | Bit<br>s | Acc<br>ess | Reset<br>value | Description | |---------|--------------------------|----------|------------|----------------|----------------------------------------------------------| | 102400h | REG_ID | 8 | r/o | 7Ch | Identification register, always reads as 7Ch | | 102404h | REG_FRAMES | 32 | r/o | 00000000h | Frame counter, since reset | | 102408h | REG_CLOCK | 32 | r/o | 00000000h | Clock cycles, since reset | | 10240Ch | REG_FREQUENCY | 27 | r/w | 2DC6C00h | Main clock frequency | | 102410h | REG_SCREENSHOT_EN | 1 | r/w | 00h | Set to enable screenshot mode | | 102414h | REG_SCREENSHOT_Y | 9 | r/w | 000h | Y line number for screenshot | | 102418h | REG_<br>SCREENSHOT_START | 1 | r/w | 0h | Screenshot start trigger | | 10241Ch | REG_CPURESET | 1 | r/w | 0h | Graphics, audio and touch engines reset control | | 102420h | REG_TAP_CRC | 32 | r/o | - | Live video tap crc. Frame CRC is computed every DL SWAP. | | 102424h | REG_TAP_MASK | 32 | r/w | FFFFFFFh | Live video tap mask | | 102428h | REG_HCYCLE | 10 | r/w | 224h | Horizontal total cycle count | | 10242Ch | REG_HOFFSET | 10 | r/w | 02Bh | Horizontal display start offset | | 102430h | REG_HSIZE | 10 | r/w | 1E0h | Horizontal display pixel count | | 102434h | REG_HSYNC0 | 10 | r/w | 000h | Horizontal sync fall offset | | 102438h | REG_HSYNC1 | 10 | r/w | 029h | Horizontal sync rise offset | | 10243Ch | REG_VCYCLE | 10 | r/w | 124h | Vertical total cycle count | | 102440h | REG_VOFFSET | 10 | r/w | 00Ch | Vertical display start offset | | 102444h | REG_VSIZE | 10 | r/w | 110h | Vertical display line count | | 102448h | REG_VSYNC0 | 10 | r/w | 000h | Vertical sync fall offset | | 10244Ch | REG_VSYNC1 | 10 | r/w | 00Ah | Vertical sync rise offset | | 102450h | REG_DLSWAP | 2 | r/w | 0h | Display list swap control | | 102454h | REG_ROTATE | 1 | r/w | 0h | Screen 180 degree rotate | | 102458h | REG_OUTBITS | 9 | r/w | 1B6h | Output bit resolution, 3x3x3 bits | | Address | Register Name | Bit<br>s | Acc<br>ess | Reset<br>value | Description | |---------|--------------------------|----------|------------|----------------|----------------------------------------------------------------------------------| | 10245Ch | REG_DITHER | 1 | r/w | 1h | Output dither enable | | 102460h | REG_SWIZZLE | 4 | r/w | 00h | Output RGB signal swizzle | | 102464h | REG_CSPREAD | 1 | r/w | 1h | Output clock spreading enable | | 102468h | REG_PCLK_POL | 1 | r/w | 0h | PCLK polarity: 0 = output on PCLK rising edge, 1 = output on PCLK falling edge | | 10246Ch | REG_PCLK | 8 | r/w | 00h | PCLK frequency divider, 0 = disable | | 102470h | REG_TAG_X | 9 | r/w | 000h | Tag query X coordinate | | 102474h | REG_TAG_Y | 9 | r/w | 000h | Tag query Y coordinate | | 102478h | REG_TAG | 8 | r/o | 00h | Tag query result | | 10247Ch | REG_VOL_PB | 8 | r/w | FFh | Volume for playback | | 102480h | REG_VOL_SOUND | 8 | r/w | FFh | Volume for synthesizer sound | | 102484h | REG_SOUND | 16 | r/w | 0000h | Sound effect select | | 102488h | REG_PLAY | 1 | r/w | 0h | Start effect playback | | 10248Ch | REG_GPIO_DIR | 8 | r/w | 80h | GPIO pin direction, 0 = input , 1 = output | | 102490h | REG_GPIO | 8 | r/w | 00h | GPIO pin value (bit 0,1,7);<br>output pin drive strength(bit 2-6) | | 102494h | Reserved | - | - | - | Reserved | | 102498h | REG_INT_FLAGS | 8 | r/o | 00h | Interrupt flags, clear by read | | 10249Ch | REG_INT_EN | 1 | r/w | 0h | Global interrupt enable | | 1024A0h | REG_INT_MASK | 8 | r/w | FFh | Interrupt enable mask | | 1024A4h | REG_PLAYBACK_START | 20 | r/w | 00000h | Audio playback RAM start address | | 1024A8h | REG_PLAYBACK_LENGTH | 20 | r/w | 00000h | Audio playback sample length (bytes) | | 1024ACh | REG_PLAYBACK_READPT<br>R | 20 | r/o | - | Audio playback current read pointer | | 1024B0h | REG_PLAYBACK_FREQ | 16 | r/w | 1F40h | Audio playback sampling frequency (Hz) | | 1024B4h | REG_PLAYBACK_FORMAT | 2 | r/w | 0h | Audio playback format | | 1024B8h | REG_PLAYBACK_LOOP | 1 | r/w | 0h | Audio playback loop enable | | 1024BCh | REG_PLAYBACK_PLAY | 1 | r/o | 0h | Start audio playback | | | | | | 1 | Clearance No.: 11D1#370 | |-------------------------|-----------------------------------------------------|----------|------------|----------------|------------------------------------------------------------------------------------------------------------------------------------| | Address | Register Name | Bit<br>s | Acc<br>ess | Reset<br>value | Description | | 1024C0h | REG_PWM_HZ | 14 | r/w | 00FAh | BACKLIGHT PWM output frequency (Hz) | | 1024C4h | REG_PWM_DUTY | 8 | r/w | 80h | BACKLIGHT PWM output duty cycle 0=0%, 128=100% | | 1024C8h | REG_MACRO_0 | 32 | r/w | 00000000h | Display list macro command 0 | | 1024CCh | REG_MACRO_1 | 32 | r/w | 00000000h | Display list macro command 1 | | 1024D0h | Reserved | - | - | - | Reserved | | 1024D4h | | | | | | | 1024D8h | REG_SCREENSHOT_BUS | 64 | r/o | - | Screenshot ready flags | | 1024E0h | Reserved | - | - | - | Reserved | | 1024E4h | REG_CMD_READ | 12 | r/w | 000h | Command buffer read pointer | | 1024E8h | REG_CMD_WRITE | 12 | r/w | 000h | Command buffer write pointer | | 1024ECh | REG_CMD_DL | 13 | r/w | 0000h | Command display list offset | | 1024F0h | REG_TOUCH_MODE | 2 | r/w | 3h | Touch-screen sampling mode | | 1024F4h | REG_CTOUCH_EXTENDE<br>D | 1 | r/w | 1h | Set capacitive touch operation mode: 0: extended mode (multi-touch) 1: FT800 compatibility mode (single touch). | | 1024F8h | REG_CTOUCH_REG | 16 | r/w | 1770h | CTPM configure register write Bit [7:0]: configure register address Bit [15:8]: configure register value | | 1024FCh<br>-<br>102504h | Reserved | - | - | - | Reserved | | 102508h | REG_CTOUCH_<br>RAW_XY<br>REG_CTOUCH_TOUCH1_<br>XY | 32 | r/o | - | Compatibility mode: touch-screen raw (x-MSB16; y-LSB16) Extended mode: touch-screen screen data for touch 1 (x-MSB16; y-LSB16) | | 10250Ch | REG_CTOUCH_TOUCH4_<br>Y | 16 | r/o | - | Extended mode: touch-screen screen Y data for touch 4 | | 102510h | REG_TOUCH_<br>SCREEN_XY<br>REG_CTOUCH_TOUCH0_<br>XY | 32 | r/o | - | Compatibility mode: touch-screen screen (x-MSB16; y-LSB16) Extended mode: touch-screen screen data for touch 0 (x-MSB16; y-LSB16) | | 102514h | REG_TOUCH_ | 32 | r/o | - | Touch-screen screen (x-MSB16; y- | | Address | Register Name | Bit<br>s | Acc<br>ess | Reset<br>value | Description | |---------|----------------------------|----------|------------|----------------|--------------------------------------------------------------------------| | | TAG_XY | | | | LSB16) used for tag lookup | | 102518h | REG_TOUCH_TAG | 8 | r/o | - | Touch-screen tag result | | 10251Ch | REG_CTOUCH_TRANSFO<br>RM_A | 32 | r/w | 00010000h | Touch-screen transform coefficient (s15.16) | | 102520h | REG_CTOUCH_TRANSFO<br>RM_B | 32 | r/w | 00000000h | Touch-screen transform coefficient (s15.16) | | 102524h | REG_CTOUCH_TRANSFO<br>RM_C | 32 | r/w | 00000000h | Touch-screen transform coefficient (s15.16) | | 102528h | REG_CTOUCH_TRANSFO<br>RM_D | 32 | r/w | 00000000h | Touch-screen transform coefficient (s15.16) | | 10252Ch | REG_CTOUCH_TRANSFO<br>RM_E | 32 | r/w | 00010000h | Touch-screen transform coefficient (s15.16) | | 102530h | REG_CTOUCH_TRANSFO<br>RM_F | 32 | r/w | 00000000h | Touch-screen transform coefficient (s15.16) | | 102534h | Reserved | - | - | - | Reserved | | 102538h | REG_CTOUCH_TOUCH4_X | 16 | r/o | - | Extended mode: touch-screen screen X data for touch 4 | | 10253Ch | Reserved | - | - | - | Reserved | | 102550h | | | | | | | 102554h | REG_SCREENSHOT_READ | 1 | r/w | 0h | Set to enable readout of the screenshot of the selected Y line | | 102558h | Reserved | - | - | - | Reserved | | 102568h | | | | | | | 10256Ch | REG_TRIM | 5 | r/w | 0h | Internal relaxation clock trimming | | 102570h | Reserved | - | - | - | Reserved | | 102574h | REG_CTOUCH_DIRECT_X<br>Y | 32 | r/o | - | Compatibility mode: Touch screen direct (x-MSB16; y-LSB16) conversions | | | REG_CTOUCH_TOUCH2_<br>XY | | | | Extended mode: touch-screen screen data for touch 2 (x-MSB16; y-LSB16) | | 102578h | REG_CTOUCH_DIRECT_Z<br>1Z2 | 32 | r/o | - | Compatibility mode: Touch screen direct (z1-MSB16; z2-LSB16) conversions | | | REG_CTOUCH_TOUCH3_<br>XY | | | | Extended mode: touch-screen screen data for touch 3 (x-MSB16; y-LSB16) | | 109000h | REG_TRACKER | 32 | r/w | 00000000h | Track register (Track value – MSB16;<br>Tag value - LSB8) | Clearance No.: FTDI#376 Note: All register addresses are 4-byte aligned. The value in "Bits" column refers to the number of valid bits from bit 0 unless otherwise specified; other bits are reserved. Clearance No.: FTDI#376 # 6 Devices Characteristics and Ratings # 6.1 Absolute Maximum Ratings The absolute maximum ratings for the FT801 device are as follows. These are in accordance with the Absolute Maximum Rating System (IEC 60134). Exceeding these may cause permanent damage to the device. **Table 6-1 Absolute Maximum Ratings** | Parameter | Value | Unit | |---------------------------------------------------------------------------|---------------------------------------------------|-------| | Storage Temperature | -65 to +150 | °C | | Floor Life (Out of Bag) At Factory Ambient (30°C / 60% Relative Humidity) | 168 (IPC/JEDEC J-STD-033A MSL Level 3 Compliant)* | Hours | | Ambient Temperature (Power Applied) | -40 to +85 | °C | | VCC Supply Voltage | 0 to +4 | V | | VCCIO Supply Voltage | 0 to +4 | V | | DC Input Voltage | -0.5 to + (VCCIO + 0.3) | V | <sup>\*</sup> If the devices are stored out of the packaging, beyond this time limit, the devices should be baked before use. The devices should be ramped up to a temperature of $+125^{\circ}$ C and baked for up to 17 hours. Clearance No.: FTDI#376 # 6.2 DC Characteristics # **Table 6-2 Operating Voltage and Current** (Ambient Temperature = -40°C to +85°C) | Parameter | Description | Minimum | Typical | Maximum | Units | Conditions | |-----------|--------------------------------|---------|---------|---------|-------|------------------| | VCCIO | VCCIO operating supply voltage | 1.62 | 1.80 | 1.98 | V | Normal Operation | | | supply voltage | 2.25 | 2.50 | 2.75 | V | | | | | 2.97 | 3.30 | 3.63 | V | | | VCC | VCC operating supply voltage | 2.97 | 3.30 | 3.63 | V | Normal Operation | | Icc1 | Power Down current | - | 1.0 | - | μΑ | Power down mode | | Icc2 | Sleep current | - | 250 | - | μΑ | Sleep Mode | | Icc3 | Standby current | - | 1.5 | - | mA | Standby Mode | | Icc4 | Operating current | - | 24 | - | mA | Normal Operation | | VCC1V2 | Regulator Output<br>voltage | - | 1.20 | - | V | Normal Operation | Table 6-3 Digital I/O Pin Characteristics (VCC/VCCIO = +3.3V, Standard Drive Level) | Table 0 3 | Digital 1/0 Fill Chai | acteristics | , (100, 10 | <u> </u> | JV, Stana | ara brive Levery | |-----------|----------------------------------|-------------|------------|----------|-----------|------------------| | Parameter | Description | Minimum | Typical | Maximum | Units | Conditions | | Voh | Output Voltage High | 2.4 | - | - | V | Ioh=4mA | | Vol | Output Voltage Low | - | - | 0.4 | V | Iol=4mA | | Vih | Input High Voltage | 2.0 | - | - | V | | | Vil | Input Low Voltage | - | - | 0.8 | V | | | Vth | Schmitt Hysteresis<br>Voltage | 0.3 | 0.45 | 0.5 | V | | | Iin | Input leakage current | -10 | - | 10 | uA | Vin = VCCIO or 0 | | Ioz | Tri-state output leakage current | -10 | - | 10 | uA | Vin = VCCIO or 0 | Clearance No.: FTDI#376 Table 6-4 Digital I/O Pin Characteristics (VCCIO = +2.5V, Standard Drive Level) | Parameter | Description | Minimum | Typical | Maximum | Units | Conditions | |-----------|-------------------------------------|----------------|---------|----------------|-------|------------------| | Voh | Output Voltage High | VCCIO-<br>0.4 | - | - | V | Ioh=4mA | | Vol | Output Voltage Low | - | - | 0.4 | V | Iol=4mA | | Vih | Input High Voltage | 0.7 X<br>VCCIO | - | - | V | - | | Vil | Input Low Voltage | - | - | 0.3 X<br>VCCIO | V | - | | Vth | Schmitt Hysteresis<br>Voltage | 0.28 | 0.39 | 0.5 | V | - | | Iin | Input leakage current | -10 | - | 10 | uA | Vin = VCCIO or 0 | | Ioz | Tri-state output<br>leakage current | -10 | - | 10 | uA | Vin = VCCIO or 0 | Table 6-5 Digital I/O Pin Characteristics (VCCIO = +1.8V, Standard Drive Level) | I able 0-3 | Digital 1/0 Pili Cilal | acter istics | - OLDD 9 | - TI.OV, 3 | tanuaru b | ilive Level) | |------------|-------------------------------------|----------------|----------|----------------|-----------|------------------| | Parameter | Description | Minimum | Typical | Maximum | Units | Conditions | | Voh | Output Voltage High | VCCIO-<br>0.4 | - | - | V | Ioh=4mA | | Vol | Output Voltage Low | - | - | 0.4 | V | Iol=4mA | | Vih | Input High Voltage | 0.7 X<br>VCCIO | - | - | V | - | | Vil | Input Low Voltage | - | - | 0.3 X<br>VCCIO | V | - | | Vth | Schmitt Hysteresis<br>Voltage | 0.25 | 0.35 | 0.5 | V | - | | Iin | Input leakage current | -10 | - | 10 | uA | Vin = VCCIO or 0 | | Ioz | Tri-state output<br>leakage current | -10 | - | 10 | uA | Vin = VCCIO or 0 | Clearance No.: FTDI#376 # 6.3 AC Characteristics # 6.3.1 System clock Table 6-6 System clock characteristics (Ambient Temperature = -40°C to +85°C) | | | Value | | | | | |--------------------------------------------------|---------|---------|---------|-------|--|--| | Parameter | Minimum | Typical | Maximum | Units | | | | Internal Relaxation Clock | | | | | | | | Untrimmed frequency range | 4.46 | 6.7 | 12.11 | MHz | | | | Trimmed frequency | - | 12 | - | MHz | | | | Frequency tuning accuracy | -2.5 | - | +2.5 | % | | | | Frequency variation over voltage and temperature | -3 | - | +3 | % | | | | Crystal | | | | | | | | Frequency | - | 12.000 | - | MHz | | | | X1/X2<br>Capacitance | - | 5 | 10 | pF | | | | External clock input | | | | | | | | Frequency | - | 12.000 | - | MHz | | | | Duty cycle | 45 | 50 | 55 | % | | | | Input voltage on X1/CLKIN | - | 3.3 | - | Vp-p | | | # 6.3.2 Host Interface SPI Mode 0 Figure 6-1 SPI Interface Timing Clearance No.: FTDI#376 **Table 6-7 SPI Interface Timing Specification** | | | VCC(I/O)=1.8V | | VCC(I/O)=2.5V | | VCC(I/O)=3.3V | | | |-----------|-------------------------|---------------|-----|---------------|-----|---------------|-----|-------| | Parameter | Description | Min | Max | Min | Max | Min | Max | Units | | Tsclk | SPI clock period | 60 | - | 40 | - | 33 | - | ns | | Tsclkl | SPI clock low duration | 25 | - | 16 | ı | 13 | - | ns | | Tsclkh | SPI clock high duration | 25 | - | 16 | - | 13 | - | ns | | Tsac | SPI access time | 16 | - | 16 | - | 16 | - | ns | | Tisu | Input Setup | 12 | - | 11 | - | 11 | - | ns | | Tih | Input Hold | 3 | - | 3 | - | 3 | - | ns | | Tzo | Output enable delay | 0 | 30 | 0 | 20 | 0 | 16 | ns | | Toz | Output disable delay | 0 | 30 | 0 | 20 | 0 | 16 | ns | | Tod | Output data delay | 0 | 24 | 0 | 15 | 0 | 12 | ns | | Tcsnh | CSN hold time | 0 | - | 0 | - | 0 | - | ns | # 6.3.3 Host Interface I2C Mode Timing **Table 6-8 I2C Interface Timing** | Parameter | Description | Standard-<br>mode | | Fast-mode | | Fast-plus<br>mode | | High speed<br>mode | | Unit | |-----------|----------------------------|-------------------|------|-----------|-----|-------------------|------|--------------------|------|------| | | | Min | Max | Min | Max | Min | Max | Min | Max | | | Fscl | I2C SCL clock<br>frequency | 0 | 100 | 0 | 400 | 0 | 1000 | 0 | 3400 | kHz | | Tscll | clock low period | 4.7 | - | 1.3 | - | 0.5 | - | 0.16 | - | μs | | Tsclh | clock high period | 4.0 | - | 0.6 | - | 0.26 | - | 0.06 | - | μs | | Tsu | Data setup time | 250 | - | 100 | - | 50 | - | 10 | - | ns | | Thd | Data hold time | 0 | - | 0 | - | 0 | - | 0 | 70 | ns | | Tr | Rise time | - | 1000 | - | 300 | - | 120 | 10 | 40 | ns | | Tf | Fall time | - | 300 | - | 300 | - | 120 | 10 | 40 | ns | Clearance No.: FTDI#376 # 6.3.4 RGB Video Timing **Table 6-9 RGB Video timing characteristics** | | RGB video tilling characteristics | VCC=3.3V | | | | |-----------|-------------------------------------|----------|-----|-----|-------| | Parameter | Description | Min | Тур | Max | Units | | Tpclk | Pixel Clock period | 78 | 104 | - | ns | | Tpclkdc | Pixel Clock duty cycle | 40 | - | 60 | % | | Thc | Hsync to Clock | 30 | - | - | ns | | Thwh | HSYNC width (REG_HSYNC1-REG_HSYNC0) | 1 | 41 | - | Tpclk | | Tvwh | VSYNC width (REG_VSYNC1-REG_VSYNC0) | 1 | 10 | - | Th | | Th | HSYNC Cycle<br>(REG_HCYCLE) | - | 525 | - | Tpclk | | Tvsu | VSYNC setup | 30 | - | - | ns | | Tvhd | VSYNC hold | 10 | - | - | ns | | Thsu | HSYNC setup | 30 | - | - | ns | | Thhd | HSYNC hold | 10 | - | - | ns | | Tdsu | DATA setup | 20 | - | - | ns | | Tdhd | DATA hold | 10 | - | - | ns | | Tesu | DE setup | 30 | - | - | ns | | Tehd | DE hold | 10 | - | - | ns | Figure 6-2 RGB Video Signal Timing # 7 Application Examples # 7.1 Examples of LCD Interface connection Figure 7-1 FT801 Reference Design Schematic Clearance No.: FTDI#376 # **8 Package Parameters** The FT801 is available in VQFN-48 package. The solder reflow profile for all packages is described in following sections. # 8.1 VQFN-48 Package Dimensions Figure 8-1 VQFN-48 Package Dimensions Clearance No.: FTDI#376 ## 8.2 Solder Reflow Profile The FT801 is supplied in a Pb free VQFN-48 package. The recommended solder reflow profile for the package is shown in Figure 8-2. Figure 8-2 FT801 Solder Reflow Profile The recommended values for the solder reflow profile are detailed in Table 8-1. Values are shown for both a completely Pb free solder process (i.e. the FT801 is used with Pb free solder), and for a non-Pb free solder process (i.e. the FT801 is used with non-Pb free solder). Table 8-1 Reflow Profile Parameter Values | Profile Feature | Pb Free Solder Process | Non-Pb Free Solder Process | |----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-------------------------------------| | Average Ramp Up Rate $(T_s \text{ to } T_p)$ | 3°C / second Max. | 3°C / Second Max. | | Preheat - Temperature Min (T <sub>s</sub> Min.) - Temperature Max (T <sub>s</sub> Max.) - Time (t <sub>s</sub> Min to t <sub>s</sub> Max) | 150°C<br>200°C<br>60 to 120 seconds | 100°C<br>150°C<br>60 to 120 seconds | | Time Maintained Above Critical Temperature $T_L$ : - Temperature $(T_L)$ - Time $(t_L)$ | 217°C<br>60 to 150 seconds | 183°C 60 to 150 seconds | | Peak Temperature (Tp) | 260°C | 240°C | | Time within 5°C of actual Peak Temperature $(t_p)$ | 20 to 40 seconds | 20 to 40 seconds | | Ramp Down Rate | 6°C / second Max. | 6°C / second Max. | | Time for T= 25°C to Peak Temperature, $T_p$ | 8 minutes Max. | 6 minutes Max. | Clearance No.: FTDI#376 # 9 FTDI Chip Contact Information ### Head Office - Glasgow, UK Unit 1, 2 Seaward Place, Centurion Business Park Glasgow G41 1HH United Kingdom Tel: +44 (0) 141 429 2777 Fax: +44 (0) 141 429 2758 E-mail (Sales) sales1@ftdichip.com E-mail (Support) support1@ftdichip.com E-mail (General Enquiries) admin1@ftdichip.com ### Branch Office - Taipei, Taiwan 2F, No. 516, Sec. 1, NeiHu Road Taipei 114 Taiwan, R.O.C. Tel: +886 (0) 2 8797 1330 Fax: +886 (0) 2 8751 9737 ### Branch Office - Tigard, Oregon, USA 7130 SW Fir Loop Tigard, OR 97223 USA Tel: +1 (503) 547 0988 Fax: +1 (503) 547 0987 E-Mail (Sales) E-Mail (Support) E-Mail (General Enquiries) us.sales@ftdichip.com us.support@ftdichip.com us.admin@ftdichip.com ### Branch Office - Shanghai, China Room 1103, No. 666 West Huaihai Road, Changning District Shanghai, 200052 China Tel: +86 21 62351596 Fax: +86 21 62351595 E-mail (Sales) cn.sales@ftdichip.com E-mail (Support) cn.support@ftdichip.com E-mail (General Enquiries) cn.admin@ftdichip.com ### **Web Site** http://www.ftdichip.com #### Copyright and License Information for ROM fonts: Copyright 1984-1989, 1994 Adobe Systems Incorporated. Copyright 1988, 1994 Digital Equipment Corporation. Adobe is a trademark of Adobe Systems Incorporated which may be registered in certain jurisdictions. Permission to use these trademarks is hereby granted only in association with the images described in this file. Copyright 2013 FTDI Chip Ltd. Licensed under the Apache License, Version 2.0 (the "License"); you may not use this file except in compliance with the License. You may obtain a copy of the License at http://www.apache.org/licenses/LICENSE-2.0 Unless required by applicable law or agreed to in writing, software distributed under the License is distributed on an "AS IS" BASIS, WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. See the License for the specific language governing permissions and limitations under the License. **Clearance No.:** FTDI#376 System and equipment manufacturers and designers are responsible to ensure that their systems, and any Future Technology Devices International Ltd (FTDI) devices incorporated in their systems, meet all applicable safety, regulatory and system-level performance requirements. All application-related information in this document (including application descriptions, suggested FTDI devices and other materials) is provided for reference only. While FTDI has taken care to assure it is accurate, this information is subject to customer confirmation, and FTDI disclaims all liability for system designs and for any applications assistance provided by FTDI. Use of FTDI devices in life support and/or safety applications is entirely at the user's risk, and the user agrees to defend, indemnify and hold harmless FTDI from any and all damages, claims, suits or expense resulting from such use. This document is subject to change without notice. No freedom to use patents or other intellectual property rights is implied by the publication of this document. Neither the whole nor any part of the information contained in, or the product described in this document, may be adapted or reproduced in any material or electronic form without the prior written consent of the copyright holder. Future Technology Devices International Ltd, Unit 1, 2 Seaward Place, Centurion Business Park, Glasgow G41 1HH, United Kingdom. Scotland Registered Company Number: SC136640 Clearance No.: FTDI#376 # Appendix A - References ## **Useful Application Notes** # **Appendix B - List of Figures and Tables** # **List of Figures** | Figure 2-1 FT801 Block Diagram4 | |------------------------------------------------------| | Figure 2-2 FT801 System Design Diagram4 | | Figure 4-1 Host Interface Options | | Figure 4-2 SPI Interface 1.8-3.3V connection | | Figure 4-3 SPI Interface 5V connection | | Figure 4-4 Internal relaxation oscillator connection | | Figure 4-5 Crystal oscillator connection | | Figure 4-6 External clock input | | Figure 4-7 Touch screen connection | | Figure 4-8 1.2V regulator32 | | Figure 4-9 Power State Transition | | Figure 6-1 SPI Interface Timing46 | | Figure 6-2 RGB Video Signal Timing49 | | Figure 7-1 FT801 Reference Design Schematic | | Figure 8-1 VQFN-48 Package Dimensions51 | | Figure 8-2 FT801 Solder Reflow Profile52 | Clearance No.: FTDI#376 ### **List of Tables** | Table 3-1 FT801Q pin description | 8 | |-------------------------------------------------------------------------------------|----| | Table 4-1 Host memory read transaction (SPI) | 15 | | Table 4-2 Host memory write transaction (SPI) | 16 | | Table 4-3 Host command transaction (SPI) | 17 | | Table 4-4 Host Command Table | 17 | | Table 4-5 Interrupt Flags bit assignment | 18 | | Table 4-6 Font table format | 21 | | Table 4-7 ROM font table | 21 | | Table 4-8 ROM font ASCII character width in pixels | 21 | | Table 4-9 ROM font Extended ASCII characters | 24 | | Table 4-10 REG_SWIZZLE RGB Pins Mapping | 25 | | Table 4-11 Output drive current selection | 26 | | Table 4-12 Sound Effect | 27 | | Table 4-13 MIDI Note Effect | 28 | | Table 4-14 Touch Controller Operating Mode | 30 | | Table 4-15 Power supply | 31 | | Table 4-16 Pin Status | 35 | | Table 5-1 FT801 Memory Map | 37 | | Table 5-2 Overview of FT801 Registers | 38 | | Table 6-1 Absolute Maximum Ratings | 43 | | Table 6-2 Operating Voltage and Current | 44 | | Table 6-3 Digital I/O Pin Characteristics (VCC/VCCIO = +3.3V, Standard Drive Level) | 44 | | Table 6-4 Digital I/O Pin Characteristics (VCCIO = +2.5V, Standard Drive Level) | 45 | | Table 6-5 Digital I/O Pin Characteristics (VCCIO = +1.8V, Standard Drive Level) | 45 | | Table 6-6 System clock characteristics (Ambient Temperature = -40°C to +85°C) | 46 | | Table 6-7 SPI Interface Timing Specification | 47 | | Table 6-8 I2C Interface Timing | 47 | | Table 6-9 RGB Video timing characteristics | 48 | | Table 8-1 Reflow Profile Parameter Values | 52 | Clearance No.: FTDI#376 # **Appendix C - Revision History** Document Title: FT801 Embedded Video Engine Datasheet Document Reference No.: FT\_000986 Clearance No.: FTDI#376 Product Page: <a href="http://www.ftdichip.com/EVE.htm">http://www.ftdichip.com/EVE.htm</a> Document Feedback: DS FT801 Version 1.0Initial Draft Release2014-03-17Version 1.0Initial Release2014-07-14 # **X-ON Electronics** Largest Supplier of Electrical and Electronic Components Click to view similar products for Video ICs category: Click to view products by Bridgetek manufacturer: Other Similar products are found below: M21328G-12 TW2964-LA2-CR TW9903-FB TW9919-PE1-GR ADV8003KBCZ-7T PI3HDX511DZLEX PI7VD9008ABHFDE ADV8003KBCZ-7C M21324G-13 PI3VDP411LSAZBEX PI3VDP411LSTZBEX PI3VDP411LSRZBEX PI3HDX511EZLSEX BH76912GU-E2 TVP5160PNP TVP5151PBSR BA7603F-E2 BH76361FV-E2 ADV7391WBCPZ-RL MU82645DES S LM6B BH76106HFV-TR BH76206HFV-TR ADV7179WBCPZ ADV7611BSWZ-P-RL ADV7180KCP32Z ADV7180WBCP32Z ADV7280BCPZ-M ADV7282WBCPZ ADV7182BCPZ ADV7182WBCPZ ADV7280KCPZ ADV7280WBCPZ-M ADV7281WBCPZ ADV7281WBCPZ-MA ADV7283WBCPZ ADV7283BCPZ ADV7282WBCPZ-M ADV7280WBCPZ-M ADV7280WBCPZ ADV7180KCP32Z-RL ADV7282AWBCPZ ADV7281AWBCPZ-M ADV7182AWBCPZ ADV7280WBCPZ ADV7280WBCPZ ADV7611BSWZ ADV7181DWBCPZ-RL ADV7173KSTZ-REEL ADV7180WBST48Z-RL