## STM6502, STM6503 STM6504, STM6505 # Dual push-button Smart Reset<sup>TM</sup> with user-adjustable setup delays #### **Features** - Dual Smart Reset push-button inputs with extended reset setup delay - Adjustable Smart Reset setup delay (t<sub>SRC</sub>): by external capacitor or three-state logic (product options): t<sub>SRC</sub> = 2, 6, 10 s (min.) - Power-on reset - Single RST output, active-low, open-drain - Factory-programmable thresholds to monitor V<sub>CC</sub> in the range of 1.575 to 4.625 V typ. - Operating voltage 1.0 V (active-low output valid) to 5.5 V - Low supply current - Operating temperature: industrial grade –40 °C to +85 °C - TDFN8 package: 2 mm x 2 mm x 0.75 mm - RoHS compliant ### **Applications** - Mobile phones, smartphones - e-books - MP3 players - Games - Portable navigation devices - Any application that requires delayed reset push-button(s) response for improved system stability Table 1. Device summary | Part<br>number | Voltage inputs S | | Sm | mart Reset inputs | | t <sub>SRC</sub><br>programming | | Reset or Power<br>Good outputs | | | |------------------------|------------------|------------------|-----|-------------------|----------------------------------|---------------------------------|---------------------------------|--------------------------------|-----|---------| | | v <sub>cc</sub> | V <sub>BAT</sub> | SR0 | SR1 | SRE<br>immediate,<br>independent | Ext.<br>SRC pin | Three-<br>state<br>input<br>TSR | RST | BLD | Package | | STM6502 <sup>(1)</sup> | 1 | | ✓ | 1 | | 1 | | 1 | | TDFN-8L | | STM6503 | 1 | | ✓ | ✓ | | | ✓ | ✓ | | TDFN-8L | | STM6504 <sup>(1)</sup> | 1 | | ✓ | | 1 | | ✓ | <b>√</b> | | TDFN-8L | | STM6505 | 1 | 1 | ✓ | ✓ | | 1 | | ✓ | ✓ | TDFN-8L | <sup>1.</sup> Contact local ST sales office for availability. ## **Contents** | 1 | Desc | cription | | 5 | |---|-------|----------|----------------------------------------------------------------------------|------| | | 1.1 | Smart | Reset devices | 5 | | | 1.2 | Pin des | scriptions | . 10 | | | | 1.2.1 | Power supply (V <sub>CC</sub> ) | 10 | | | | 1.2.2 | Ground (V <sub>SS</sub> ) | 10 | | | | 1.2.3 | Primary Smart Reset input (SR0) | 10 | | | | 1.2.4 | Secondary Smart Reset input (SR1) | 10 | | | | 1.2.5 | Edge-triggered Smart Reset input (SRE pin) – STM6504 only | 11 | | | | 1.2.6 | Adjustable delay of Smart Reset input (SRC pin) – STM6502 and STM6505 only | 11 | | | | 1.2.7 | Programmable Smart Reset input delay (TSR pin) – STM6503 and STM6504 only | 12 | | | | 1.2.8 | Reset output (RST) | 12 | | | | 1.2.9 | Battery monitoring input (V <sub>BAT</sub> ) – STM6505 only | 12 | | | | 1.2.10 | Battery low detect output (BLD) – STM6505 only | 12 | | 2 | Туріс | cal oper | ating characteristics | . 13 | | 3 | Maxi | mum ra | tings | . 15 | | 4 | DC a | ınd AC p | parameters | . 16 | | 5 | Pack | age me | chanical data | . 20 | | 6 | Part | number | ing | . 26 | | 7 | Pack | age ma | rking | . 27 | | 8 | Revi | sion his | tory | . 28 | ## List of tables | Table 1. | Device summary | 1 | |-----------|----------------------------------------------------------------------------------|----| | Table 2. | Signal names | | | Table 3. | t <sub>SBC</sub> programmed by an ideal external capacitor – STM6502 and STM6505 | | | Table 4. | Absolute maximum ratings | | | Table 5. | Operating and measurement conditions | | | Table 6. | DC and AC characteristics | | | Table 7. | V <sub>CC</sub> voltage thresholds | | | Table 8. | TDFN – 8-lead 2 x 2 x 0.75 mm, 0.5 mm pitch package mechanical data | | | Table 9. | Parameter for landing pattern - TDFN - 8-lead 2 x 2 mm package | 22 | | Table 10. | Carrier tape dimensions | | | Table 11. | Reel dimensions | | | Table 12. | Ordering information scheme | 26 | | Table 13. | Package marking | | | Table 14. | Document revision history | | # **List of figures** | Figure 1. | Logic diagrams | 6 | |------------|-------------------------------------------------------------------------------------------------|------| | Figure 2. | Pin connections | | | Figure 3. | Block diagram - STM6502, STM6503, STM6504 | 8 | | Figure 4. | Block diagram - STM6505 | | | Figure 5. | Single-button Smart Reset typical hookup | 9 | | Figure 6. | Dual-button Smart Reset typical hookup | 9 | | Figure 7. | STM6502, STM6503 timing | . 10 | | Figure 8. | STM6504 timing | . 11 | | Figure 9. | STM6505 timing | | | Figure 10. | Supply current (I <sub>CC</sub> ) vs. temperature (STM6505) | . 13 | | Figure 11. | Smart Reset delay ( $t_{SRC}$ ) vs. temperature, $C_{SRC} = 0.62 \mu F$ (STM6505) | . 13 | | Figure 12. | Reset threshold ( $V_{RST}$ ) vs. temperature, "S" threshold option, $V_{CC}$ falling (STM6505) | . 14 | | Figure 13. | V <sub>BAT</sub> monitoring threshold (V <sub>BATTH</sub> ) vs. temperature, falling (STM6505) | . 14 | | Figure 14. | AC testing input/output waveforms | . 16 | | Figure 15. | TDFN – 8-lead 2 x 2 x 0.75 mm, 0.5 mm pitch package outline | . 21 | | Figure 16. | Landing pattern - TDFN – 8-lead 2 x 2 mm without thermal pad | . 22 | | Figure 17. | Carrier tape | . 23 | | Figure 18. | Reel dimensions | . 24 | | Figure 19. | Tape trailer/leader | . 25 | | Figure 20. | Pin 1 orientation | . 25 | | Figure 21. | Package marking, top view | . 27 | ## 1 Description **STM6502** has two combined Smart Reset inputs ( $\overline{SR0}$ and $\overline{SR1}$ ) with delayed Smart Reset setup time ( $t_{SRC}$ ) programmed by an external capacitor on the SRC pin. **STM6503** is similar to STM6502, has two combined delayed Smart Reset inputs ( $\overline{SR0}$ , $\overline{SR1}$ ) and three user-selectable delayed Smart Reset setup time ( $t_{SRC}$ ) options of 2 s, 6 s and 10 s through a three-state TSR input pin: when connected to ground, $t_{SRC} = 2$ s; when left open, $t_{SRC} = 6$ s; when connected to $t_{SRC} = 10$ s (all the times are minimum). **STM6504** has two independent Smart Reset inputs. $\overline{SR0}$ provides the delayed Smart Reset setup time (t<sub>SRC</sub>) function with three user-selectable t<sub>SRC</sub> options through a three-state TSR input pin: when connected to ground, t<sub>SRC</sub> = 2 s; when left open, t<sub>SRC</sub> = 6 s; when connected to V<sub>CC</sub>, t<sub>SRC</sub> = 10 s (all the times are minimum). SRE provides instant reset. SRE is edge-triggered with a special debounce time (t<sub>DEBOUNCE</sub> = 240 ms min.) at the falling edge after a valid reset period. **STM6505** has two combined delayed Smart Reset inputs ( $\overline{SR0}$ , $\overline{SR1}$ ) and provides an adjustable reset delay setup time via an external capacitor connected to the SRC pin. The $\overline{RST}$ output depends also on the $V_{CC}$ monitoring threshold. STM6505 also provides independent low battery detect ( $\overline{BLD}$ ) output controlled by the secondary external input voltage $V_{BAT}$ . $V_{BAT}$ is monitored for low voltage and provides an indication on the battery low detect output pin ( $\overline{BLD}$ ). $V_{BAT}$ threshold is 1.25 V, fixed, and an external resistor divider is to be used to set the actual battery voltage threshold. $V_{BAT}$ threshold hysteresis is 8 mV typ. (16 mV max.). $V_{BAT}$ is voltage monitoring input only, the device is powered only from the $V_{CC}$ pin; $V_{CC}$ must be $\geq$ 1.575 V for proper operation of the $V_{BAT}$ comparator. #### 1.1 Smart Reset devices The Smart Reset device family STM65xx provides a useful feature that ensures inadvertent short reset push-button closures do not cause system resets. This is done by implementing extended Smart Reset input delay ( $t_{SRC}$ ). Once the valid Smart Reset input levels and setup delay are met, the device generates an output reset pulse with user-programmable timeout period ( $t_{REC}$ ). The Smart Reset inputs can be also connected to the applications interrupt to allow the control of both the interrupt pin and the hard reset functions. If the push-buttons are closed for a short time, the processor is only interrupted. If the system still does not respond properly, holding the push-buttons for the extended setup time ( $t_{SRC}$ ) causes hard reset of the processor through the reset outputs. The Smart Reset feature helps significantly increase system stability. The STM65xx family of Smart Reset devices consists of low current microprocessor reset circuits targeted at applications such as MP3 players, navigation, smartphones or mobile phones; generally any application that requires delayed reset push-button(s) response for improved system stability. The STM65xx devices feature single or dual Smart Reset inputs (SR). The delayed Smart Reset setup time ( $t_{SRC}$ ) options of 2 s, 6 s and 10 s (all min.) are adjustable by an external capacitor on the SRC pin or selectable by three-state logic. The delayed setup period ignores switch closures shorter than $t_{SRC}$ , thus preventing unwanted resets. The STM65xx devices have active-low (optionally active-high) open-drain reset (RST) output(s) with or without internal pull-up resistor or push-pull as output options, with factory-programmed or capacitor-adjustable or push-buttons defined output reset pulse duration, with or without power-on reset function. Some devices also have an undervoltage monitoring feature: the reset output is also asserted when the monitored supply voltage $V_{CC}$ drops below the specified threshold. The reset output remains asserted for the reset timeout period ( $t_{REC}$ ) after the monitored supply voltage goes above the specified threshold. Figure 1. Logic diagrams Figure 2. Pin connections 477 Table 2. Signal names | | . Olgila names | | | | | | |-----------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Symbol | Input/<br>output | Description | | | | | | RST | Output | Open-drain reset output, active-low. | | | | | | BLD | Output | Battery low detect output, active-low, open-drain. STM6505 only. | | | | | | SR0 | Input | Primary push-button Smart Reset input. Active-low, with or without internal 65 k $\Omega$ pull-up to $V_{CC}$ (product options). | | | | | | SR1 | Input | Secondary push-button Smart Reset input - combines with the primary push-button reset to provide setup delay time before reset. Active-low, with or without internal 65 k $\Omega$ pull-up to V <sub>CC</sub> (product options). | | | | | | SRE | Input | Secondary push-button Smart Reset input - provides instant Smart Reset. SRE is edge-triggered with a special debounce time ( $t_{DEBOUNCE}$ = 240 ms min.) at the falling edge after a valid reset period. Active-high, no internal pull-up to $V_{CC}$ . STM6504 only. | | | | | | SRC | Input | Smart Reset input delay setup control: connect to an external capacitor to adjust the delay setup time ( $t_{SRC}$ ). STM6502 and STM6505 only. | | | | | | TSR | Input | A three-state Smart Reset input delay setup control. When connected to ground, $t_{SRC}=2$ s; when left open, $t_{SRC}=6$ s; when connected to $V_{CC},$ $t_{SRC}=10$ s (all times are minimum). TSR is a DC-type input, intended to be either permanently grounded, permanently connected to $V_{CC}$ or permanently left open. If left open, for improved system glitch immunity it is strongly recommended to connect a 0.1 $\mu F$ decoupling ceramic capacitor between the TSR and $V_{SS}$ pins. STM6503 and STM6504 only. | | | | | | V <sub>CC</sub> | Supply | Supply voltage input. Power supply for the device and an input for the monitored supply voltage. A 0.1 $\mu$ F decoupling ceramic capacitor is recommended to be connected between the V <sub>CC</sub> and V <sub>SS</sub> pins. | | | | | | $V_{BAT}$ | Input | Battery voltage monitoring input. STM6505 only. | | | | | | V <sub>SS</sub> | Supply | Ground | | | | | | NC | | No connect (not bonded); should be connected to V <sub>SS</sub> . | | | | | $V_{CC}$ **V<sub>RST</sub>** COMPARE SR1 (SRE Logic STM6504 only)(1) <sup>t</sup>REC ▶ RST generator SR0 Logic SRC (STM6502) TSR (STM6503, STM6504) AM00352a Figure 3. Block diagram - STM6502, STM6503, STM6504 1. STM6504 only: $\overline{\text{SR0}}$ and SRE are working independently. SRE is edge-triggered and has a special debounce time (t<sub>DEBOUNCE</sub> = 240 ms min.) at the falling edge after a valid reset period. Figure 4. Block diagram - STM6505 **477** $V_{CC}$ 100 k $\Omega$ $v_{\text{CC}}$ $V_{CC}$ RST RESET **TSR** 100 kΩ STM6503 MCU SR1 INT/ NMI SR0 $V_{SS}$ $V_{SS}$ PUSH-BUTTON SWITCH AM00380b Figure 5. Single-button Smart Reset typical hookup #### 1.2 Pin descriptions #### 1.2.1 Power supply (V<sub>CC</sub>) This pin is used to provide the power to the device and to monitor the power supply. A 0.1 $\mu$ F decoupling ceramic capacitor is recommended to be connected between the $V_{CC}$ and V<sub>SS</sub> pins. #### 1.2.2 Ground (V<sub>SS</sub>) This is the supply ground for the device. #### 1.2.3 Primary Smart Reset input (SR0) The primary push-button Smart Reset input, active-low pin is connected to the first pushbutton switch. #### 1.2.4 Secondary Smart Reset input (SR1) The secondary push-button Smart Reset input, active-low pin is connected to the second push-button switch. Keeping both Smart Reset inputs \$\overline{SR0}\$ and \$\overline{SR1}\$ active for longer than t<sub>SRC</sub> activates the reset output pulse. t<sub>SRC</sub> **t**REC SR0 SR1 RST Figure 7. STM6502, STM6503 timing Reset is asserted "low" right after the Smart Reset setup delay (t<sub>SRC</sub>) has been met and returns to high after the t<sub>RFC</sub> period. Doc ID 16101 Rev 6 10/29 #### 1.2.5 Edge-triggered Smart Reset input (SRE pin) – STM6504 only The SRE pin is active-high, immediate and independent reset input that includes an edge trigger with debounce delay $t_{\mbox{\scriptsize DEBOUNCE}}$ on the falling edge. Note: The triggering edge must be a high-to-low or low-to-high transition with a slew-rate faster than 1 $V/\mu s$ typ. Figure 8. STM6504 timing # 1.2.6 Adjustable delay of Smart Reset input (SRC pin) – STM6502 and STM6505 only This pin controls the setup time before the push-button action is validated by the reset output. It is connected to an external capacitor ( $C_{SRC}$ ), which is tied to ground to provide the desired value of the setup time ( $t_{SRC}$ ). Calculated t<sub>SRC</sub> and C<sub>SRC</sub> examples are given in *Table 3*. Refer also to *Table 6*. Table 3. t<sub>SRC</sub> programmed by an ideal external capacitor – STM6502 and STM6505 | Calculated C <sub>SRC</sub> | Se | Closest common | | | |-----------------------------|------|----------------|------|-----------------------------| | value [µF] | Min. | Тур. | Max. | C <sub>SRC</sub> value [µF] | | 0.2 | 2 | 2.5 | 3.0 | 0.22 | | 0.3 | 3 | 3.75 | 4.5 | 0.33 | | 0.6 | 6 | 7.5 | 9 | 0.56 | | 1 | 10 | 12.5 | 15 | 1 | At 25 °C. Example calculations based on an ideal capacitor. During application design and component selection it should be considered that the current flowing into the external t<sub>SRC</sub> programming capacitor (C<sub>SRC</sub>) is on the order of 100 nA, therefore a low-leakage capacitor (ceramic or film capacitor) should be used and placed as close as possible to the SRC pin. Also an adequate low-leakage PCB environment should be ensured to prevent t<sub>SRC</sub> accuracy from being affected. A recommended minimum value of C<sub>SRC</sub> is 0.01 μF. <sup>2.</sup> In case of repeated activations of the $t_{SRC}$ timer, an interval of 10 ms min. is needed between the activations to fully discharge $C_{SRC}$ , so that the next $t_{SRC}$ is as specified. # 1.2.7 Programmable Smart Reset input delay (TSR pin) – STM6503 and STM6504 only The TSR pin allows the user to program the setup time before the push-button action is validated by the reset output. It is controlled by different voltage levels on the three-state TSR input pin: when connected to ground, $t_{SRC}=2$ s; when left open, $t_{SRC}=6$ s; when connected to $V_{CC}$ , $t_{SRC}=10$ s (all times are minimum). TSR is a DC-type input, intended to be either permanently grounded, permanently connected to $V_{CC}$ or permanently left open. If it is left open, for improved system glitch immunity it is strongly recommended to connect a 0.1 $\mu$ F decoupling ceramic capacitor between the TSR and $V_{SS}$ pins. ### 1.2.8 Reset output (RST) RST is the active-low, open-drain reset output in the Smart Reset family. ### 1.2.9 Battery monitoring input (V<sub>BAT</sub>) – STM6505 only $V_{BAT}$ is an input for monitoring the battery voltage. $V_{BAT}$ threshold is 1.25 V, fixed, and an external resistor divider is to be used to set the actual battery voltage threshold. ### 1.2.10 Battery low detect output (BLD) - STM6505 only The battery low detect output is controlled by the V<sub>BAT</sub> voltage monitoring input and is active-low, open-drain, with no pull-up. # 2 Typical operating characteristics Figure 11. Smart Reset delay ( $t_{SRC}$ ) vs. temperature, $C_{SRC}$ = 0.62 $\mu$ F (STM6505) Figure 12. Reset threshold ( $V_{RST}$ ) vs. temperature, "S" threshold option, $V_{CC}$ falling (STM6505) 2.99 2.97 2.95 V<sub>RST</sub> [V] 2.93 2.91 2.89 2.87 80 -60 -40 -20 0 20 40 60 100 120 140 Temperature [°C] AM04888v1 ## 3 Maximum ratings Stressing the device above the rating listed in *Table 4: Absolute maximum ratings* may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality documents. Table 4. Absolute maximum ratings | Symbol | Parameter | Value | Unit | | |---------------------------------|-------------------------------------------|----------------------------|-------|------| | T <sub>STG</sub> | Storage temperature (V <sub>CC</sub> off) | -55 to +150 | °C | | | T <sub>SLD</sub> <sup>(1)</sup> | Lead solder temperature for 10 seconds | 260 | °C | | | $\theta_{JA}$ | Thermal resistance (junction to ambient) | TDFN8 | 149.0 | °C/W | | V <sub>IO</sub> | Input or output voltage | -0.3 to 5.5 <sup>(2)</sup> | V | | | V <sub>CC</sub> | Supply voltage | -0.3 to 7 | V | | <sup>1.</sup> Reflow at peak temperature of 260 $^{\circ}$ C. The time above 255 $^{\circ}$ C must not exceed 30 seconds. <sup>2.</sup> For inputs or outputs with internal pull-up resistors and push-pull type outputs -0.3 to $V_{CC}+0.3$ V only. ## 4 DC and AC parameters This section summarizes the operating measurement conditions, and the DC and AC characteristics of the device. The parameters in the DC and AC characteristics tables that follow, are derived from tests performed under the measurement conditions summarized in *Table 5: Operating and measurement conditions*. Designers should check that the operating conditions in their circuit match the operating conditions when relying on the quoted parameters. Table 5. Operating and measurement conditions | Parameter | Value | Unit | |-------------------------------------------------|----------------------------|------| | V <sub>CC</sub> supply voltage | 1.0 to 5.5 | V | | Ambient operating temperature (T <sub>A</sub> ) | -40 to +85 | °C | | Input rise and fall times | ≤ 5 | ns | | Input pulse voltages | 0.2 to 0.8 V <sub>CC</sub> | V | | Input and output timing ref. voltages | 0.3 to 0.7 V <sub>CC</sub> | V | Figure 14. AC testing input/output waveforms Table 6. DC and AC characteristics | Symbol | Parameter | | Min. | Typ. <sup>(2)</sup> | Max. | Unit | | |-----------------------|------------------------------------------------------------|----------------------------------------------------------------------------------------------|-------------------------------------------------------|---------------------------|------------------|---------------------------|----| | V <sub>CC</sub> | Supply voltage range | Reset output valid - active-low | | 1.0 | | 5.5 | ٧ | | | | CTMCCOO | V <sub>CC</sub> = 5.0 V | | 1.2 | | μΑ | | | | STM6502 | $V_{CC} = 3.0 V^{(3)}$ | | 1.1 | | μΑ | | | | CTMCCOO | V <sub>CC</sub> = 5.0 V, TSR left open | | 4 | 5.8 | μΑ | | , | Supply current (inputs in their inactive state, | STM6503 | V <sub>CC</sub> = 3.0 V, TSR left open <sup>(3)</sup> | | 3 | | μA | | I <sub>CC</sub> | t <sub>REC</sub> and t <sub>SRC</sub> counter is inactive) | STM6504 | V <sub>CC</sub> = 5.0 V, TSR left open | | 4 | 5.8 | μΑ | | | is inactive) | S11010504 | V <sub>CC</sub> = 3.0 V, TSR left open <sup>(3)</sup> | | 3 | | μΑ | | İ | | CTMCFOF | V <sub>CC</sub> = 5.0 V | | 2.3 | 3.3 | μΑ | | | | STM6505 | $V_{CC} = 3.0 V^{(3)}$ | | 2.2 | | μΑ | | Output cha | aracteristics | | | | | | | | | | V <sub>CC</sub> ≥ 4.5 V, sinking 3.2 mA | | | | 0.3 | ٧ | | $V_{OL}$ | Reset output voltage low (reset asserted: RST, BLD) | $V_{CC} \ge 3.3$ | | | 0.3 | ٧ | | | | (************************************** | V <sub>CC</sub> ≥ 1.0 V, sinking 0.1 mA | | | | 0.3 | ٧ | | | . Reset timeout delay, | | Option A | | 210 | 280 | ms | | t <sub>REC</sub> | factory-programmed | Option B | | 240 | 360 | 480 | ms | | V <sub>CC</sub> monit | oring reset thresholds | | | | | | | | V | Fixed voltage trip point for | -40 to +85 °C | | V <sub>RST</sub><br>-2.5% | V <sub>RST</sub> | V <sub>RST</sub><br>+2.5% | V | | V <sub>RST</sub> | V <sub>CC</sub> monitoring (refer to <i>Table 7</i> ) | 25 °C | | V <sub>RST</sub><br>-2.0% | V <sub>RST</sub> | V <sub>RST</sub><br>+2.0% | ٧ | | V | Liveteresis of V | L, M | | | 0.5% | | | | V <sub>HYST</sub> | Hysteresis of V <sub>RST</sub> | T, S, R, Z, | | 1% | | | | | | V <sub>CC</sub> to reset delay | $V_{CC}$ falling from ( $V_{RST}$ + 100 mV) to ( $V_{RST}$ - 100 mV) at 10 mV/ $\mu s^{(4)}$ | | | 20 | | μs | | V <sub>BAT</sub> moni | toring | | | | | | • | | V <sub>BATTH</sub> | Fixed V <sub>BAT</sub> monitoring threshold | STM6505 only | | 1.225 | 1.25 | 1.275 | V | | V <sub>BATHYST</sub> | V <sub>BATTH</sub> hysteresis | STM6505 | only | | 8 | 16 | mV | | I <sub>LI(VBAT)</sub> | V <sub>BAT</sub> input leakage current | STM6505 | only | -100 | 10 | 100 | nA | Table 6. DC and AC characteristics (continued) | Symbol | Parameter | Test conditions <sup>(1)</sup> | Min. | Typ. <sup>(2)</sup> | Max. | Unit | |---------------------------------|--------------------------------------------------------------------------------------------------------|------------------------------------------|----------------------------------|------------------------------------|----------------------------------|------| | Smart Res | et inputs | | • | | | | | V <sub>IL</sub> | SR0, SR1, SRE input<br>voltage low | | V <sub>SS</sub><br>-0.3 | | 0.3<br>V <sub>CC</sub> | ٧ | | V <sub>IH</sub> | SR0, SR1, SRE input voltage high | | 0.7<br>V <sub>CC</sub> | | 5.5 | ٧ | | I <sub>LI(SR)</sub> | Input leakage current, SR and SRE inputs | Option without internal pull-up resistor | -1 | | +1 | μΑ | | I <sub>LI(TSR)</sub> | Input leakage current, TSR input | STM6503 and STM6504 only | -5 | | +7 | μΑ | | R <sub>PUI</sub> | Internal pull-up resistor, input (optional - refer to Table 12) | | | 65 | | kΩ | | t <sub>DEBOUNCE</sub> | SRE input falling edge debounce time | STM6504 only | 240 | 360 | 480 | ms | | Smart Res | et delay | | | | | | | t <sub>SRC</sub> <sup>(5)</sup> | Capacitor-programmable<br>Smart Reset setup time,<br>STM6502 and STM6505.<br>Refer to <i>Table 3</i> . | T <sub>A</sub> = 25 °C | 10 x<br>C <sub>SRC</sub><br>(µF) | 12.5 x<br>C <sub>SRC</sub><br>(µF) | 15 x<br>C <sub>SRC</sub><br>(μF) | S | | | TSR pin-programmable | TSR = V <sub>SS</sub> | 2 | 2.5 | 3 | S | | t <sub>SRC</sub> <sup>(5)</sup> | Smart Reset setup time, | TSR = floating <sup>(6)</sup> | 6 | 7.5 | 9 | S | | | STM6503 and STM6504. | TSR = V <sub>CC</sub> | 10 | 12.5 | 15 | S | - 1. Valid for ambient operating temperature: $T_A = -40$ to +85 °C; $V_{CC} = 1.0$ to 5.5 V (except where noted). - 2. Typical value is at 25 °C and $V_{CC}$ = 3.3 V unless otherwise noted. - 3. For devices with $V_{RST}$ < 3.0 V. - 4. Guaranteed by design. - 5. Input glitch immunity is equal to $t_{SRC}$ (when both $\overline{SR}$ inputs are low, otherwise infinite). STM6502, STM6503, STM6505 only. - 6. If left open, for improved system glitch immunity it is strongly recommended to connect a 0.1 $\mu$ F decoupling ceramic capacitor between the TSR and $V_{SS}$ pins. Table 7. $V_{CC}$ voltage thresholds | V <sub>CC</sub> monitoring threshold | Tun | ±2.5% (–40 ° | C to +85 °C) | ±2.0% | - Unit | | |--------------------------------------|-------|--------------|--------------|-------|--------|------| | V <sub>RST</sub> | Тур. | Min. | Max. | Min. | Max. | Onne | | L (falling) | 4.625 | 4.509 | 4.741 | 4.533 | 4.718 | V | | M (falling) | 4.375 | 4.266 | 4.484 | 4.288 | 4.463 | ٧ | | T (falling) | 3.075 | 2.998 | 3.152 | 3.014 | 3.137 | ٧ | | S (falling) | 2.925 | 2.852 | 2.998 | 2.867 | 2.984 | ٧ | | R (falling) | 2.625 | 2.559 | 2.691 | 2.573 | 2.678 | ٧ | | Z (falling) | 2.313 | 2.255 | 2.371 | 2.267 | 2.359 | ٧ | | Y (falling) | 2.188 | 2.133 | 2.243 | 2.144 | 2.232 | ٧ | | W (falling) | 1.665 | 1.623 | 1.707 | 1.632 | 1.698 | V | | V (falling) | 1.575 | 1.536 | 1.614 | 1.544 | 1.607 | ٧ | ## 5 Package mechanical data In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK<sup>®</sup> is an ST trademark. Figure 15. TDFN - 8-lead 2 x 2 x 0.75 mm, 0.5 mm pitch package outline Table 8. TDFN – 8-lead 2 x 2 x 0.75 mm, 0.5 mm pitch package mechanical data | Symbol | D | imension (mn | n) | Dimension (inches) | | | | |----------|------|--------------|------|--------------------|-------|-------|--| | | Min. | Nom. | Max. | Min. | Nom. | Max. | | | А | 0.70 | 0.75 | 0.80 | 0.028 | 0.030 | 0.031 | | | A1 | 0.00 | 0.02 | 0.05 | 0.000 | 0.001 | 0.002 | | | b | 0.15 | 0.20 | 0.25 | 0.006 | 0.008 | 0.010 | | | D<br>BSC | 1.9 | 2.00 | 2.1 | 0.075 | 0.079 | 0.083 | | | E<br>BSC | 1.9 | 2.00 | 2.1 | 0.075 | 0.079 | 0.083 | | | е | | 0.50 | | | 0.020 | | | | L | 0.45 | 0.55 | 0.65 | 0.018 | 0.022 | 0.026 | | E E1 L Figure 16. Landing pattern - TDFN - 8-lead 2 $\times$ 2 mm without thermal pad Table 9. Parameter for landing pattern - TDFN - 8-lead 2 x 2 mm package | Parameter | Description | Dimension (mm) | | | | | |-----------|-------------------------------|----------------|------|------|--|--| | | Description | Min. | Nom. | Max. | | | | L | Contact length | 1.05 | _ | 1.15 | | | | b | Contact width | 0.25 | _ | 0.30 | | | | E | Max. land pattern Y-direction | _ | 2.85 | _ | | | | E1 | Contact gap spacing | _ | 0.65 | _ | | | | D | Max. land pattern X-direction | _ | 1.75 | _ | | | | Р | Contact pitch | _ | 0.5 | _ | | | Figure 17. Carrier tape Table 10. Carrier tape dimensions | Package | W | D | E | P <sub>0</sub> | P <sub>2</sub> | F | A <sub>0</sub> | B <sub>0</sub> | K <sub>0</sub> | P <sub>1</sub> | Т | Unit | Bulk<br>qty. | |---------|------------------------|-------------------------|---------------|----------------|----------------|---------------|----------------|----------------|----------------|----------------|----------------|------|--------------| | TDFN8 | 8.00<br>+0.30<br>-0.10 | 1.50<br>+0.10/<br>-0.00 | 1.75<br>±0.10 | 4.00<br>±0.10 | 2.00<br>±0.10 | 3.50<br>±0.05 | 2.30<br>±0.05 | 2.30<br>±0.05 | 1.00<br>±0.05 | 4.00<br>±0.10 | 0.250<br>±0.05 | mm | 3000 | Figure 18. Reel dimensions Table 11. Reel dimensions | Тар | e sizes | A max. | B min. | С | D min. | N min. | G | T max. | |-----|---------|----------------|--------|---------------|--------|--------|-----------|--------| | 8 | mm | 180 (7 inches) | 1.50 | 13.0 +/- 0.20 | 20.20 | 60 | 8.4 +2/-0 | 14.40 | Figure 19. Tape trailer/leader Figure 20. Pin 1 orientation Note: 1 Drawings are not to scale. 2 All dimensions are in mm, unless otherwise noted. ## 6 Part numbering Table 12. Ordering information scheme Example: STM6505 W C DG Α В 6 **Device type** STM6502<sup>(1)</sup> STM6503 STM6504<sup>(1)</sup> STM6505 Reset (V<sub>CC</sub> monitoring) threshold voltage (V<sub>RST</sub>), typ., falling L = 4.625 VS = 2.925 VR = 2.625 VZ = 2.313 VW = 1.665 VV = 1.575 VSmart Reset setup delay (t<sub>SRC</sub>); presence of internal input pull-up on all Smart Reset inputs (SRx, SRE) A = user-programmable (external capacitor); no input pull-up C = user-programmable (external capacitor); 65 k $\Omega$ input pull-up E = 2 or 6 or 10 s min., user-programmable (three-state); no input pull-up F = 2 or 6 or 10 s min., user-programmable (three-state); 65 k $\Omega$ input pull-up **Output type** A = open-drain, no pull-up, active-low Reset timeout period (t<sub>REC</sub>) A = 140 ms min.B = 240 ms min.**Package** DG = TDFN8 2 x 2 x 0.75 mm, 0.5 mm pitch Temperature range 6 = -40 °C to +85 °C F = ECOPACK® package, tape and reel Shipping method 1. Contact local ST sales office for availability. For device options currently available refer to *Table 13*. For other options, voltage threshold values etc. or for more information on any aspect of this device, please contact the ST sales office nearest you. ## 7 Package marking Table 13. Package marking | Part number | t <sub>SRC</sub><br>delay<br>control | Smart<br>Reset<br>inputs <sup>(1)</sup> | V <sub>RST</sub> | RST<br>output <sup>(1)</sup> | t <sub>REC</sub> option | BLD<br>output <sup>(1)</sup> | Topmark | |--------------------------------|--------------------------------------|-----------------------------------------|------------------|------------------------------|-------------------------|------------------------------|---------| | STM6503REAADG6F | TSR | AL | R | AL, OD | Α | | 3RG | | STM6503SEAADG6F | TSR | AL | S | AL, OD | Α | _ | 3SG | | STM6503VEAADG6F | TSR | AL | V | AL, OD | Α | | 3VG | | STM6504SEABDG6F <sup>(2)</sup> | TSR | AL | S | AL, OD | В | _ | 4SG | | STM6505SCABDG6F | C <sub>SRC</sub> | AL, PU | S | AL, OD | В | AL, OD | 5SK | | STM6505RCABDG6F | C <sub>SRC</sub> | AL, PU | R | AL, OD | В | AL, OD | 5RK | | STM6505WCABDG6F | C <sub>SRC</sub> | AL, PU | W | AL, OD | В | AL, OD | 5WK | - 1. AL = active-low, AH = active-high, PU = with internal pull-up resistor, OD = open-drain. - 2. Contact local ST sales office for availability. Figure 21. Package marking, top view # 8 Revision history Table 14. Document revision history | Date | Revision | Changes | |-------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31-Aug-2009 | 1 | Initial release. | | 06-Nov-2009 | 2 | Updated Applications, Section 1, Section, Figure 3 to Figure 6 updated and moved to Section, updated Table 1, Table 2, Table 3, Table 4, Table 6, Table 12, Section 1.2.3, Section 1.2.7, Section 1.2.9, Section 5, added package footprint, tape and reel information, and Section 7. | | 15-Jan-2010 | 3 | Updated Features, Section 1, Section 1.2.6, Table 1, Table 2, Figure 5, Figure 6, Table 3, Table 6, Table 12, Table 13, removed Table 4. | | 01-Mar-2010 | 4 | Updated title of datasheet, Features, Applications, Table 1, 2, 6, 12, footnote 5 of Table 6; updated Figure 3, 4; added Section 2: Typical operating characteristics; minor textual and formatting changes. | | 21-Jun-2010 | 5 | Updated Features, Section 1, Figure 8, footnote 1 and 2 of Table 3, updated Table 4, added footnote 2 to Table 4, Table 6, added footnote 6 to Table 6, updated Table 6 to Table 9, and added footnote 2 of Table 13. | | 09-Feb-2011 | 6 | Reformatted <i>Table 1</i> , updated <i>Table 6</i> , added STM6503REAADG6F and STM6503SEAADG6F device to <i>Table 13</i> , corrected typo in <i>Table 13</i> . |