

# AC-DC and DC-DC Peak Current-Mode Converters for Flyback/Boost Applications

### **General Description**

The MAX17498A/MAX17498B/MAX17498C devices are current-mode fixed-frequency flyback/boost converters with a minimum number of external components. They contain all the control circuitry required to design wide input voltage isolated and nonisolated power supplies. The MAX17498A has its rising/falling undervoltage lock-out (UVLO) thresholds optimized for universal offline (85V AC to 265V AC) applications, while the MAX17498B/MAX17498C support UVLO thresholds suitable to low-voltage DC-DC applications.

The switching frequency of the MAX17498A/MAX17498C is 250kHz, while that of the MAX17498B is 500kHz. These frequencies allow the use of tiny magnetic and filter components, resulting in compact, cost-effective power supplies. An EN/UVLO input allows the user to start the power supply precisely at the desired input voltage, while also functioning as an on/off pin. The OVI pin enables implementation of an input overvoltage-protection scheme that ensures that the converter shuts down when the DC input voltage exceeds the desired maximum value.

The devices incorporate a flexible error amplifier and an accurate reference voltage (REF) to enable the end user to regulate both positive and negative outputs. Programmable current limit allows proper sizing and protection of the primary switching FET. The devices support a maximum duty cycle greater than 92% and provide programmable slope compensation to allow optimization of control loop performance. The devices provide an open-drain PGOOD pin that serves as a power-good indicator and enters the high-impedance state to indicate that the flyback/boost converter is in regulation. An SS pin allows programmable soft-start time for the flyback/boost converter. Hiccup-mode overcurrent protection and thermal shutdown are provided to minimize dissipation under overcurrent and overtemperature fault conditions. The devices are available in a space-saving, 16-pin (3mm x 3mm) TQFN package with 0.5mm lead spacing.

<u>Ordering Information</u> and <u>Typical Application Circuits</u> appear at end of data sheet.

For related parts and recommended products to use with this part, refer to <u>www.maximintegrated.com/MAX17498A.related.</u>

## **Benefits and Features**

- Peak Current-Mode Converter
- Current-Mode Control Provides Excellent Transient Response
- Fixed Switching Frequency
  - ♦ 250kHz: MAX17498A/MAX17498C
  - ♦ 500kHz: MAX17498B
- Flexible Error Amplifier to Regulate Both Positive and Negative Outputs
- Programmable Soft-Start to Reduce Input Inrush Current
- Programmable Voltage or Current Soft-Start
- Power-Good Signal (PGOOD)
- Reduced Power Dissipation Under Fault
  - ♦ Overcurrent Protection
  - Thermal Shutdown with Hysteresis
- Robust Protection Features
  - ♦ Programmable Current Limit
  - Input Overvoltage Protection
- Optimized Loop Performance
  - ♦ Programmable Slope Compensation
- High Efficiency
  - Low R<sub>DSON</sub>, 175mΩ, 65V Rated Internal n-Channel MOSFET
  - ♦ No Current-Sense Resistor
- Optional Spread Spectrum
- Space-Saving, 16-Pin (3mm x 3mm) TQFN Package

### **Applications**

Front-End AC-DC Power Supplies for Industrial Applications (Isolated and Nonisolated)

**Telecom Power Supplies** 

Wide Input Range DC Input Flyback/Boost Industrial Power Supplies

#### **ABSOLUTE MAXIMUM RATINGS**

| IN to SGND                      | 0.3V to +40V                   |
|---------------------------------|--------------------------------|
| EN/UVLO to SGND                 | 0.3V to IN + 0.3V              |
| OVI to SGND                     | 0.3V to V <sub>CC</sub> + 0.3V |
| V <sub>CC</sub> to SGND         | 0.3V to +6V                    |
| SS, LIM, EA-, EA+, COMP, SLOPE, |                                |
| REF to SGND                     | 0.3V to $(V_{CC} + 0.3V)$      |
| LX to SGND                      | 0.3V to +70V                   |
| PGOOD to SGND                   | 0.3V to +6V                    |

| PGND to SGND                                 | 0.3V to +0.3V  |
|----------------------------------------------|----------------|
| Continuous Power Dissipation (Single-Layer I | Board)         |
| TQFN (derate 20.8mW/°C above +70°C)          | 1700mW         |
| Operating Temperature Range                  | 40°C to +125°C |
| Storage Temperature Range                    | 65°C to +160°C |
| Junction Temperature (continuous)            | +150°C         |
| Lead Temperature (soldering, 10s)            | +300°C         |
| Soldering Temperature (reflow)               | +260°C         |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **ELECTRICAL CHARACTERISTICS**

 $(V_{IN} = +15V, V_{EN/UVLO} = +2V, COMP = open, C_{IN} = 1\mu F, C_{VCC} = 1\mu F, T_A = T_J = -40^{\circ}C$  to  $+125^{\circ}C$ , unless otherwise noted. Typical values are at  $T_A = +25^{\circ}C$ .) (Note 1)

| PARAMETER                               | CONDITIONS                                     | MIN  | ТҮР  | МАХ  | UNITS          |  |  |  |
|-----------------------------------------|------------------------------------------------|------|------|------|----------------|--|--|--|
| INPUT SUPPLY (VIN)                      | INPUT SUPPLY (VIN)                             |      |      |      |                |  |  |  |
| INI Violtaga Danga (VIINI)              | MAX17498A                                      |      |      | 29   | V              |  |  |  |
| IN Voltage Range (VIN)                  | MAX17498B/MAX17498C                            | 4.5  |      | 36   | 1 <sup>v</sup> |  |  |  |
| IN Supply Startup Current Under<br>UVLO | IINSTARTUP, VIN < UVLO or EN/UVLO = SGND       |      | 22   | 36   | μA             |  |  |  |
|                                         | Switching, fSW = 250kHz (MAX17498A/MAX17498C)  |      | 1.8  | 3    |                |  |  |  |
| IN Supply Current (IIN)                 | Switching, fSW = 500kHz (MAX17498B)            |      | 2    | 3.25 | mA             |  |  |  |
| IN Boostrap UVLO Rising                 | MAX17498A                                      | 19   | 20.5 | 22   | v              |  |  |  |
| Threshold                               | MAX17498B/MAX17498C                            | 3.85 | 4.15 | 4.4  | v              |  |  |  |
| IN Bootstrap UVLO Falling<br>Threshold  |                                                | 3.65 | 3.95 | 4.25 | V              |  |  |  |
| IN Clamp Voltage                        | EN/UVLO = SGND, IIN = 1mA (MAX17498A) (Note 2) | 31   | 33.5 | 36   | V              |  |  |  |
| LINEAR REGULATOR (VCC)                  |                                                |      |      |      |                |  |  |  |
| VCC Output Voltage Range                | 6V < VIN < 29V, 0mA < IVCC < 50mA              | 4.8  | 5    | 5.2  | V              |  |  |  |
| VCC Dropout Voltage                     | VIN = 4.5V, $IVCC = 20mA$                      |      | 160  | 300  | mV             |  |  |  |
| VCC Current Limit                       | VCC = 0V, VIN = 6V                             | 50   | 100  |      | mA             |  |  |  |
| ENABLE (EN/UVLO)                        |                                                |      |      |      |                |  |  |  |
| EN/UVLO Threshold                       | Rising                                         | 1.18 | 1.23 | 1.28 | - V            |  |  |  |
|                                         | Falling                                        | 1.11 | 1.17 | 1.21 | v              |  |  |  |
| EN/UVLO Input Leakage Current           | $0V < VEN/UVLO < 1.5V$ , TA = $+25^{\circ}C$   | -100 | 0    | +100 | nA             |  |  |  |

# AC-DC and DC-DC Peak Current-Mode Converters for Flyback/Boost Applications

### **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{IN} = +15V, V_{EN/UVLO} = +2V, COMP = open, C_{IN} = 1\mu F, C_{VCC} = 1\mu F, T_A = T_J = -40^{\circ}C$  to  $+125^{\circ}C$ , unless otherwise noted. Typical values are at  $T_A = +25^{\circ}C$ .) (Note 1)

| PARAMETER                                  | CONDITIONS                            | MIN     | TYP  | MAX  | UNITS |
|--------------------------------------------|---------------------------------------|---------|------|------|-------|
| OVERVOLTAGE PROTECTION                     | (OVI)                                 | · · · · |      |      |       |
| OVI Threshold                              | Rising                                | 1.18    | 1.23 | 1.28 | V     |
| OVERTICESHOLD                              | Falling                               | 1.11    | 1.17 | 1.21 | v     |
| OVI Masking Delay                          |                                       |         | 2    |      | μs    |
| OVI Input Leakage Current                  | $0V < VOVI < 1.5V, TA = +25^{\circ}C$ | -100    | 0    | +100 | nA    |
| SWITCHING FREQUENCY AND                    | MAXIMUM DUTY CYCLE (fSW and DMAX)     |         |      |      |       |
| Switching Frequency                        | MAX17498A/MAX17498C                   | 235     | 250  | 265  |       |
| Switching Frequency                        | MAX17498B                             | 470     | 500  | 530  | kHz   |
| Maximum Duty Cycle                         | MAX17498A/MAX17498C                   | 92      | 94.5 | 97   | %     |
| Maximum Duty Cycle                         | MAX17498B                             | 90      | 92   | 94   | /0    |
| Minimum Controllable On Time               | tonmin                                |         | 110  |      | ns    |
| SOFT-START (SS)                            | ·                                     | ·       |      |      |       |
| SS Set-Point Voltage                       |                                       | 1.2     | 1.22 | 1.24 | V     |
| SS Pullup Current                          | VSS = 400 mV                          | 9       | 10   | 11   | μA    |
| SS Peak Current-Limit-Enable<br>Threshold  |                                       | 1.11    | 1.17 | 1.21 | V     |
| ERROR AMPLIFIER (EA+, EA-,                 | and COMP)                             |         |      |      |       |
| EA+ Input Bias Current                     | VEA+ = 1.5V, TA = +25°C               | -100    |      | +100 | nA    |
| EA- Input Bias Current                     | VEA- = 1.5V, TA = +25°C               | -100    |      | +100 | nA    |
| Error-Amplifier Open-Loop<br>Voltage Gain  |                                       |         | 90   |      | dB    |
| Error-Amplifier<br>Transconductance        | VCOMP = 2V, VLIM = 1V                 | 1.5     | 1.8  | 2.1  | mS    |
| Error-Amplifier Source Current             | VCOMP = 2V, EA- < EA+                 | 80      | 120  | 210  | μA    |
| Error-Amplifier Sink Current               | VCOMP = 2V, EA- > EA+                 | 80      | 120  | 210  | μA    |
| Current-Sense Transresistance              |                                       | 0.45    | 0.5  | 0.55 | Ω     |
| INTERNAL SWITCH                            |                                       | I       |      |      |       |
| DMOS Switch On-Resistance<br>(RDSON)       | ILX = 200mA                           |         | 175  | 380  | mΩ    |
| DMOS Peak Current Limit                    | LIM = 100K                            | 1.62    | 1.9  | 2.23 | А     |
| DMOS Runaway Current Limit                 | LIM = 100K                            | 1.9     | 2.3  | 2.6  | A     |
| LX Leakage Current                         | VLX = 65V, TA = +25°C                 |         | 0.1  | 1    | μA    |
| CURRENT LIMIT (LIM)                        | 1                                     | 1       |      |      |       |
| LIM Reference Current                      |                                       | 9       | 10   | 11   | μA    |
| Peak Switch Current Limit with<br>LIM Open |                                       | 0.39    | 0.45 | 0.54 | A     |
| Runaway Switch Current Limit with LIM Open |                                       | 0.39    | 0.5  | 0.6  | А     |

# AC-DC and DC-DC Peak Current-Mode Converters for Flyback/Boost Applications

#### **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{IN} = +15V, V_{EN/UVLO} = +2V, COMP = open, C_{IN} = 1\mu F, C_{VCC} = 1\mu F, T_A = T_J = -40^{\circ}C$  to  $+125^{\circ}C$ , unless otherwise noted. Typical values are at  $T_A = +25^{\circ}C$ .) (Note 1)

| PARAMETER                                                      | CONDITIONS                       | MIN  | TYP  | MAX  | UNITS |
|----------------------------------------------------------------|----------------------------------|------|------|------|-------|
| Number of Runaway Current-<br>Limit Hits Before Hiccup Timeout |                                  |      | 1    |      | #     |
| Overcurrent Hiccup Timeout                                     |                                  |      | 32   |      | ms    |
| SLOPE COMPENSATION (SLOP                                       | E)                               |      |      |      |       |
| SLOPE Pullup Current                                           |                                  | 9    | 10   | 11   | μA    |
| SLOPE-Compensation Resistor<br>Range                           | MAX17498B                        | 30   |      | 150  | kΩ    |
| Default SLOPE-Compensation<br>Ramp                             | SLOPE = open                     |      | 60   |      | mV/µs |
| POWER-GOOD SIGNAL (PGOOD                                       | )                                | ľ    |      |      |       |
| PGOOD Output-Leakage<br>Current (Off State)                    | $VPGOOD = 5V, TA = +25^{\circ}C$ | -1   |      | +1   | μA    |
| PGOOD Output Voltage<br>(On State)                             | IPGOOD = 10mA                    | 0    |      | 0.4  | V     |
| PGOOD Higher Threshold                                         | EA- rising                       | 93.5 | 95   | 96.5 | %     |
| PGOOD Lower Threshold                                          | EA- falling                      | 90.5 | 92   | 93.5 | %     |
| PGOOD Delay After<br>EA- Reaches 95% Regulation                |                                  |      | 4    |      | ms    |
| THERMAL SHUTDOWN                                               |                                  |      |      |      |       |
| Thermal-Shutdown Threshold                                     | Temperature rising               |      | +160 | -    | °C    |
| Thermal-Shutdown Hysteresis                                    |                                  |      | 20   |      | °C    |

Note 1: All devices are 100% production tested at  $T_A = +25^{\circ}C$ . Limits over temperature are guaranteed by design.

Note 2: The MAX17498A is intended for use in universal input power supplies. The internal clamp circuit at IN is used to prevent the bootstrap capacitor from charging to a voltage beyond the absolute maximum rating of the device when EN/UVLO is low (shutdown mode). Externally limit the maximum current to IN (hence to clamp) to 2mA (max) when EN/UVLO is low.



### **Typical Operating Characteristics**

## **Typical Operating Characteristics (continued)**

 $(V_{IN} = +15V, V_{EN/UVLO} = +2V, COMP = open, C_{IN} = 1\mu F, C_{VCC} = 1\mu F, T_A = T_J = -40^{\circ}C$  to  $+125^{\circ}C$ , unless otherwise noted.)





LX AND PRIMARY CURRENT WAVEFORM







### **Typical Operating Characteristics (continued)**

 $(V_{IN} = +15V, V_{EN/UVLO} = +2V, COMP = open, C_{IN} = 1\mu F, C_{VCC} = 1\mu F, T_A = T_J = -40^{\circ}C$  to  $+125^{\circ}C$ , unless otherwise noted.)



0.2 0.4 0.6 0.8 1.0 1.2 1.4 LOAD CURRENT (A)

### **Pin Configuration**



## **Pin Description**

| PIN    | NAME            | FUNCTION                                                                                                                                                                                                                                        |
|--------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1      | EN/UVLO         | Enable/Undervoltage-Lockout Pin. Drive to > 1.23V to start the devices. To externally program the UVLO threshold of the input supply, connect a resistor-divider between input supply EN/UVLO and SGND.                                         |
| 2      | V <sub>CC</sub> | Linear Regulator Output. Connect input bypass capacitor of at least $1\mu F$ from $V_{CC}$ to SGND as close as possible to the IC.                                                                                                              |
| 3      | OVI             | Overvoltage Comparator Input. Connect a resistor-divider between the input supply (OVI) and SGND to set the input overvoltage threshold.                                                                                                        |
| 4      | LIM             | Current-Limit Setting Pin. Connect a resistor between LIM and SGND to set the peak-current limit for nonisolated flyback converter. Peak-current limit defaults to 500mA if unconnected.                                                        |
| 5      | SLOPE           | Slope Compensation Input Pin. Connect a resistor between SLOPE and SGND to set slope-<br>compensation ramp. Connect to V <sub>CC</sub> for minimum slope compensation. See the <i>Programming Slope</i><br><i>Compensation (SLOPE)</i> section. |
| 6      | EA-             | Inverting Input of the Flexible Error Amplifier. Connect to mid-point of resistor-divider from the positive terminal output to SGND.                                                                                                            |
| 7      | COMP            | Flexible Error-Amplifier Output. Connect the frequency-compensation network between COMP and SGND.                                                                                                                                              |
| 8      | SS              | Soft-Start Pin. Connect a capacitor from SS to SGND to set the soft-start time interval.                                                                                                                                                        |
| 9      | EA+             | Noninverting Input of the Flexible Error Amplifier. Connect to SS to use 1.22V as the reference.                                                                                                                                                |
| 10, 12 | N.C.            | No Connection                                                                                                                                                                                                                                   |
| 11     | REF             | Internal 1.22V Reference Output Pin. Connect a 100pF capacitor from REF to SGND.                                                                                                                                                                |

**Pin Description (continued)** 

| PIN | NAME         | FUNCTION                                                                                                                                                                              |
|-----|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 13  | PGOOD        | Open-Drain Output. PGOOD goes high when EA- is within 5% of the set point. PGOOD pulls low when EA- falls below 92% of its set-point value.                                           |
| 14  | PGND         | Power Ground for Converter                                                                                                                                                            |
| 15  | LX           | External Transformer/Inductor Connection for the Converter                                                                                                                            |
| 16  | IN           | Internal Linear Regulator Input. Connect IN to the input-voltage source. Bypass IN to PGND with a $1\mu F$ (min) ceramic capacitor.                                                   |
| _   | EP<br>(SGND) | Exposed Pad. Internally connected to SGND. Connect EP to a large copper plane at SGND potential to provide adequate thermal dissipation. Connect EP (SGND) to PGND at a single point. |

## **Detailed Description**

The MAX17498A offers a bootstrap UVLO wakeup level of 20V with a wide hysteresis of 15V (min) optimized for implementing an isolated and nonisolated universal (85V AC to 265V AC) offline single-switch flyback converter or telecom (36V to 72V) power supplies. The MAX17498B/MAX17498C offer a UVLO wakeup level of 4.4V and are well suited for low-voltage DC-DC flyback/ boost power supplies. An internal reference (1.22V) can be used to regulate the output down to 1.23V in nonisolated flyback and boost applications. Additional semi-regulated outputs, if needed, can be generated by using additional secondary windings on the flyback converter transformer. A flexible error amplifier and REF allow the end-user selection between regulating positive and negative outputs.

The devices utilize peak current-mode control and external compensation for optimizing the loop performance for various inductors and capacitors. The devices include a runaway current limit feature that triggers hiccup mode operation to protect the external component by halting switching for 32ms before restart. The devices include voltage soft-start for nonisolated designs and current soft-start for isolated designs to allow monotonic rise of the output voltage. The voltage or current soft-start can be selected using the SLOPE pin. See the *Block Diagram* for more information.

#### Input Voltage Range

The MAX17498A has different rising and falling UVLO thresholds on the IN pin than those of the MAX17498B/ MAX17498C. The thresholds for the MAX17498A are optimized for implementing power-supply startup schemes typically used for offline AC-DC power supplies.

The MAX17498A is therefore well suited for operation from the rectified DC bus in AC-DC power-supply applications typically encountered in front-end industrial power-supply applications. As such, the MAX17498A has no limitation on the maximum input voltage as long as the external components are rated suitably and the maximum operating voltages of the MAX17498A are respected. The MAX17498A can successfully be used in universal input-rectified (85V to 265V AC) bus applications, rectified 3-phase DC bus applications, and telecom (36V to 72V DC) applications.

The MAX17498B/MAX17498C are intended for implementing a flyback (isolated and nonisolated) and boost converter with an on-board 65V rated n-channel MOSFET. The IN pin of the MAX17498B/MAX17498C has a maximum operating voltage of 36V. The MAX17498B/ MAX17498C implement rising and falling thresholds on the IN pin that assume power-supply startup schemes, typical of lower voltage DC-DC applications, down to an input voltage of 4.5V DC. Therefore, flyback converters with a 4.5V to 36V supply voltage range can be implemented with the MAX17498B/MAX17498C.

#### Internal Linear Regulator (Vcc)

The internal functions and driver circuits are designed to operate from a 5V  $\pm$ 5% power-supply voltage. The devices have an internal linear regulator that is powered from the IN pin and generates a 5V power rail. The output of the linear regulator is connected to the V<sub>CC</sub> pin and should be decoupled with a 2.2µF capacitor to ground for stable operation. The V<sub>CC</sub> converter output supplies the operating current for the devices. The maximum operating voltage of the IN pin is 29V for the MAX17498A and 36V for the MAX17498B/MAX17498C.

# AC-DC and DC-DC Peak Current-Mode Converters for Flyback/Boost Applications

#### **Configuring the Power Stage (LX)**

The devices use an internal n-channel MOSFET to implement internal current sensing for current-mode control and overcurrent protection of the flyback/boost converter. To facilitate this, the drain of the internal nMOSFET is connected to the source of the external MOSFET in the MAX17498A high-input-voltage applications. The gate of the external MOSFET is connected to the IN pin. Ensure by design that the IN pin voltage does not exceed the maximum operating gate-voltage rating of the external MOSFET. The external MOSFET gate-source voltage is controlled by the switching action of the internal nMOSFET, while also sensing the source current of the external MOSFET. In the MAX17498B/ MAX17498C-based applications, the LX pin is directly connected to either the flyback transformer primary winding or to the boost-converter inductor.

IN

#### **Maximum Duty Cycle**

The MAX17498A/MAX17498C operate at a maximum duty cycle of 94%. The MAX17498B offers a maximum duty cycle of 92%. The devices can be used to implement flyback and boost converters involving large input-to-output voltage ratios in DC-DC applications.

#### **Power-Good Signal (PGOOD)**

The devices include a PGOOD signal that serves as a power-good signal to the system. PGOOD is an open-drain signal and requires a pullup resistor to the preferred supply voltage. The PGOOD signal monitors EA- and pulls high when EA- is 95% (typ) of its regulation value (1.22V). For isolated power supplies, PGOOD cannot serve as a power-good signal.

REF



Figure 1. MAX17498A/MAX17498B/MAX17498C Block Diagram

#### Soft-Start

The devices implement soft-start operation for the flyback/boost converter. A capacitor connected to the SS pin programs the soft-start period for the flyback/ boost converter. The soft-start feature reduces the input inrush current. These devices allow the end user to select between voltage soft-start usually preferred in nonisolated applications and current soft-start, which is useful in isolated applications to get a monotonic rise in the output voltage. See the *Programming Soft-Start of the Flyback/ Boost Converter (SS)* section.

#### **Spread-Spectrum Factory Option**

For EMI-sensitive applications, a spread-spectrumenabled version of the device can be requested from the factory. The frequency-dithering feature modulates the switching frequency by  $\pm 10\%$  at a rate of 4kHz. This spread-spectrum-modulation technique spreads the energy of switching-frequency harmonics over a wider band while reducing their peaks, helping to meet stringent EMI goals.

#### **Applications Information**

#### Startup Voltage and Input Overvoltage-Protection Setting (EN/UVLO, OVI)

The devices' EN/UVLO pin serves as an enable/disable input, as well as an accurate programmable input UVLO pin. The devices do not commence startup operation unless the EN/UVLO pin voltage exceeds 1.23V (typ). The devices turn off if the EN/UVLO pin voltage falls below 1.17V (typ). A resistor-divider from the input DC bus to ground can be used to divide down and apply a fraction of the input DC voltage (VDC) to the EN/UVLO pin. The values of the resistor-divider can be selected so that the EN/UVLO pin voltage exceeds the 1.23V (typ) turn-on threshold at the desired input DC bus voltage. The same resistor-divider can be modified with an additional resistor (R<sub>OVI</sub>) to implement input overvoltage protection in addition to the EN/UVLO functionality as shown in Figure 2. When voltage at the OVI pin exceeds 1.23V (typ). the devices stop switching and resume switching operations only if voltage at the OVI pin falls below 1.17V (typ). For given values of startup DC input voltage (VSTART), and input overvoltage-protection voltage (VOVI), the resistor values for the divider can be calculated as follows, assuming a 24.9 k  $\Omega$  resistor for ROVI:

$$R_{EN} = R_{OVI} \times \left[\frac{V_{OVI}}{V_{START}} - 1\right] k\Omega$$

where  $R_{OVI}$  is in k $\Omega$  while VSTART and VOVI are in volts.

$$R_{SUM} = \left[R_{OVI} + R_{EN}\right] \times \left[\frac{V_{START}}{1.23} - 1\right] k\Omega$$

where R<sub>EN</sub> and R<sub>OVI</sub> are in k $\Omega$ . In universal AC input applications, R<sub>SUM</sub> might need to be implemented as equal resistors in series (R<sub>DC1</sub>, R<sub>DC2</sub>, R<sub>DC3</sub>) so that voltage across each resistor is limited to its maximum operation voltage.

$$R_{DC1} = R_{DC2} = R_{DC3} = \frac{R_{SUM}}{3} k\Omega$$

For low-voltage DC-DC applications based on the MAX17498B/MAX17498C, a single resistor can be used in the place of  $R_{SUM}$ , as the voltage across it is approximately 40V.



Figure 2. Programming EN/UVLO and OVI

#### **Startup Operation**

The MAX17498A is optimized for implementing an offline single-switch flyback converter and has a 20V IN UVLO wake-up level with hysteresis of 15V (min). In offline applications, a simple cost-effective RC startup circuit is used. When the input DC voltage is applied, the startup resistor (R<sub>START</sub>) charges the startup capacitor (C<sub>START</sub>), causing the voltage at the IN pin to increase towards the wake-up IN UVLO threshold (20V typ). During this time, the MAX17498A draws a low startup current of 20µA (typ) through R<sub>START</sub>. When the voltage at IN reaches the wake-up IN UVLO threshold, the MAX17498A commences switching operations and drives the internal n-channel MOSFET whose drain is connected to the LX pin. In this condition, the MAX17498A draws 1.8mA current from C<sub>START</sub>, in addition to the current required to switch the gate of the external nMOSFET. Since this current cannot be supported by the current through R<sub>START</sub>, the voltage on C<sub>START</sub> starts to drop. When suitably configured, as shown in Figure 10, the external nMOSFET is switched by the LX pin and the flyback converter generates pulses in bias winding NB. The soft-start period of the converter should be programmed so the bias winding pulses sustain the voltage on CSTART before it falls below 5V, thus allowing continued operation. The large hysteresis (15V typ) of the MAX17498A allows for a small startup capacitor (CSTART). The low startup curent (20µA typ) allows the use of a large start resistor (RSTART), thus reducing power dissipation at higher DC bus voltages. Figure 3 shows the typical RC startup scheme for the MAX17498A. R<sub>START</sub> might need to be implemented as equal, multiple



Figure 3. MAX17498A RC-Based Startup Circuit

resistors in series (R<sub>IN1</sub>, R<sub>IN2</sub>, and R<sub>IN3</sub>) to share the applied high DC voltage in offline applications so that the voltage across each resistor is limited to the maximum continuous operating-voltage rating. R<sub>START</sub> and C<sub>START</sub> can be calculated as:

$$C_{START} = 0.75 \left( C_{VCC} + I_{IN} \times t_{SS} \times 0.1 + \frac{0.04 \times t_{SS} \times Q_G \times f_{SW}}{10^6} \right) \mu F$$

where I<sub>IN</sub> is the supply current drawn at the IN pin in mA,  $Q_G$  is the gate charge of the external nMOSFET in nC, f<sub>SW</sub> is the switching frequency of the converter in Hz, and t<sub>SS</sub> is the soft-start time programmed for the flyback converter in ms. C<sub>VCC</sub> is the cummulative capacitor used in VCC node. See the *Programming Soft-Start of the Flyback/Boost Converter* (SS) section.

$$R_{\text{START}} = \frac{\left(V_{\text{START}} - 10\right) \times 50}{\left[1 + C_{\text{START}}\right]} \, k\Omega$$

where  $C_{START}$  is the startup capacitor in  $\mu F$ .

For designs that cannot accept power dissipation in the startup resistors at high DC input voltages in offline applications, the startup circuit can be set up with a current source instead of a startup resistor as shown in Figure 4.



Figure 4. MAX17498A Current Source-Based Startup Circuit



Figure 5. MAX17498B/MAX17498C Typical Startup Circuit with IN Connected Directly to DC Input



Figure 6. MAX17498B/MAX17498C Typical Startup Circuit with Bias Winding to Turn Off Q1 and Reduce Power Dissipation

Resistors R<sub>SUM</sub> and R<sub>ISRC</sub> can be calculated as:

$$R_{SUM} = \frac{V_{START}}{10} M\Omega$$
$$R_{ISRC} = \frac{V_{BEQ1}}{70} M\Omega$$

The IN UVLO wakeup threshold of the MAX17498B/ MAX17498C is set to 3.9V (typ) with a 200mV hysteresis, optimized for low-voltage DC-DC applications down to 4.5V. For applications where the input DC voltage is low enough (e.g., 4.5V to 5.5V DC) that the power loss incurred to supply the operating current of

Maxim Integrated

the MAX17498B/MAX17498C can be tolerated, the IN pin is directly connected to the DC input, as shown in Figure 5. In the case of higher DC input voltages (e.g., 16V to 32V DC), a startup circuit, such as that shown in Figure 6, can be used to minimize power dissipation. In this startup scheme, the transistor (Q1) supplies the switching current until a bias winding NB comes up and turns off Q1. The resistor (R<sub>Z</sub>) can be calculated as:

$$R_Z = 2 \times (V_{INMIN} - 6.3) k\Omega$$

where  $V_{INMIN}$  is the minimum input DC voltage.

#### Programming Soft-Start of the Flyback/Boost Converter (SS)

The soft-start period in the voltage soft-start scheme of the devices can be programmed by selecting the value of the capacitor connected from the SS pin to GND. The capacitor  $C_{SS}$  can be calculated as:

$$C_{SS} = 8.13 \times t_{SS} nF$$

where  $t_{SS}$  is expressed in ms.

The soft-start period in the current soft-start scheme depends on the load at the output and the soft-start capacitor.

#### **Programming Output Voltage**

The devices incorporate a flexible error amplifier that allows regulating to both the positive and negative outputs. The positive output voltage of the converter can be programmed by selecting the correct values for the resistor-divider connected from V<sub>OUT</sub>, the flyback/boost output to ground, with the midpoint of the divider connected to the EA- pin (Figure 7). With R<sub>B</sub> selected in the range of  $20k\Omega$  to  $50k\Omega$ , R<sub>U</sub> can be calculated as:

$$R_{U} = R_{B} \times \left[\frac{V_{OUT}}{1.22} - 1\right] k\Omega$$

where  $R_B$  is in  $k\Omega$ .

The negative output voltage of the converter can be programmed by selecting the correct values for the resistor-divider connected from V<sub>OUT</sub>, the flyback/boost output to REF with the midpoint of the divider connected to the EA+ pin (Figure 8). With R1 selected in the range of  $20k\Omega$  to  $50k\Omega$ , R2 can be calculated as:

$$R2 = R1 \times \left[\frac{V_{OUT}}{1.22}\right] k\Omega$$

where R1 is in  $k\Omega$ .

## AC-DC and DC-DC Peak Current-Mode Converters for Flyback/Boost Applications

#### **Current-Limit Programming (LIM)**

The devices include a robust overcurrent-protection scheme that protects the device under overload and short-circuit conditions. For the flyback/boost converter, the devices include a cycle-by-cycle peak current limit that turns off the driver whenever the current into the LX pin exceeds an internal limit that is programmed by the resistor connected from the LIM pin to GND. The devices include a runaway current limit that protects the device under short-circuit conditions. One occurrence of the runaway current limit triggers a hiccup mode that protects the converter by immediately suspending switching for a period of time (32ms). This allows the overload current to decay due to power loss in the converter resistances, load, and the output diode of the flyback/boost converter before soft-start is attempted again. The resistor at the LIM pin for a desired current limit (IPK) can be calculated as:

$$R_{LIM} = 50 \times I_{PK} k\Omega$$

where I<sub>PK</sub> is expressed in amperes.

For a given peak current-limit setting, the runaway current limit is typically 20% higher. The runaway currentlimit-triggered hiccup operation is always enabled even during soft-start.

#### **Programming Slope Compensation (SLOPE)**

When the MAX17498A//MAX17498B/MAX17498C devices operate at a maximum duty cycle of 49%, in theory they do not require slope compensation for preventing subharmonic instability that occurs naturally in continuous-mode peak current-mode-controlled converters. In practice, the devices require a minimum amount of slope compensation to provide stable, jitter-free operation. These devices allow the user to program this default value of slope compensation simply by connecting the SLOPE pin to V<sub>CC</sub>. It is recommended that discontinuous-mode designs also use this minimum amount of slope compensation to provide noise immunity and jitter-free operation.

To avoid subharmonic instability that occurs naturally over all specified load and line conditions in peak cur-



Figure 7. Programming the Positive Output Voltage



Figure 8. Programming the Negative Output Voltage

rent-mode-controlled converters operating at duty cycles greater than 50%, the converter needs slope compensation. A minimum amount of slope signal is added to the sensed current signal even for converters operating below 50% duty to provide stable, jitter-free operation. The SLOPE pin allows the user to program the necessary slope compensation by setting the value of the resistor (R<sub>SLOPE</sub>) connected from SLOPE pin to ground.

$$R_{SLOPE} = 0.5 \times S_E k\Omega$$

where the slope  $(S_{\mbox{\scriptsize E}})$  is expressed in millivolts per microsecond.

#### **Thermal Considerations**

It should be ensured that the junction temperature of the devices does not exceed +125°C under the operating conditions specified for the power supply. The power dissipated in the devices to operate can be calculated using the following equation:

$$P_{IN} = V_{IN} \times I_{IN}$$

where  $V_{\mbox{IN}}$  is the voltage applied at the IN pin and  $I_{\mbox{IN}}$  is operating supply current.

The internal n-channel MOSFET experiences conduction loss and transition loss when switching between on and off states. These losses are calculated as:

$$P_{CONDUCTION} = I_{LXRMS}^2 \times R_{DSONLX}$$
$$P_{TRANSITION} = 0.5 \times V_{INMAX} \times I_{PK} \times (t_R + t_F) \times f_{SW}$$

where  $t_R$  and  $t_F$  are the rise and fall times of the internal nMOSFET in CCM operation. In DCM operation, since the switch current starts from zero, only  $t_F$  exists and the transition-loss equation changes to:

$$P_{\text{TRANSITION}} = 0.5 \times V_{\text{INMAX}} \times I_{\text{PK}} \times t_{\text{F}} \times f_{\text{SW}}$$

Additional loss occurs in the system in every switching cycle due to energy stored in the drain-source capacitance of the internal MOSFET being lost when the MOSFET turns on and discharges the drain-source capacitance voltage to zero. This loss is estimated as:

$$P_{CAP} = 0.5 \times C_{DS} \times V_{DSMAX} \times f_{SW}$$

The total power loss in the devices can be calculated from the following equation:

$$P_{LOSS} = P_{IN} + P_{CONDUCTION} + P_{TRANSITION} + P_{CAP}$$

The maximum power that can be dissipated in the devices is 1666mW at +70°C temperature. The powerdissipation capability should be derated as the temperature rises above +70°C at 21mW/°C. For a multilayer board, the thermal-performance metrics for the package are given below:

$$\theta_{JA} = 48^{\circ}C / W$$
  
 $\theta_{JC} = 10^{\circ}C / W$ 

The junction-temperature rise of the devices can be estimated at any given maximum ambient temperature  $(T_{AMAX})$  from the following equation:

#### $T_{JMAX} = T_{AMAX} + \left(\theta_{JA} \times P_{LOSS}\right)$

If the application has a thermal-management system that ensures that the exposed pad of the devices is maintained at a given temperature ( $T_{EPMAX}$ ) by using proper heatsinks, then the junction-temperature rise of the devices can be estimated at any given maximum ambient temperature from the following equation:

#### Layout, Grounding, and Bypassing

All connections carrying pulsed currents must be very short and as wide as possible. The inductance of these connections must be kept to an absolute minimum due to the high di/dt of the currents in high-frequency switching power converters. This implies that the loop areas for forward and return pulsed currents in various parts of the circuit should be minimized. Additionally, small-current loop areas reduce radiated EMI. Similarly, the heatsink of the main MOSFET presents a dV/dt source, and therefore, the surface area of the MOSFET heatsink should be minimized as much as possible.

Ground planes must be kept as intact as possible. The ground plane for the power section of the converter should be kept separate from the analog ground plane, except for a connection at the least noisy section of the power ground plane, typically the return of the input filter capacitor. The negative terminal of the filter capacitor, ground return of the power switch, and current-sensing resistor must be close together. PCB layout also affects the thermal performance of the design. A number of thermal vias that connect to a large ground plane should be provided under the exposed pad of the part for efficient heat dissipation. For a sample layout that ensures firstpass success, refer to the MAX17498B Evaluation Kit.

For universal AC input designs, follow all applicable safety regulations. Offline power supplies can require UL, VDE, and other similar agency approvals.

**Typical Application Circuits** 



Figure 9. MAX17498A Nonisolated Multiple-Output AC-DC Power Supply

# AC-DC and DC-DC Peak Current-Mode Converters for Flyback/Boost Applications



Figure 10. MAX17498B Isolated DC-DC Power Supply

# AC-DC and DC-DC Peak Current-Mode Converters for Flyback/Boost Applications



Figure 11. MAX17498B Boost Power Supply

# AC-DC and DC-DC Peak Current-Mode Converters for Flyback/Boost Applications

### **Ordering Information**

| PART          | TEMP RANGE      | PIN-PACKAGE | DESCRIPTION                                       |
|---------------|-----------------|-------------|---------------------------------------------------|
| MAX17498AATE+ | -40°C to +125°C | 16 TQFN-EP* | 250kHz, Offline Flyback Converter                 |
| MAX17498BATE+ | -40°C to +125°C | 16 TQFN-EP* | 500kHz, Low-Voltage DC-DC Flyback/Boost Converter |
| MAX17498CATE+ | -40°C to +125°C | 16 TQFN-EP* | 250kHz, Low-Voltage DC-DC Flyback Converter       |

+Denotes a lead(Pb)-free/RoHS-compliant package.

\*EP = Exposed pad.

### **Package Information**

For the latest package outline information and land patterns (footprints), go to <u>www.maximintegrated.com/packages</u>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

| PACKAGE TYPE | PACKAGE CODE | OUTLINE NO.    | LAND PATTERN NO. |
|--------------|--------------|----------------|------------------|
| 16 TQFN-EP   | T1633+5      | <u>21-0136</u> | <u>90-0032</u>   |

# AC-DC and DC-DC Peak Current-Mode Converters for Flyback/Boost Applications

### **Revision History**

| REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                 | PAGES<br>CHANGED                |
|--------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|
| 0                  | 9/11             | Initial release                                                                                                                                                                                                                                                                                                                                                                             |                                 |
| 1                  | 3/12             | Removed future product references for MAX17498B and MAX17498C                                                                                                                                                                                                                                                                                                                               | 27                              |
| 2                  | 2/13             | Changed the maximum duty cycle for the A/C variants to 92% (min), 94.5% (typ), and 97% (max); updated <i>General Description</i> , <i>Benefits and Features</i> , <i>Detailed Description</i> , <i>Maximum Duty Cycle</i> , <i>Current-Limit Programming (LIM)</i> , <i>Programming Slope Compensation (SLOPE)</i> , and <i>Peak/RMS-Current Calculation</i> secondary RMS current equation | 1, 3, 9, 10, 14,<br>15          |
| 3                  | 4/13             | Updated <i>Benefits and Features</i> , removed sections on pages 15–21, updated Figures 1, 3–6, 11, 12                                                                                                                                                                                                                                                                                      | 1, 10, 12, 13,<br>15–22, 24, 25 |



Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.

#### Maxim Integrated 160 Rio Robles, San Jose, CA 95134 USA 1-408-601-1000

© 2013 Maxim Integrated Products, Inc.

Maxim Integrated and the Maxim Integrated logo are trademarks of Maxim Integrated Products, Inc.