

# RoHS-Compliant 1.063/1.25/2.125 Gbps 850 nm SFP Transceiver

PLRXPL-VI-S24-22



Key Features

- Compliant with industry-wide physical and optical specifications
  - Lead free and RoHS compliant
  - Cost-effective SFP solution
  - Triple-rate FC/Ethernet performance
  - Enables higher port densities
  - Enables greater bandwidth
  - Proven high reliability

#### **Applications**

- High-speed storage area networks
  - Switch and hub interconnect
  - Mass storage systems interconnect
  - Host adapter interconnect
- Computer cluster cross-connectCustom high-speed data pipes
- Chant man al. Eth ann at
- Short-reach Ethernet

This lead-free and RoHS-compliant multirate small form factor pluggable (SFP) transceiver provides superior performance for Fibre Channel and Ethernet applications, and is another in our family of products customized for high-speed, short-reach SAN and intra-POP applications. The multirate feature enables its use in a wider range of system applications. It is fully compliant with FC-PI 100-M5/M6-SN-I, 200-M5/M6-SN-I, and 1000BASE-SX specifications. The housing provides improved EMI performance for demanding applications. This transceiver features a highly-reliable 850 nm oxide vertical-cavity surface-emitting laser (VCSEL) coupled to an LC optical connector. Its small size allows for high-density board designs that, in turn, enable greater total aggregate bandwidth.

#### **Highlights**

- 1 G FC, 2 G FC, and 1 GE triple-rate performance enables flexible system design and configuration
- Lead free and RoHS compliant per European Directive 2002/95/EC
- Enhanced digital diagnostic feature set allows real-time monitoring of transceiver performance and system stability
- Bail mechanism enables superior ergonomics and functionality in all port configurations
- Extended voltage and extended temperature
- MSA-compliant small form factor footprint
- Serial ID allows customer- and vendor-system-specific information to be placed in transceiver
- All-metal housing provides superior EMI performance

#### PLRXPL-VI-S24-22 Features

- Uses a highly-reliable, high-speed, 850 nm, oxide VCSEL
- Lead free and RoHS compliant
- Hot pluggable
- Digital diagnostics, SFF-8472 rev 9.5 compliant
- Compliant with Fibre Channel 200-M5/M6-SN-I and 100-M5/M6-SN-I
- Compliant with 1000BASE-SX, IEEE 802.3
- Low nominal power consumption (400 mW)
- -40°C to 85°C operating temperature range
- Single +3.3 V power supply
- ±10% extended operating voltage range
- Bit error rate < 1 x  $10^{-12}$
- Open Collector Transmit disable, loss of signal and transmitter fault functions
- CDRH and IEC 60825-1 Class 1 laser eye safe
- FCC Class B compliant
- ESD Class 2 per MIL-STD 883



An eye-safe, cost effective serial transceiver, the PLRXPL-VI-S24-22 features a small, low-power, pluggable package that manufacturers can upgrade in the field, adding bandwidth incrementally. The robust mechanical design features a unique all-metal housing that provides superior EMI shielding.



## Section 1 Functional Description

The PLRXPL-VI-S24-22 850 nm VCSEL Gigabit transceiver is designed to transmit and receive 8B/10B encoded serial optical data over 50/125  $\mu m$  or 62.5/125  $\mu m$  multimode optical fiber.

#### Transmitter

The transmitter converts 8B/10B encoded serial PECL or CML electrical data into serial optical data meeting the requirements of 100-M5/M6-SN-I, 200-M5/M6-SN-I Fibre Channel specifications and 1000BASE-SX Ethernet. Transmit data lines (TD+ & TD–) are internally AC coupled with 100  $\Omega$  differential termination.

An open collector compatible Transmit Disable (Tx\_Dis) is provided. This pin is internally terminated with a 10 k $\Omega$  resistor to Vcc<sub>T</sub>. A logic 1 or no connection on this pin will disable the laser from transmitting. A logic 0 on this pin provides normal operation.

The transmitter has an internal PIN monitor diode that is used to ensure constant optical power output across supply voltage and temperature variations.

An open collector compatible Transmit Fault (TFault) is provided. The Transmit Fault signal must be pulled high on the host board for proper operation. A logic 1 output from this pin indicates that a transmitter fault has occurred, or the part is not fully seated and the transmitter is disabled. A logic 0 on this pin indicates normal operation.

#### Receiver

The receiver converts 8B/10B encoded serial optical data into serial PECL/CML electrical data. Receive data lines (RD+ & RD–) are internally AC coupled with 100  $\Omega$  differential source impedance, and must be terminated with a 100  $\Omega$  differential load.

The receiver's bandwidth has been optimized for fully compliant operation at 1.063/1.25/2.125 Gbps line rates without the use of rate select.

An open collector compatible Loss of Signal is provided. The LOS must be pulled high on the host board for proper operation. A logic 0 indicates that light has been detected at the input to the receiver. A logic 1 output indicates that insufficient light has been detected for proper operation.

Power supply filtering is recommended for both the transmitter and receiver. Filtering should be placed on the host assembly as close to the Vcc pins as possible for optimal performance.

Application schematics are shown in Figure 2 on page 5.





# Section 2 Application Schematics

Recommended connections to the transceiver are shown below.



Notes

Power-supply filtering components should be placed as close to the V<sub>cc</sub> pins of the host connector as possible for optimal performance.

The PECL driver and receiver will require biasing networks. Please consult application notes from suppliers of these components. CML I/O on the PHY are supported.
 MOD\_DEF(2) and MOD\_DEF(1) should be bi-directional open collector connections in order to implement serial ID (MOD\_DEF[0,1,2]) PLRXPL-VI-S24-22 transceiver.
 R1 and R2 may be included in the output of the PHY. Check application notes of the IC in use.

\* Transmission lines should be 100  $\Omega$  differential traces. It is recommended that the termination resistor for the PECL receiver (R3 + R4) be placed beyond the input pins of the PECL receiver. Series source termination resistors on the PECL Driver (R1+R2) should be placed as close to the driver output pins as possible.

Figure 2. Recommended application schematic

### 2.1 Technical Data

Technical data related to the transceiver includes:

- Section 2.2 Pin Function Definitions
- Section 2.3 Absolute Maximum Ratings
- Section 2.4 Electrical Characteristics
- Section 2.5 Optical Characteristic
- Section 2.6 Link Lengths
- Section 2.7 Regulatory Compliance
- Section 2.8 PCB Layout
- Section 2.9 Front Panel Opening
- Section 2.10 Module Outline
- Section 2.11 Transceiver Belly-to-Belly Mounting

### 2.2 Pin Function Definitions



Figure 3. Transceiver pin descriptions

| Pin Number     | Symbol       | Name                                 | Description                                                                                                                                                                                                                                                                      |
|----------------|--------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Receiver       |              |                                      |                                                                                                                                                                                                                                                                                  |
| 8              | LOS          | Loss of signal out (OC)              | Sufficient optical signal for potential BER < 1 x $10^{-12} = \text{logic 0}$<br>Insufficient optical signal for potential BER < 1 x $10^{-12} = \text{logic 1}$<br>This pin is open collector compatible, and should be pulled<br>up to Host Vcc with a 10 k $\Omega$ resistor. |
| 9, 10, 11, 14  | VeeR         | Receiver signal ground               | These pins should be connected to signal ground on the host board.                                                                                                                                                                                                               |
| 12             | RD-          | Receiver negative DATA<br>out (PECL) | Light on = Logic 0 output<br>Receiver DATA output is internally AC coupled and series<br>terminated with a 50 $\Omega$ resistor.                                                                                                                                                 |
| 13             | RD+          | Receiver positive DATA<br>out (PECL) | Light on = Logic 1 output<br>Receiver DATA output is internally AC coupled and series<br>terminated with a 50 $\Omega$ resistor.                                                                                                                                                 |
| 15             | VccR         | Receiver power supply                | This pin should be connected to a filtered +3.3 V power supply<br>on the host board. See Application Schematics for filtering<br>suggestions.                                                                                                                                    |
| 7              | Rate select  | Rate select (LVTTL)                  | This pin has an internal 30K pulldown to ground. The signal level should not change during module operation.                                                                                                                                                                     |
| Transmitter    |              |                                      |                                                                                                                                                                                                                                                                                  |
| 3              | TX disable   | Transmitter disable in (LVTTL)       | Logic 1 input (or no connection) = laser off<br>Logic 0 input = laser on<br>This pin is internally pulled up to $Vcc_{T}$ with a 10 k $\Omega$ resistor.                                                                                                                         |
| 1, 17, 20      | VeeT         | Transmitter signal ground            | These pins should be connected to signal ground on the host board.                                                                                                                                                                                                               |
| 2              | TX fault     | Transmitter fault out (OC)           | Logic 1 output = laser fault (laser off before t_fault)<br>Logic 0 output = normal operation<br>This pin is open collector compatible, and should be pulled<br>up to Host Vcc with a 10 k $\Omega$ resistor.                                                                     |
| 16             | VccT         | Transmitter power supply             | This pin should be connected to a filtered +3.3 V power supply<br>on the host board.<br>See Application Schematics for filtering suggestions.                                                                                                                                    |
| 18             | TD+          | Transmitter positive DATA in (PECL)  | Logic 1 input = light on<br>Transmitter DATA inputs are internally AC coupled and<br>terminated with a differential 100 $\Omega$ resistor.                                                                                                                                       |
| 19             | TD-          | Transmitter negative DATA in (PECL)  | Logic 0 input = light on<br>Transmitter DATA inputs are internally AC coupled and<br>terminated with a differential 100 $\Omega$ resistor.                                                                                                                                       |
| Module Definit | ion          |                                      |                                                                                                                                                                                                                                                                                  |
| 4, 5, 6        | MOD_DEF(0:2) | Module definition identifiers        | Serial ID with SFF 8472 diagnostics (see section 3.1)<br>Module definition pins should be pulled up to Host Vcc with<br>10 k $\Omega$ resistors.                                                                                                                                 |

### 2.3 Absolute Maximum Ratings

| Parameter                              | Symbol         | Ratings    | Unit      |  |
|----------------------------------------|----------------|------------|-----------|--|
| Storage temperature                    | $T_{st}$       | -40 to +95 | °C        |  |
| Operating case temperature             | T <sub>c</sub> | -40 to +85 | °C        |  |
| Power supply voltage                   | $V_{cc}$       | 0 to +4.0  | V         |  |
| Transmitter differential input voltage | VD             | 2.5        | $V_{P-P}$ |  |
| Relative humidity                      | RH             | 5 to 95    | %         |  |

### 2.4 Electrical Characteristics

| Parameter                           | Symbol             | Min                  | Typical | Max             | Unit              | Notes                                                              |
|-------------------------------------|--------------------|----------------------|---------|-----------------|-------------------|--------------------------------------------------------------------|
| Supply voltage                      | V <sub>cc</sub>    | 2.97                 | 3.3     | 3.63            | V                 |                                                                    |
| Data rate                           |                    | 1.0                  | 2.125   | 2.2             | Gbps              | $BER < 1x10^{-12}$                                                 |
| Operating temperature range         | Tc                 | -40                  |         | 85              | °C                |                                                                    |
| Transmitter                         |                    |                      |         |                 |                   |                                                                    |
| Supply current                      | I <sub>CCT</sub>   |                      | 40      | 70              | mA                |                                                                    |
| Data input voltage swing            | V <sub>TDp-p</sub> | 250                  | 800     | 2200            | mV <sub>p-p</sub> | Differential, peak to peak                                         |
| Data input rise/fall time           |                    | 60                   |         | 175             | ps                | 20% – 80%, differential                                            |
| -                                   |                    |                      |         |                 | •                 | 2 GBd operation <sup>3</sup>                                       |
| Data input rise/fall time           |                    | 60                   |         | 350             | ps                | 20% – 80%, differential                                            |
| -                                   |                    |                      |         |                 | •                 | 1 GBd operation <sup>3</sup>                                       |
| Data input skew                     |                    |                      |         | 20              | ps                | •                                                                  |
| Data input deterministic jitter     | DJ                 |                      |         | 0.12            | UI                | ±K28.5 pattern, $\delta_{T}$ , @1.062 Gbps <sup>1, 5</sup>         |
| Data input deterministic jitter     | DJ                 |                      |         | 0.14            | UI                | ±K28.5 pattern, $\delta_{\rm T}$ , @2.125 Gbps <sup>1,5</sup>      |
| Data input deterministic jitter     | DJ                 |                      |         | 0.1             | UI                | ±K28.5 pattern, TP1, @1.25 Gbps <sup>1,5</sup>                     |
| Data input total jitter             | TJ                 |                      |         | 0.25            | UI                | $2^7-1$ pattern, $\delta_T$ ,                                      |
| 1 ,                                 | ŕ                  |                      |         |                 |                   | BER < 1 x $10^{-12}$ , @1.062 Gbps <sup>1, 5</sup>                 |
| Data input total jitter             | TJ                 |                      |         | 0.26            | UI                | $2^7-1$ pattern, $\delta_T$ ,                                      |
|                                     |                    |                      |         |                 |                   | BER < 1 x 10 <sup>-12</sup> , @2.125Gbps <sup>1,5</sup>            |
| Data input total jitter             | TJ                 |                      |         | 0.24            | UI                | 2 <sup>7</sup> -1 pattern, TP1,                                    |
|                                     |                    |                      |         |                 |                   | BER < 1 x 10 <sup>-12</sup> , @1.25 Gbps <sup>1, 5</sup>           |
| Transmit disable voltage level      | V <sub>IH</sub>    | V <sub>cc</sub> -1.0 |         | V <sub>cc</sub> | V                 | Laser output disabled after T <sub>TD</sub> if                     |
| C C                                 | V <sub>IL</sub>    | 0                    |         | 0.8             | V                 | input level is V <sub>IH</sub> ; laser output                      |
|                                     |                    |                      |         |                 |                   | enabled after $T_{\text{TEN}}$ if input level is $V_{\text{IL}}$ . |
| Transmit disable/enable assert time | T <sub>TD</sub>    |                      |         | 10              | μs                | Laser output disabled after $T_{TD}$ if                            |
|                                     | $T_{TEN}$          |                      |         | 1               | ms                | input level is $V_{IH}$ ; laser output                             |
|                                     |                    |                      |         |                 |                   | enabled after $T_{\text{TEN}}$ if input level is $V_{\text{IL}}$ . |
| Transmit fault output voltage level | V <sub>OH</sub>    | V <sub>cc</sub> -0.5 |         | V <sub>cc</sub> | V                 | Transmit fault level is V <sub>OH</sub> and laser                  |
| 1 0                                 | V <sub>OL</sub>    | 0                    |         | 0.5             | V                 | output disabled T <sub>Fault</sub> after laser fault.              |
| Transmit fault assert and           | T <sub>Fault</sub> |                      |         | 100             | μs                | Transmitter fault is V <sub>OL</sub> and laser                     |
| reset times                         | T <sub>Reset</sub> | 10                   |         |                 | μs                | output restored T <sub>INI</sub> after transmitter                 |
|                                     |                    |                      |         |                 |                   | disable is asserted for $T_{Reset}$ then disabled.                 |
| Initialization time                 | T <sub>INI</sub>   |                      |         | 300             | ms                | After hot plug or Vcc $\geq$ 2.97V.                                |
|                                     |                    |                      |         |                 |                   |                                                                    |

### 2.4 Electrical Characteristics

(continued)

| Parameter                           | Symbol            | Min           | Typical | Мах             | Unit              | Notes                                                          |
|-------------------------------------|-------------------|---------------|---------|-----------------|-------------------|----------------------------------------------------------------|
| Receiver                            |                   |               |         |                 |                   |                                                                |
| Supply current                      | I <sub>CCR</sub>  |               | 85      | 120             | mA                |                                                                |
| Data output voltage swing           |                   | 600           |         |                 | mV <sub>p-p</sub> | $R_{LOAD} = 100 \Omega$ , differential                         |
| Data output rise/fall time          |                   |               | 90      | 200             | ps                | 20% - 80%, differential                                        |
| Data output skew                    |                   |               |         | 50              | ps                | $R_{LOAD} = 100 \Omega$ , differential                         |
| Data output deterministic jitter    | DJ                |               |         | 0.36            | UI                | ±K28.5 pattern, $\delta_R$ , @1.062 Gbps <sup>1,9</sup>        |
| Data output deterministic jitter    | DJ                |               |         | 0.39            | UI                | ±K28.5 pattern, $\delta_{R}$ , @2.125 Gbps <sup>1, 5</sup>     |
| Data output deterministic jitter    | DJ                |               |         | 0.46            | UI                | ±K28.5 pattern, TP4, @1.25 Gbps <sup>1,5</sup>                 |
| Total jitter                        | TJ                |               |         | 0.61            | UI                | $2^7$ -1 pattern, $\delta_R$ ,                                 |
|                                     |                   |               |         |                 |                   | BER < 1 x 10 <sup>-12</sup> @1.062 Gbps <sup>1, 5</sup>        |
| Total jitter                        | TJ                |               |         | 0.64            | UI                | $2^7$ -1 pattern, $\delta_R$ ,                                 |
|                                     |                   |               |         |                 |                   | BER < 1 x 10 <sup>-12</sup> @2.125 Gbps <sup>1,5</sup>         |
| Total jitter                        | TJ                |               |         | 0.75            | UI                | 2 <sup>7</sup> -1 pattern, TP4,                                |
|                                     |                   |               |         |                 |                   | BER < 1 x 10 <sup>-12</sup> @1.25 Gbps <sup>1, 5</sup>         |
| Loss of signal voltage level        | V <sub>OH</sub>   | $V_{cc}$ –0.5 |         | V <sub>cc</sub> | V                 | LOS output level V <sub>OL</sub> T <sub>LOSD</sub> after light |
|                                     |                   |               |         |                 |                   | input > LOSD <sup>2</sup>                                      |
|                                     | V <sub>OL</sub>   | 0             |         | 0.5             | V                 | LOS output level V <sub>OH</sub> T <sub>LOSA</sub> after light |
|                                     |                   |               |         |                 |                   | input < LOSA <sup>2</sup>                                      |
| Loss of signal assert/deassert time | T <sub>LOSA</sub> |               |         | 100             | μs                | LOS output level V <sub>OL</sub> T <sub>LOSD</sub> after light |
| -                                   |                   |               |         |                 |                   | input > LOSD <sup>2</sup>                                      |
|                                     | T <sub>losd</sub> |               |         | 100             | μs                | LOS output level V <sub>OH</sub> T <sub>LOSA</sub> after light |
|                                     |                   |               |         |                 |                   | input < LOSA <sup>2</sup>                                      |

### 2.5 Optical Characteristics

| Parameter                                     | Symbol                 | Min  | Typical | Max  | Unit                 | Notes                                                                  |
|-----------------------------------------------|------------------------|------|---------|------|----------------------|------------------------------------------------------------------------|
| Transmitter                                   |                        |      |         |      |                      |                                                                        |
| Wavelength                                    | $\lambda_{\rm p}$      | 830  | 850     | 860  | nm                   |                                                                        |
| RMS spectral width                            | Δλ                     |      | 0.5     | 0.85 | nm                   |                                                                        |
| Average optical power                         | $P_{AVG}$              | -9.5 |         | -2.5 | dBm                  |                                                                        |
| Optical output rise/fall time                 | t <sub>rise/fall</sub> |      |         | 150  | ps                   | 20% - 80%                                                              |
| Optical modulation amplitude                  | OMA                    | 200  | 500     | 1125 | μW                   |                                                                        |
| Extinction ratio                              | ER                     | 9    |         |      | dB                   |                                                                        |
| Deterministic jitter                          | DJ                     |      |         | 0.21 | UI                   | ±K28.5 pattern, γ <sub>T</sub> , @1.062 Gbps <sup>1,5</sup>            |
| Deterministic jitter                          | DJ                     |      |         | 0.26 | UI                   | ±K28.5 pattern, γ <sub>T</sub> , @2.125 Gbps <sup>1,5</sup>            |
| Deterministic jitter                          | DJ                     |      |         | 0.20 | UI                   | ±K28.5 pattern, TP2, @1.25 Gbps <sup>1,5</sup>                         |
| Total jitter                                  | TJ                     |      |         | 0.43 | UI                   | 2 <sup>7</sup> -1 pattern, γ <sub>T</sub> , @1.062 Gbps <sup>1,5</sup> |
| Total jitter                                  | TJ                     |      |         | 0.44 | UI                   | 2 <sup>7</sup> -1 pattern, γ <sub>T</sub> , @2.125 Gbps <sup>1,5</sup> |
| Total jitter                                  | TJ                     |      |         | 0.43 | UI                   | 2 <sup>7</sup> -1 pattern, TP2, @1.25 Gbps <sup>1,5</sup>              |
| Relative intensity noise (OMA)                | RIN <sub>12</sub> OMA  |      | -125    | -117 | dB/Hz                | 2 GHz, 12 dB reflection                                                |
| Receiver                                      |                        |      |         |      |                      |                                                                        |
| Wavelength                                    | λ                      | 770  | 850     | 860  | nm                   |                                                                        |
| Maximum input power                           | Pm                     | 0    |         |      | dBm                  |                                                                        |
| Sensitivity (OMA)                             | S <sub>1</sub>         |      | 12      | 31   | $\mu W_{\text{p-p}}$ | 1 Gbps operation, maximum is<br>equivalent to −17 dBm @9 dB ER         |
|                                               | $S_2$                  |      | 16      | 49   | $\mu W_{p-p}$        | 2 Gbps operation                                                       |
| Stressed sensitivity (OMA) S <sub>S1.06</sub> | ISI = 0.96 dB          | 55   |         |      | μW <sub>p-p</sub>    | 1.0625 G operation                                                     |
|                                               | ISI = 2.18 dB          | 67   |         |      | $\mu W_{p-p}$        | 1.0625 G operation                                                     |
| Stressed sensitivity (OMA) S <sub>S1.25</sub> | ISI = 2.2  dB          | 69   |         |      | μW <sub>p-p</sub>    | 1.25 G operation                                                       |
|                                               | ISI = 2.6  dB          | 87   |         |      | $\mu W_{p-p}$        | 1.25 G operation                                                       |
| Stressed sensitivity (OMA) S <sub>S2.12</sub> | ISI = 1.26 dB          | 96   |         |      | μW <sub>p-p</sub>    | 2.125 G operation                                                      |
|                                               | ISI = 2.03 dB          | 109  |         |      | $\mu W_{p-p}$        | 2.125 G operation                                                      |
| Loss of signal assert/deassert level          | LOSD                   |      | -21     | -17  | dBm                  | Chatter-free operation                                                 |
| e e                                           | LOSA                   | -30  |         |      | dBm                  | *                                                                      |
| Low frequency cutoff                          | F <sub>C</sub>         |      | 0.2     | 0.3  | MHz                  | -3 dB, P<-16 dBm                                                       |

#### 2.6 **Link Length**

| Data Rate / Standard | Fiber Type      | Modal Bandwidth @850 nm (MHz*km) | Distance Range (m) | Notes |
|----------------------|-----------------|----------------------------------|--------------------|-------|
| 1.0625 GBd           | 62.5/125 μm MMF | 200                              | .5 to 300          | 6     |
| Fibre Channel        | 50/125 µm MMF   | 500                              | .5 to 500          | 6     |
| 100-M5-SN-I          | 50/125 µm MMF   | 900                              | .5 to 630          | 6     |
| 100-M6-SN-I          | 50/125 µm MMF   | 1500                             | .5 to 755          | 6     |
|                      | 50/125 µm MMF   | 2000                             | .5 to 860          | 6     |
| 1.25 Gbps            | 62.5/125 μm MMF | 200                              | .5 to 275          | 6     |
| IEEE 802.3           | 50/125 µm MMF   | 500                              | .5 to 550          | 6     |
| 1000Base-SX          | 50/125 µm MMF   | 900                              | .5 to 595          | 6     |
|                      | 50/125 µm MMF   | 1500                             | .5 to 740          | 6     |
|                      | 50/125 µm MMF   | 2000                             | .5 to 860          | 6     |
| 2.125 GBd            | 62.5/125 μm MMF | 200                              | .5to 150           | 6     |
| Fibre Channel        | 50/125 µm MMF   | 500                              | .5 to 300          | 6     |
| 200-M5-SN-I,         | 50/125 µm MMF   | 900                              | .5 to 350          | 6     |
| 200-M6-SN-I          | 50/125 µm MMF   | 1500                             | .5 to 430          | 6     |
|                      | 50/125 µm MMF   | 2000                             | .5 to 500          | 6     |

Specification notes:

1. UI (Unit Interval): one UI is equal to one bit time. For example, 2.125 Gbps corresponds to a UI of 470.588ps.

2. For LOSA and LOSD definitions see Loss of Signal Assert/Deassert Level in Optical Characteristics.

3. When operating the transceiver at 1.0 - 1.3 GBd only, a slower input rise and fall time is acceptable. If it is planned to operate the module in the 1.0 - 2.12 GBd range, faster input rise and fall times are required.

4. Measured with stressed eye pattern as per FC-PI (Fibre Channel) and 1000BASE-SX using the worst-case specifications.

5. All jitter measurements performed with worst case input jitter according to FC-PI and 1000BASE-SX.
6. Distances, shown in the Link Length table, are the distances specified in the Fibre Channel and Ethernet standards. Link length distances are calculated for worst-case fiber and transceiver characteristics based on the optical and electrical specifications shown in this document using techniques utilized in IEEE 802.3 (Gigabit Ethernet). In the nominal case, longer distances are achievable.

### 2.7 Regulatory Compliance

The PLRXPL-VI-S24-22 complies with international electromagnetic compatibility (EMC) and international safety requirements and standards (see details in Table 2 below). EMC performance is dependent on the overall system design. Information included herein is intended as a figure of merit for designers to use as a basis for design decisions.

The PLRXPL-VI-S24-22 is lead free and RoHS compliant per Directive 2002/95/EC of the European Parliament and of the Council of 27 January 2003 on the restriction of the use of certain hazardous substances in electrical and electronic equipment.

| Table 2. Regulatory Compliance      |                                    |                                                                                                                                                                                                                        |
|-------------------------------------|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                     |                                    |                                                                                                                                                                                                                        |
| Feature                             | Test Method                        | Performance                                                                                                                                                                                                            |
| Component safety                    | UL 60950                           | UL File E209897                                                                                                                                                                                                        |
|                                     | UL94-V0<br>IEC 60950               | TUV Report/Certificate (CB scheme)                                                                                                                                                                                     |
| Lead-free and RoHS-compliant        | Directive 2002/95/EC               | Compliant per the Directive 2002/95/EC of the European<br>Parliament and of the Council of 27 January 2003 on the<br>restriction of the use of certain hazardous substances in<br>electrical and electronic equipment. |
| Laser eye safety                    | U.S. 21CFR (J) 1040.10<br>EN 60825 | CDRH compliant and Class 1 laser safety.                                                                                                                                                                               |
| Electromagnetic Compatibility (EMC) |                                    |                                                                                                                                                                                                                        |
| CE                                  | EU Declaration of Conformity       | Compliant with European EMC and Safety Standards.                                                                                                                                                                      |
| Electromagnetic emissions           | EMC Directive 89/336/EEC           | Noise frequency range: 30 MHz to 12 GHz.                                                                                                                                                                               |
|                                     | FCC CFR47 Part 15                  | Good system EMC design practice required                                                                                                                                                                               |
|                                     | IEC/CISPR 22                       | to achieve Class B margins.                                                                                                                                                                                            |
|                                     | AS/NZS CISPR22                     |                                                                                                                                                                                                                        |
|                                     | EN 55022                           |                                                                                                                                                                                                                        |
|                                     | ICES-003, Issue 4                  |                                                                                                                                                                                                                        |
|                                     | VCCI-03                            |                                                                                                                                                                                                                        |
| Electromagnetic immunity            | EMC Directive 89/336/EEC           |                                                                                                                                                                                                                        |
|                                     | IEC /CISPR/24                      |                                                                                                                                                                                                                        |
|                                     | EN 55024                           |                                                                                                                                                                                                                        |
| ESD immunity                        | EN 61000-4-2                       | Exceeds requirements. Withstands discharges of:<br>8 kV contact. 15 kV and 25 kV air.                                                                                                                                  |
| Radiated immunity                   | EN 61000-4-3                       | Exceeds requirements. Field strength of 10 V/m RMS,<br>from 10 MHz to 1 GHz. No effect on transceiver<br>performance is detectable between these limits.                                                               |



#### Figure 4. Board layout



ALL DIMENSIONS ARE IN MILLIMETERS

#### Figure 5. Detail layout

#### **Front Panel Opening** 2.9 В А - .400±.004 10.16±0.10 • .020 [0.51] A B C DD 0 0 Θ ロ Ę .184 4.67 0 <u>o</u> lo С Ċ .042+.060 1.07+1.52 .640[16.26] RECOMMENDED MIN PITCH .600±.004 15.24±0.10 .137±.012[3.48±0.30] .277 7.04 .637[16.17] -

#### Figure 6. Front panel detail

### 2.10 Module Outline



All dimensions in inches [mm]

### Figure 7. Module detail

### 2.11 Transceiver Belly-to-Belly Mounting



Figure 8. Mounting detail

## Section 3 Related Information

Other information related to transceiver includes:

- Section 3.1 Digital Diagnostic Monitoring and Serial ID Operation
- Section 3.2 Package and Handling Instructions
- Section 3.3 Electrostatic Discharge (ESD)
- Section 3.4 Eye Safety

#### 3.1 Digital Diagnostic Monitoring and Serial ID Operation

The PLRXPL-VI-S24-22 is equipped with a 2-wire serial EEPROM that is used to store specific information about the type/identification of the transceiver as well as real-time digitized information relating to the transceiver's performance. See Section IV, "Module Definition Interface and Data Field Description" of the SFP-MSA Pin Definitions and Host Board Layout document for memory/address organization of the identification data and the Small Form Factor Committee's document number SFF-8472 Rev 9.5, dated June 1, 2004 for memory/address organization of the digital diagnostic data.

The enhanced digital diagnostics feature monitors five key transceiver parameters which are internally calibrated and should be read as absolute values and interpreted as follows:

**Transceiver temperature in degrees Celsius:** internally measured. Represented as a 16-bit signed two's complement value in increments of  $1/256^{\circ}$ C from -40 to  $+125^{\circ}$ C with LSB equal to  $1/256^{\circ}$ C. Accuracy is  $\pm 3^{\circ}$ C over the specified operating temperature and voltage range.

Vcc/supply voltage in volts: internally measured. Represented as a 16-bit unsigned integer with the voltage defined as the full 16-bit value (0-65535) with LSB equal to 100  $\mu$ V with a measurement range of 0 to +6.55 V. Accuracy is ±3% of nominal value over the specified operating temperature and voltage ranges.

TX bias current in  $\mu$ A: represented as a 16-bit unsigned integer with current defined as the full 16-bit value (0-65535) with LSB equal to 2  $\mu$ A with a measurement range of 0 – 131 mA. Accuracy is ±10% of nominal value over the specified operating temperature and voltage ranges.

**TX output power in mW:** represented as a 16-bit unsigned integer with the power defined as the full 16-bit value (0-65535) with LSB equal to 0.1  $\mu$ W. Accuracy is  $\pm 2$  dB over the specified temperature and voltage ranges over the range of 100  $\mu$ W to 800  $\mu$ W (-10 dBm to -1 dBm). Data is not valid when transmitter is disabled.

**RX received optical power in mW:** represented as average power as a 16-bit unsigned integer with the power defined as the full 16-bit value (0-65535) with LSB equal to 0.1  $\mu$ W. Accuracy over the specified temperature and voltage ranges is ±3 dB from 30  $\mu$ W to 1000  $\mu$ W (–15 dBm to 0 dBm).

#### **Reading the Data**

The information is accessed through the MOD\_DEF(1), and MOD\_DEF(2) connector pins of the module. The specification for this EEPROM (ATMEL AT-24CO1A family) contains all the timing and addressing information required for accessing the data.

The device address used to read the Serial ID data is 1010000X(A0h), and the address to read the diagnostic data is 1010001X(A2h). Any other device addresses will be ignored. Refer to Table 3, Table 4, and Table 5 for information regarding addresses and data field descriptions.

MOD\_DEF(0), pin 6 on the transceiver, is connected to Logic 0 (ground) on the transceiver.

MOD\_DEF(1), pin 5 on the transceiver, is connected to the SCL pin of the EEPROM.

MOD\_DEF(2), pin 4 on the transceiver, is connected to the SDA pin of the EEPROM.

The EEPROM WP pin is internally tied to ground with no external access, allowing write access to the customer-writable field (bytes 128-247 of address 1010001X). Note: address bytes 0-127 are not write protected and may cause diagnostic malfunctions if written over.

#### **Decoding the Data**

The information stored in the EEPROM including organization is defined in the SFP-MSA Pin Definitions and Host Board Layout document, dated 3/13/00, Section IV. The digital diagnostic information stored in the EEPROM is defined in the SFP document SFF-8472 draft rev 9.5, dated June 1, 2004.



| Table 4. Serial ID Data ar | nd Map           |                                                                             |
|----------------------------|------------------|-----------------------------------------------------------------------------|
| Memory Address             | Value            | Comments                                                                    |
| Address (1010000X)(A0h)    | 1                |                                                                             |
| 0                          | 03               | SFP transceiver                                                             |
| 1                          | 04               | SFP with serial ID                                                          |
| 2                          | 07               | LC connector                                                                |
| 3-10                       | 0000000120400C05 | 850 nm, multimode, 1.062/2.125 FC,<br>intermediate distance and 1000Base-SX |
| 11                         | 01               | 8B10B encoding mechanism                                                    |
| 12                         | 15               | Nominal bit rate of 2.125 Gbps                                              |
| 13                         | 00               | Reserved                                                                    |
| 14                         | 00               | Single mode fiber not supported                                             |
| 15                         | 00               | Single mode fiber not supported                                             |
| 16                         | 1E               | 300 meters of 50/125 µm fiber                                               |
| 17                         | 0F               | 150 meters of 62.5/125 μm fiber                                             |
| 18                         | 00               | Copper not supported                                                        |
| 19                         | 00               | Reserved                                                                    |
| 20-35                      | JDSU             | Vendor name (ASCII)                                                         |
| 36                         | 00               | Reserved                                                                    |
| 37-39                      | 00019C           | IEEE company ID (ASCII)                                                     |
| 40-55                      | PLRXPL-VI-S24-22 | Part number (ASCII, no hyphens included)                                    |
| 56-59                      |                  | Rev of part number (ASCII)                                                  |
| 60-61                      | 0352             | Wavelength of laser in nm; 850                                              |
| 62                         |                  | Reserved                                                                    |
| 63                         |                  | Check code; lower 8 bits of sum from byte 0 through 62                      |
| 64                         | 00               | Reserved                                                                    |
| 65                         | 1A               | No Rate Select, Tx_Disable, Tx Fault, Loss of Signal implemented            |
| 66                         | 00               | Bit rate max of 2.2Gbps                                                     |
| 67                         | 00               | Bit rate min of 1.0 Gbps                                                    |
| 68-83                      |                  | Serial number (ASCII)                                                       |
| 84-91                      |                  | Date code (ASCII)                                                           |
| 92                         | 68               | Diagnostics monitoring type                                                 |
| 93                         | F0               | Digital diagnostics                                                         |
| 94                         | 2                | Compliance SFF-8472 Rev 9.4                                                 |
| 95                         |                  | Check code; lower 8 bits of sum from byte 64 through 94                     |

| Table 5. | Diagnostics | Data Map |
|----------|-------------|----------|
|----------|-------------|----------|

#### **Memory Address** Value Comments Address (1010001X)(A2h) MSB at low address 00-01 Temp high alarm 02-03 MSB at low address Temp low alarm 04-05 MSB at low address Temp high warning 06-07 Temp low warning MSB at low address 08-09 Voltage high alarm MSB at low address 10 - 11Voltage low alarm MSB at low address 12-13 Voltage high warning MSB at low address MSB at low address 14-15 Voltage low warning MSB at low address 16-17 Bias high alarm MSB at low address 18-19 Bias low alarm 20-21 MSB at low address Bias high warning 22-23 MSB at low address Bias low warning 24-25 TX power high alarm MSB at low address 26 - 27TX power low alarm MSB at low address 28-29 MSB at low address TX power high warning 30-31 Tx power Low warning MSB at low address 32-33 RX power high alarm MSB at low address 34-35 RX power low alarm MSB at low address MSB at low address 36-37 RX power high warning 38-39 RX power low warning MSB at low address 40-55 Reserved For future monitoring quantities 56-59 RP4 External calibration constant RP3 60-63 External calibration constant External calibration constant 64-67 RP2 68-71 RP1 External calibration constant External calibration constant 72-75 RP0 76-77 Islope External calibration constant 78-79 Ioffset External calibration constant 80-81 External calibration constant TPslope 82-83 TPoffset External calibration constant 84-85 Tslope External calibration constant 86-87 Toffset External calibration constant 88-89 Vslope External calibration constant 90-91 External calibration constant Refer to SFF-8472 rev 9.5 92-94 Reserved Reserved Checksum Low order 8 bits of sum from 0-94 95 96 Temperature MSB Internal temperature AD values 97 Temperature LSB 98 Vcc MSB Internally measured supply voltage AD values 99 Vcc LSB TX bias MSB TX bias current AD values 100

| Table 5. Diagnostics Data Map | (continued)                          |                                                            |
|-------------------------------|--------------------------------------|------------------------------------------------------------|
| Memory Address                | Value                                | Comments                                                   |
| Address (1010001X)(A2h)       |                                      |                                                            |
| 101                           | TX bias LSB                          |                                                            |
| 102                           | TX power MSB                         | Measured TX output power AD values                         |
| 103                           | TX power LSB                         |                                                            |
| 104                           | RX power MSB                         | Measured RX input power AD values                          |
| 105                           | RX power LSB                         |                                                            |
| 106                           | Reserved MSB                         | For 1st future definition of digitized analog input        |
| 107                           | Reserved LSB                         | ~ ~ ~ ~                                                    |
| 108                           | Reserved MSB                         | For 2nd future definition of digitized analog input        |
| 109                           | Reserved LSB                         |                                                            |
| 110-7                         | Tx disable state                     | Digital state of Tx disable pin                            |
| 110-6                         | Soft Tx disable control              | Writing 1 disables laser, this is OR'd with Tx_Disable pin |
| 110–5                         | Reserved                             |                                                            |
| 110-4                         | Rate select state                    |                                                            |
| 110-3                         | Soft rate select control             |                                                            |
| 110-2                         | Tx fault state                       | Digital state                                              |
| 110-1                         | LOS state                            | Digital state                                              |
| 110-0                         | Data ready state                     | Digital state; 1 until transceiver is ready                |
| 111                           | Reserved                             | Reserved                                                   |
| 112–119                       | Optional alarm and warning flag bits | Refer to SFF-8472 rev 9.5                                  |
| 120–127                       | Vendor specific                      | Vendor specific                                            |
| 128–247                       | User/customer EEPROM                 | Field writeable EEPROM                                     |
| 248-255                       | Vendor specific                      | Vendor specific                                            |



#### **Process Plug**

The PLRXPL-VI-S24-22 is supplied with a dust cover. This plug protects the transceiver's optics during standard manufacturing processes by preventing contamination from air borne particles.

Note: it is recommended that the dust cover remain in the transceiver whenever an optical fiber connector is not inserted.

#### **Recommended Cleaning and De-greasing Chemicals**

JDSU recommends the use of methyl, isopropyl, and isobutyl alcohols for cleaning.

Do not use halogenated hydrocarbons (for example, trichloroethane, ketones such as acetone, chloroform, ethyl acetate, MEK, methylene chloride, methylene dichloride, phenol, N-methylpyrolldone).

#### Flammability

The PLRXPL-VI-S24-22 housing is made of cast zinc and sheet metal.

#### **3.3 Electrostatic Discharge (ESD)**

#### Handling

Normal ESD precautions are required during the handling of this module. This transceiver is shipped in ESD protective packaging. It should be removed from the packaging and handled only in an ESD-protected environment utilizing standard grounded benches, floor mats, and wrist straps.

#### **Test and Operation**

In most applications, the optical connector will protrude through the system chassis and be subjected to the same ESD environment as the system. Once properly installed in the system, this transceiver should meet and exceed common ESD testing practices and fulfill system ESD requirements.

Typical of optical transceivers, this module's receiver contains a highly sensitive optical detector and amplifier which may become temporarily saturated during an ESD strike. This could result in a short burst of bit errors. Such an event might require that the application re-acquire synchronization at the higher layers (for example, a serializer/deserializer chip).

#### 3.4 Eye Safety

The PLRXPL-VI-S24-22 is an international Class 1 laser product per IEC 825, and per CDRH, 21 CFR 1040 Laser Safety Requirements. The PLRXPL-VI-S24-22 is an eye safe device when operated within the limits of this specification.

Operating this product in a manner inconsistent with intended usage and specification may result in hazardous radiation exposure.



#### Laser Safety

The transceiver is certified as a Class 1 laser product per international standard IEC 60825-1:2007 2nd edition and is considered non-hazardous when operated within the limits of this specification.



INVISIBLE LASER RADIATION CLASS 1 LASER PRODUCT λ = 840-860nm, <0.794mW

#### Caution

Operating this product in a manner inconsistent with intended usage and specifications may result in hazardous radiation exposure.

Use of controls or adjustments or performance of procedures other than these specified in this product datasheet may result in hazardous radiation exposure. Tampering with this laser product or operating this product outside the limits of this specification may be considered an 'act of manufacturing' and may require recertification of the modified product.

This device complies with 21 CFR 1040.10 except for deviations pursuant to Laser Notice No. 50 dated June 24, 2007.

| Ordering Information |  |
|----------------------|--|
|                      |  |

For more information on this or other products and their availability, please contact your local JDSU account manager or JDSU directly at 1-800-498-JDSU (5378) in North America and +800-5378-JDSU worldwide or via e-mail at customer.service@jdsu.com.

#### Sample: PLRXPL-VI-S24-22

| PLRXPL-VI-524-22 -40 to 85°C ±10% X X X X X | Part Number      | Temp. Range | Power Supply Tolerance | Dual Rate Fiber Channel | 1000Base-SX | Digital Diagnostics | PCI Compliant |
|---------------------------------------------|------------------|-------------|------------------------|-------------------------|-------------|---------------------|---------------|
|                                             | PLRXPL-VI-S24-22 | –40 to 85°C | ±10%                   | Х                       | Х           | Х                   | Х             |

| NORTH AMERICA: 800 498-JDSU (5378) | WORLDWIDE: +800 5378-JDSU | WEBSITE: www.jdsu.com |
|------------------------------------|---------------------------|-----------------------|
|                                    |                           |                       |

## **X-ON Electronics**

Largest Supplier of Electrical and Electronic Components

Click to view similar products for Gate Drivers category:

Click to view products by JDS Uniphase manufacturer:

Other Similar products are found below :

 00028
 00053P0231
 8967380000
 56956
 CR7E-30DB-3.96E(72)
 57.404.7355.5
 LT4936
 57.904.0755.0
 5801-0903
 5803-0901
 5811-0902

 5813-0901
 58410
 00576P0030
 00581P0070
 5882900001
 00103P0020
 00600P0005
 00-9050-LRPP
 00-9090-RDPP
 5951900000
 01 

 1003W-10/32-15
 LTILA6E-1S-WH-RC-FN12VXCR1
 0131700000
 00-2240
 LTP70N06
 LVP640
 0158-624-00
 5J0-1000LG-SIL
 020017-13

 LY1D-2-5S-AC120
 LY2-0-US-AC120
 LY2-US-AC240
 LY3-UA-DC24
 00-5150
 00576P0020
 00600P0010
 LZNQ2M-US-DC5
 LZNQ2 

 US-DC12
 LZP40N10
 00-8196-RDPP
 00-8274-RDPP
 00-8275-RDNP
 00-8609-RDPP
 00-8722-RDPP
 00-8728-WHPP
 00-8869-RDPP
 00 

 9051-RDPP
 00-9091-LRPP
 00-9291-RDPP
 00-8722-RDPP
 00-8728-WHPP
 00-8869-RDPP
 00