# life.augmented # STM32F410x8 STM32F410xB # ARM®-Cortex®-M4 32b MCU+FPU, 125 DMIPS, 128KB Flash, 32KB RAM, 9 TIMs, 1 ADC, 9 comm. interfaces Datasheet - production data #### **Features** - Dynamic Efficiency Line with BAM (Batch Acquisition Mode) - Core: ARM<sup>®</sup> 32-bit Cortex<sup>®</sup>-M4 CPU with FPU, Adaptive real-time accelerator (ART Accelerator<sup>™</sup>) allowing 0-wait state execution from Flash memory, frequency up to 100 MHz, memory protection unit, 125 DMIPS/1.25 DMIPS/MHz (Dhrystone 2.1), and DSP instructions - Memories - Up to 128 Kbytes of Flash memory - 512 bytes of OTP memory - 32 Kbytes of SRAM - Clock, reset and supply management - 1.7 V to 3.6 V application supply and I/Os - POR, PDR, PVD and BOR - 4-to-26 MHz crystal oscillator - Internal 16 MHz factory-trimmed RC - 32 kHz oscillator for RTC with calibration - Internal 32 kHz RC with calibration - Power consumption - Run: 89 µA/MHz (peripheral off) - Stop (Flash in Stop mode, fast wakeup time): 40 μA Typ @ 25 °C; 49 μA max @25 °C - Stop (Flash in Deep power down mode, fast wakeup time): down to 6 μA @ 25 °C; 14 μA max @25 °C - Standby: 2.4 $\mu A$ @25 $^{\circ}C$ / 1.7 V without RTC; 12 $\mu A$ @85 $^{\circ}C$ @1.7 V - V<sub>BAT</sub> supply for RTC: 1 μA @25 °C - 1×12-bit, 2.4 MSPS ADC: up to 16 channels - 1×12-bit D/A converter - General-purpose DMA: 16-stream DMA controllers with FIFOs and burst support - Up to 9 timers - One 16-bit advanced motor-control timer - One low-power timer (available in Stop #### mode) - Three 16-bit general purpose timers - One 32-bit timer up to 100 MHz with up to four IC/OC/PWM or pulse counter and quadrature (incremental) encoder input - Two watchdog timers (independent window) - SysTick timer. - Debug mode - Serial wire debug (SWD) & JTAG interfaces - Cortex<sup>®</sup>-M4 Embedded Trace Macrocell™ - Up to 50 I/O ports with interrupt capability - Up to 45 fast I/Os up to 100 MHz - Up to 49 5 V-tolerant I/Os - Up to 9 communication interfaces - Up to 3x I<sup>2</sup>C interfaces (SMBus/PMBus) including 1x I<sup>2</sup>C Fast-mode at 1 MHz - Up to 3 USARTs (2 x 12.5 Mbit/s, 1 x 6.25 Mbit/s), ISO 7816 interface, LIN, IrDA, modem control) - Up to 3 SPI/I2Ss (up to 50 Mbit/s SPI or I2S audio protocol) - · True random number generator - · CRC calculation unit - 96-bit unique ID - RTC: subsecond accuracy, hardware calendar - All packages are ECOPACK<sup>®</sup>2 Table 1. Device summary | Reference | Part number | |-------------|------------------------------------------| | STM32F410x8 | STM32F410T8, STM32F410C8,<br>STM32F410R8 | | STM32F410xB | STM32F410TB, STM32F410CB,<br>STM32F410RB | Contents STM32F410x8/B # **Contents** | 1 | Intro | duction | 0 | |---|-------|--------------------------------------------------------------|---| | 2 | Desc | ription | 1 | | | 2.1 | Compatibility with STM32F4 series | 3 | | 3 | Func | tional overview | 5 | | | 3.1 | ARM® Cortex®-M4 with FPU core with embedded Flash and SRAM 1 | 5 | | | 3.2 | Adaptive real-time memory accelerator (ART Accelerator™) | 5 | | | 3.3 | Batch Acquisition mode (BAM) | | | | 3.4 | Memory protection unit | 6 | | | 3.5 | Embedded Flash memory | | | | 3.6 | CRC (cyclic redundancy check) calculation unit | | | | 3.7 | Embedded SRAM | 6 | | | 3.8 | Multi-AHB bus matrix | 6 | | | 3.9 | DMA controller (DMA) | 7 | | | 3.10 | Nested vectored interrupt controller (NVIC) | 8 | | | 3.11 | External interrupt/event controller (EXTI) | 8 | | | 3.12 | Clocks and startup | | | | 3.13 | Boot modes | 8 | | | 3.14 | Power supply schemes | 9 | | | 3.15 | Power supply supervisor | 0 | | | | 3.15.1 Internal reset ON | 0 | | | | 3.15.2 Internal reset OFF | 0 | | | 3.16 | Voltage regulator | 1 | | | | 3.16.1 Internal power supply supervisor availability | 2 | | | 3.17 | Real-time clock (RTC) and backup registers 2 | 2 | | | 3.18 | Low-power modes | 3 | | | 3.19 | V <sub>BAT</sub> operation | 3 | | | 3.20 | Timers and watchdogs | 4 | | | | 3.20.1 Advanced-control timers (TIM1) | | | | | 3.20.2 General-purpose timers (TIM5, TIM9 and TIM11) | | | | | 3.20.3 Basic timer (TIM6) | 5 | | | | 3.20.4 | Low-power timer (LPTIM1) | 26 | |--------|---------------------|---------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------| | | | 3.20.5 | Independent watchdog | 26 | | | | 3.20.6 | Window watchdog | 26 | | | | 3.20.7 | SysTick timer | 26 | | | 3.21 | Inter-in | tegrated circuit interface (I2C) | 27 | | | 3.22 | Univer | sal synchronous/asynchronous receiver transmitters (USART) | 27 | | | 3.23 | Serial <sub>I</sub> | peripheral interface (SPI) | 28 | | | 3.24 | Inter-in | ntegrated sound (I <sup>2</sup> S) | 28 | | | 3.25 | Rando | m number generator (RNG) | 28 | | | 3.26 | Genera | al-purpose input/outputs (GPIOs) | 28 | | | 3.27 | Analog | g-to-digital converter (ADC) | 29 | | | 3.28 | Tempe | rature sensor | 29 | | | 3.29 | Digital- | to-analog converter (DAC) | 29 | | | 3.30 | Serial v | wire JTAG debug port (SWJ-DP) | 30 | | | 3.31 | Embed | lded Trace Macrocell™ | 30 | | 4 | Pino | uts and | pin description | 31 | | _ | <b>N</b> | | pping | 44 | | 5 | wem | ory ma | ppilig | 41 | | 5<br>6 | | | naracteristics | | | | | trical ch | | 45 | | | Elect | trical ch | naracteristics | <b>45</b><br>45 | | | Elect | t <b>rical ch</b><br>Param | naracteristics eter conditions | <b>45</b><br>45 | | | Elect | t <b>rical ch</b><br>Param<br>6.1.1 | naracteristics | 45<br>45<br>45 | | | Elect | Param<br>6.1.1<br>6.1.2 | eter conditions Minimum and maximum values Typical values Typical curves Loading capacitor | 45<br>45<br>45<br>45<br>45 | | | Elect | Param<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5 | eter conditions Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage | 45<br>45<br>45<br>45<br>45<br>46 | | | Elect | Param<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br>6.1.6 | eter conditions Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage Power supply scheme | 45<br>45<br>45<br>45<br>45<br>46<br>47 | | | <b>Elect</b><br>6.1 | Param<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br>6.1.6<br>6.1.7 | eter conditions Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage Power supply scheme Current consumption measurement | 45<br>45<br>45<br>45<br>45<br>46<br>47 | | | Elect | Param<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br>6.1.6<br>6.1.7<br>Absolu | eter conditions Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage Power supply scheme Current consumption measurement tte maximum ratings | 45<br>45<br>45<br>45<br>45<br>46<br>47<br>48 | | | <b>Elect</b><br>6.1 | Param<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br>6.1.6<br>6.1.7<br>Absolu | eter conditions Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage Power supply scheme Current consumption measurement Ite maximum ratings ting conditions | 45<br>45<br>45<br>45<br>46<br>47<br>48<br>48 | | | <b>Elect</b> 6.1 | Param<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br>6.1.6<br>6.1.7<br>Absolu<br>Operat<br>6.3.1 | eter conditions Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage Power supply scheme Current consumption measurement Ite maximum ratings ting conditions General operating conditions | 45<br>45<br>45<br>45<br>46<br>47<br>48<br>50<br>50 | | | <b>Elect</b> 6.1 | Param<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br>6.1.6<br>6.1.7<br>Absolu<br>Operat<br>6.3.1<br>6.3.2 | eter conditions Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage Power supply scheme Current consumption measurement Ite maximum ratings ting conditions General operating conditions VCAP_1 external capacitor | 45<br>45<br>45<br>45<br>46<br>47<br>48<br>50<br>50 | | | <b>Elect</b> 6.1 | Param<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br>6.1.6<br>6.1.7<br>Absolu<br>Operat<br>6.3.1<br>6.3.2<br>6.3.3 | eter conditions Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage Power supply scheme Current consumption measurement Ite maximum ratings ting conditions General operating conditions VCAP_1 external capacitor Operating conditions at power-up/power-down (regulator ON) | 45<br>45<br>45<br>45<br>46<br>48<br>48<br>50<br>52<br>52 | | | <b>Elect</b> 6.1 | Param<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br>6.1.6<br>6.1.7<br>Absolu<br>Operat<br>6.3.1<br>6.3.2 | eter conditions Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage Power supply scheme Current consumption measurement Ite maximum ratings ting conditions General operating conditions VCAP_1 external capacitor | 45<br>45<br>45<br>45<br>46<br>47<br>48<br>50<br>50<br>52<br>52<br>53 | | | | 6.3.6 | Supply current characteristics | 54 | |----------|-------|----------|-------------------------------------------------------------|-----| | | | 6.3.7 | Wakeup time from low-power modes | 72 | | | | 6.3.8 | External clock source characteristics | 74 | | | | 6.3.9 | Internal clock source characteristics | 79 | | | | 6.3.10 | PLL characteristics | 80 | | | | 6.3.11 | PLL spread spectrum clock generation (SSCG) characteristics | 82 | | | | 6.3.12 | Memory characteristics | 83 | | | | 6.3.13 | EMC characteristics | 85 | | | | 6.3.14 | Absolute maximum ratings (electrical sensitivity) | 86 | | | | 6.3.15 | I/O current injection characteristics | 87 | | | | 6.3.16 | I/O port characteristics | 88 | | | | 6.3.17 | NRST pin characteristics | 93 | | | | 6.3.18 | TIM timer characteristics | 94 | | | | 6.3.19 | Communications interfaces | 95 | | | | 6.3.20 | 12-bit ADC characteristics | 104 | | | | 6.3.21 | Temperature sensor characteristics | 110 | | | | 6.3.22 | V <sub>BAT</sub> monitoring characteristics | 111 | | | | 6.3.23 | Embedded reference voltage | 111 | | | | 6.3.24 | DAC electrical characteristics | 111 | | | | 6.3.25 | RTC characteristics | 114 | | 7 | Pack | age cha | aracteristics | 115 | | | 7.1 | Packag | ge mechanical data | 115 | | | | 7.1.1 | WLCSP36 package mechanical data | 115 | | | | 7.1.2 | UFQFPN48 package mechanical data | | | | | 7.1.3 | LQFP64 package mechanical data | | | | 7.2 | Therma | al characteristics | | | | | 7.2.1 | Reference document | | | 8 | Part | number | ing | 125 | | | | | | | | Appendix | x A F | Recomm | endations when using the internal reset OFF | 126 | | | A.1 | Operat | ing conditions | 126 | | Appendix | xB A | Applicat | ion block diagrams | 127 | | | B.1 | Sensor | Hub application example | 127 | | | B.2 | Batch A | Acquisition Mode (BAM) example | 128 | | | | | | | | STM32F410 | 0x8/B | Contents | > | |-----------|------------------|----------|---| | 9 | Revision history | 129 | • | List of tables STM32F410x8/B # List of tables | Table 1. | Device summary | . 1 | |-----------|-----------------------------------------------------------------------------------------------|-----| | Table 2. | STM32F410xB features and peripheral counts | | | Table 3. | Embedded bootloader interfaces | | | Table 4. | Regulator ON/OFF and internal power supply supervisor availability | | | Table 5. | Timer feature comparison | | | Table 6. | Comparison of I2C analog and digital filters | | | Table 7. | USART feature comparison | | | Table 8. | Legend/abbreviations used in the pinout table | | | Table 9. | STM32F410x8/B pin definitions | | | Table 10. | Alternate function mapping | | | Table 11. | STM32F410x8/B register boundary addresses | | | Table 12. | Voltage characteristics | | | Table 13. | Current characteristics | | | Table 14. | Thermal characteristics | | | Table 15. | General operating conditions | | | Table 16. | Features depending on the operating power supply range | | | Table 17. | VCAP_1 operating conditions | | | Table 18. | Operating conditions at power-up / power-down (regulator ON) | | | Table 19. | Operating conditions at power-up / power-down (regulator OFF) | | | Table 20. | Embedded reset and power control block characteristics | | | Table 21. | Typical and maximum current consumption, code with data processing (ART | | | | accelerator disabled) running from SRAM - V <sub>DD</sub> = 1.7 V | 55 | | Table 22. | Typical and maximum current consumption, code with data processing (ART | | | | accelerator disabled) running from SRAM - V <sub>DD</sub> = 3.6 V | 56 | | Table 23. | Typical and maximum current consumption in run mode, code with data processing | | | | (ART accelerator enabled except prefetch) running from Flash memory- V <sub>DD</sub> = 1.7 V | 57 | | Table 24. | Typical and maximum current consumption in run mode, code with data processing | | | | (ART accelerator enabled except prefetch) running from Flash memory - V <sub>DD</sub> = 3.6 V | 58 | | Table 25. | Typical and maximum current consumption in run mode, code with data processing | | | | (ART accelerator disabled) running from Flash memory - V <sub>DD</sub> = 3.6 V | 59 | | Table 26. | Typical and maximum current consumption in run mode, code with data processing | | | | (ART accelerator disabled) running from Flash memory - V <sub>DD</sub> = 1.7 V | 60 | | Table 27. | Typical and maximum current consumption in run mode, code with data processing | | | | (ART accelerator enabled with prefetch) running from Flash memory - $V_{DD}$ = 3.6 $V_{}$ | 61 | | Table 28. | Typical and maximum current consumption in Sleep mode - V <sub>DD</sub> = 3.6 V | | | Table 29. | Typical and maximum current consumption in Sleep mode - $V_{DD}$ = 1.7 V | | | Table 30. | Typical and maximum current consumptions in Stop mode - $V_{DD}$ = 1.7 V | | | Table 31. | Typical and maximum current consumption in Stop mode - V <sub>DD</sub> =3.6 V | 66 | | Table 32. | Typical and maximum current consumption in Standby mode - V <sub>DD</sub> = 1.7 V | | | Table 33. | Typical and maximum current consumption in Standby mode - V <sub>DD</sub> = 3.6 V | | | Table 34. | Typical and maximum current consumptions in V <sub>BAT</sub> mode | | | | (LSE and RTC ON, LSE low- drive mode) | 67 | | Table 35. | Switching output I/O current consumption | | | Table 36. | Peripheral current consumption | | | Table 37. | Low-power mode wakeup timings | | | Table 38. | High-speed external user clock characteristics | | | Table 39. | Low-speed external user clock characteristics | | | Table 40. | HSE 4-26 MHz oscillator characteristics | | STM32F410x8/B List of tables | Table 41. | LSE oscillator characteristics (f <sub>LSE</sub> = 32.768 kHz) | 78 | |------------|---------------------------------------------------------------------------------------------|-----| | Table 42. | HSI oscillator characteristics | | | Table 43. | LSI oscillator characteristics | 80 | | Table 44. | Main PLL characteristics | 80 | | Table 45. | SSCG parameter constraints | 82 | | Table 46. | Flash memory characteristics | | | Table 47. | Flash memory programming | | | Table 48. | Flash memory programming with V <sub>PP</sub> voltage | | | Table 49. | Flash memory endurance and data retention | | | Table 50. | EMS characteristics | | | Table 51. | EMI characteristics for LQFP64 | | | Table 52. | ESD absolute maximum ratings | | | Table 53. | Electrical sensitivities | | | Table 54. | I/O current injection susceptibility | | | Table 55. | I/O static characteristics | | | Table 56. | Output voltage characteristics | | | Table 57. | I/O AC characteristics | | | Table 58. | NRST pin characteristics | | | Table 59. | TIMx characteristics | | | Table 60. | I <sup>2</sup> C characteristics | | | Table 61. | SCL frequency (f <sub>PCLK1</sub> = 50 MHz, V <sub>DD</sub> = V <sub>DD 12C</sub> = 3.3 V) | | | Table 62. | SCL frequency (f <sub>PCLK1</sub> = 42 MHz., V <sub>DD</sub> = V <sub>DD_12C</sub> = 3.3 V) | 97 | | Table 63. | FMPI <sup>2</sup> C characteristics | 98 | | Table 64. | SPI dynamic characteristics | | | Table 65. | I <sup>2</sup> S dynamic characteristics | | | Table 66. | ADC characteristics | | | Table 67. | ADC accuracy at f <sub>ADC</sub> = 18 MHz | | | Table 68. | ADC accuracy at f <sub>ADC</sub> = 30 MHz | | | Table 69. | ADC accuracy at f <sub>ADC</sub> = 36 MHz | | | Table 70. | ADC dynamic accuracy at f <sub>ADC</sub> = 18 MHz - limited test conditions | | | Table 71. | ADC dynamic accuracy at f <sub>ADC</sub> = 36 MHz - limited test conditions | | | Table 72. | Temperature sensor characteristics | | | Table 73. | Temperature sensor calibration values. | | | Table 74. | V <sub>BAT</sub> monitoring characteristics | | | Table 75. | Embedded internal reference voltage | | | Table 76. | Internal reference voltage calibration values | | | Table 77. | DAC characteristics | | | Table 78. | RTC characteristics | | | Table 79. | WLCSP36 - 36-pin, 2.553 x 2.579 mm, 0.4 mm pitch wafer level chip scale | | | Table 75. | package mechanical data | 116 | | Table 80. | WLCSP36 recommended PCB design rules (0.4 mm pitch) | | | Table 81. | UFQFPN48 - 48-lead, 7x7 mm, 0.5 mm pitch, ultra thin fine pitch quad flat | | | Table 01. | package mechanical data | 110 | | Table 82. | LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package mechanical data | | | Table 83. | Package thermal characteristics | | | Table 84. | Ordering information scheme | | | Table 85. | Limitations depending on the operating power supply range | | | Table 86. | Document revision history | | | 1 avic 00. | DOGUMENT 16/1910H HISTORY | ∠9 | List of figures STM32F410x8/B # List of figures | Figure 1. | Compatible board design for LQFP64 package | 13 | |--------------------------|---------------------------------------------------------------------------|-----| | Figure 2. | STM32F410x8/B block diagram | 14 | | Figure 3. | Multi-AHB matrix | | | Figure 4. | Power supply supervisor interconnection with internal reset OFF | 20 | | Figure 5. | LQFP64 pinout | 31 | | Figure 6. | UFQFPN48 pinout | 32 | | Figure 7. | WLCSP36 pinout | 32 | | Figure 8. | Memory map | 41 | | Figure 9. | Pin loading conditions | 45 | | Figure 10. | Input voltage measurement | 46 | | Figure 11. | Power supply scheme | 47 | | Figure 12. | Current consumption measurement scheme | | | Figure 13. | External capacitor C <sub>EXT</sub> | | | Figure 14. | Typical V <sub>BAT</sub> current consumption (LSE and RTC ON, | | | <b>J</b> - | in low-drive mode and RTC ON) | 67 | | Figure 15. | Typical V <sub>BAT</sub> current consumption (LSE and RTC ON, | | | | LSE in high-drive mode and RTC ON) | 68 | | Figure 16. | Low-power mode wakeup | | | Figure 17. | High-speed external clock source AC timing diagram | | | Figure 18. | Low-speed external clock source AC timing diagram | | | Figure 19. | Typical application with an 8 MHz crystal | | | Figure 20. | Typical application with a 32.768 kHz crystal | | | Figure 21. | ACC <sub>HSI</sub> versus temperature | | | Figure 22. | ACC <sub>I SI</sub> versus temperature | | | Figure 23. | PLL output clock waveforms in center spread mode | | | Figure 24. | PLL output clock waveforms in down spread mode | | | Figure 25. | FT/TC I/O input characteristics | | | Figure 26. | I/O AC characteristics definition | | | Figure 27. | Recommended NRST pin protection | | | Figure 28. | I <sup>2</sup> C bus AC waveforms and measurement circuit | | | Figure 29. | FMPI <sup>2</sup> C timing diagram and measurement circuit | | | Figure 30. | SPI timing diagram - slave mode and CPHA = 0 | | | Figure 31. | SPI timing diagram - slave mode and CPHA = 1 <sup>(1)</sup> | | | Figure 31. | SPI timing diagram - master mode <sup>(1)</sup> | | | Figure 32. | I <sup>2</sup> S slave timing diagram (Philips protocol) <sup>(1)</sup> | 104 | | Figure 33. | I <sup>2</sup> S master timing diagram (Philips protocol) <sup>(1)</sup> | 104 | | Figure 34. | ADC accuracy characteristics | | | | Typical connection diagram using the ADC | 100 | | Figure 36.<br>Figure 37. | | | | • | Power supply and reference decoupling | | | Figure 38. | 12-bit buffered/non-buffered DAC | 113 | | Figure 39. | | 445 | | Ciarra 40 | package outline | 115 | | Figure 40. | WLCSP36 - 36-pin, 2.553 x 2.579 mm, 0.4 mm pitch wafer level chip scale | 440 | | F: | package recommended footprint | | | Figure 41. | WLCSP36 marking example (package top view) | 117 | | Figure 42. | UFQFPN48 - 48-lead, 7x7 mm, 0.5 mm pitch, ultra thin fine pitch quad flat | 440 | | F: 40 | package outline | | | ridure 43. | UFQFPN48 recommended footprint | 119 | STM32F410x8/B List of figures | Figure 44. | UFQFPN48 marking example (package top view) | 120 | |------------|-------------------------------------------------------------------|-----| | Figure 45. | LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package outline | 121 | | Figure 46. | LQFP64 recommended footprint | 122 | | Figure 47. | LQFP64 marking example (package top view) | 123 | | Figure 48. | Sensor hub application example 1 | 127 | | Figure 49. | Sensor hub application example 2 | 127 | | Figure 50. | Batch Acquisition Mode (BAM) example | 128 | Introduction STM32F410x8/B # 1 Introduction This datasheet provides the description of the STM32F410x8/B microcontrollers. For information on the $Cortex^{@}$ -M4 core, please refer to the $Cortex^{@}$ -M4 programming manual (PM0214) available from *www.st.com*. STM32F410x8/B Description # 2 Description The STM32F410x8/B devices are based on the high-performance ARM<sup>®</sup> Cortex<sup>®</sup>-M4 32-bit RISC core operating at a frequency of up to 100 MHz. Their Cortex<sup>®</sup>-M4 core features a Floating point unit (FPU) single precision which supports all ARM single-precision data-processing instructions and data types. It also implements a full set of DSP instructions and a memory protection unit (MPU) which enhances application security. The STM32F410x8/B belong to the STM32 Dynamic Efficiency<sup>TM</sup> product line (with products combining power efficiency, performance and integration) while adding a new innovative feature called Batch Acquisition Mode (BAM) allowing to save even more power consumption during data batching. The STM32F410x8/B incorporate high-speed embedded memories (up to 128 Kbytes of Flash memory, 32 Kbytes of SRAM), and an extensive range of enhanced I/Os and peripherals connected to two APB buses, one AHB bus and a 32-bit multi-AHB bus matrix. All devices offer one 12-bit ADC, one 12-bit DAC, a low-power RTC, three general-purpose 16-bit timers, one PWM timer for motor control, one general-purpose 32-bit timers and one 16-bit low-power timer. They also feature standard and advanced communication interfaces. - Up to three I<sup>2</sup>Cs - Three SPIs - Three I<sup>2</sup>Ss To achieve audio class accuracy, the I<sup>2</sup>S peripherals can be clocked via the internal PLL or via an external clock to allow synchronization. Three USARTs. The STM32F410x8/B are offered in 3 packages ranging from 36 to 64 pins. The set of available peripherals depends on the selected package. Refer to *Table 2: STM32F410xB features and peripheral counts* for the peripherals available for each part number. The STM32F410x8/B operates in the –40 to +105 °C temperature range from a 1.7 (PDR OFF) to 3.6 V power supply. A comprehensive set of power-saving mode allows the design of low-power applications. These features make the STM32F410x8/B microcontrollers suitable for a wide range of applications: - Motor drive and application control - Medical equipment - Industrial applications: PLC, inverters, circuit breakers - Printers, and scanners - Alarm systems, video intercom, and HVAC - Home audio appliances - Mobile phone sensor hub Figure 2 shows the general block diagram of the devices. Description STM32F410x8/B Table 2. STM32F410xB features and peripheral counts | Peripherals | | STM32F410<br>T8 | STM32F410<br>TB | STM32F410<br>C8 | STM32F410<br>CB | STM32F410<br>R8 | STM32F410<br>RB | | | |--------------------------|------------------------|----------------------------------------------------|---------------------------------------|-----------------|-----------------|-----------------|-----------------|--|--| | Flash memory in Kbytes | | 64 | 128 | 64 | 128 | 64 | 128 | | | | SRAM in Kbytes | System | | | 3 | 2 | | | | | | | General-<br>purpose | | 4 | | | | | | | | Timers | Low-<br>power<br>timer | | 1 | | | | | | | | | Advanced -control | | 1 | | | | | | | | Random number | generator | | | | 1 | | | | | | | SPI/ I <sup>2</sup> S | , | 1 | | ; | 3 | | | | | Communication interfaces | I <sup>2</sup> C | 2 | 2 | 3 | | | | | | | | USART | 2 | 2 | 3 | | | | | | | GPIOs | | 2 | 3 | 36 5 | | | 0 | | | | 12-bit ADC | | 1 | | | | | | | | | Number of chann | els | 4 | | 10 | | 16 | | | | | 12-bit DAC | | 1 | | | | | | | | | Number of chann | | 1 | | | | | | | | | Maximum CPU fr | equency | 100 MHz | | | | | | | | | Operating voltage | 9 | 1.7 to 3.6 V | | | | | | | | | Operating temper | ratures | Ambient temperatures: -40 to +85 °C/-40 to +105 °C | | | | | | | | | Operating temperatures | | | Junction temperature: -40 to + 125 °C | | | | | | | | Package | | WLC | SP36 | UFQF | PN48 | LQF | P64 | | | STM32F410x8/B Description ## 2.1 Compatibility with STM32F4 series The STM32F410x8/B are fully software and feature compatible with the STM32F4 series (STM32F42x, STM32F401, STM32F43x, STM32F41x, STM32F405 and STM32F407) The STM32F410x8/B can be used as drop-in replacement of the other STM32F4 products but some slight changes have to be done on the PCB board. Figure 1. Compatible board design for LQFP64 package 1. For STM32F410xB devices, pin 54 is bonded to PB11 instead of PD2. Description STM32F410x8/B Figure 2. STM32F410x8/B block diagram The timers connected to APB2 are clocked from TIMxCLK up to 100 MHz, while the timers connected to APB1 are clocked from TIMxCLK up to 100 MHz. ## 3 Functional overview # 3.1 ARM<sup>®</sup> Cortex<sup>®</sup>-M4 with FPU core with embedded Flash and SRAM The ARM® Cortex®-M4 with FPU processor is the latest generation of ARM processors for embedded systems. It was developed to provide a low-cost platform that meets the needs of MCU implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and an advanced response to interrupts. The ARM® Cortex®-M4 with FPU 32-bit RISC processor features exceptional code-efficiency, delivering the high-performance expected from an ARM core in the memory size usually associated with 8- and 16-bit devices. The processor supports a set of DSP instructions which allow efficient signal processing and complex algorithm execution. Its single precision FPU (floating point unit) speeds up software development by using metalanguage development tools, while avoiding saturation. The STM32F410x8/B devices are compatible with all ARM tools and software. Figure 2 shows the general block diagram of the STM32F410x8/B. Note: Cortex<sup>®</sup>-M4 with FPU is binary compatible with Cortex<sup>®</sup>-M3. ## 3.2 Adaptive real-time memory accelerator (ART Accelerator™) The ART Accelerator™ is a memory accelerator which is optimized for STM32 industry-standard ARM® Cortex®-M4 with FPU processors. It balances the inherent performance advantage of the ARM® Cortex®-M4 with FPU over Flash memory technologies, which normally requires the processor to wait for the Flash memory at higher frequencies. To release the processor full 125 DMIPS performance at this frequency, the accelerator implements an instruction prefetch queue and branch cache, which increases program execution speed from the 128-bit Flash memory. Based on CoreMark benchmark, the performance achieved thanks to the ART Accelerator is equivalent to 0 wait state program execution from Flash memory at a CPU frequency up to 100 MHz. # 3.3 Batch Acquisition mode (BAM) The Batch acquisition mode allows enhanced power efficiency during data batching. It enables data acquisition through any communication peripherals directly to memory using the DMA in reduced power consumption as well as data processing while the rest of the system is in low-power mode (including the flash and ART). For example in an audio system, a smart combination of PDM audio sample acquisition and processing from the I2S directly to RAM (flash and ART TM stopped) with the DMA using BAM followed by some very short processing from flash allows to drastically reduce the power consumption of the application. A dedicated application note (AN4515) describes how to implement the STM32F410x8/B BAM to allow the best power efficiency. ## 3.4 Memory protection unit The memory protection unit (MPU) is used to manage the CPU accesses to memory to prevent one task to accidentally corrupt the memory or resources used by any other active task. This memory area is organized into up to 8 protected areas that can in turn be divided up into 8 subareas. The protection area sizes are between 32 bytes and the whole 4 gigabytes of addressable memory. The MPU is especially helpful for applications where some critical or certified code has to be protected against the misbehavior of other tasks. It is usually managed by an RTOS (real-time operating system). If a program accesses a memory location that is prohibited by the MPU, the RTOS can detect it and take action. In an RTOS environment, the kernel can dynamically update the MPU area setting, based on the process to be executed. The MPU is optional and can be bypassed for applications that do not need it. ## 3.5 Embedded Flash memory The devices embed up to 128 Kbytes of Flash memory available for storing programs and data, plus 512 bytes of OTP memory organized in 16 blocks which can be independently locked. To optimize the power consumption the Flash memory can also be switched off in Run or in Sleep mode (see Section 3.18: Low-power modes). Two modes are available: Flash in Stop mode or in DeepSleep mode (trade off between power saving and startup time. Before disabling the Flash, the code must be executed from the internal RAM. ## 3.6 CRC (cyclic redundancy check) calculation unit The CRC (cyclic redundancy check) calculation unit is used to get a CRC code from a 32-bit data word and a fixed generator polynomial. Among other applications, CRC-based techniques are used to verify data transmission or storage integrity. In the scope of the EN/IEC 60335-1 standard, they offer a means of verifying the Flash memory integrity. The CRC calculation unit helps compute a software signature during runtime, to be compared with a reference signature generated at link-time and stored at a given memory location. #### 3.7 Embedded SRAM All devices embed 32 Kbytes of system SRAM which can be accessed (read/write) at CPU clock speed with 0 wait states #### 3.8 Multi-AHB bus matrix The 32-bit multi-AHB bus matrix interconnects all the masters (CPU, DMAs) and the slaves (Flash memory, RAM, AHB and APB peripherals) and ensures a seamless and efficient operation even when several high-speed peripherals work simultaneously. Figure 3. Multi-AHB matrix ## 3.9 DMA controller (DMA) The devices feature two general-purpose dual-port DMAs (DMA1 and DMA2) with 8 streams each. They are able to manage memory-to-memory, peripheral-to-memory and memory-to-peripheral transfers. They feature dedicated FIFOs for APB/AHB peripherals, support burst transfer and are designed to provide the maximum peripheral bandwidth (AHB/APB). The two DMA controllers support circular buffer management, so that no specific code is needed when the controller reaches the end of the buffer. The two DMA controllers also have a double buffering feature, which automates the use and switching of two memory buffers without requiring any special code. Each stream is connected to dedicated hardware DMA requests, with support for software trigger on each stream. Configuration is made by software and transfer sizes between source and destination are independent. The DMA can be used with the main peripherals: - SPI and I<sup>2</sup>S - I<sup>2</sup>C - USART - General-purpose, basic and advanced-control timers TIMx - ADC - DAC. #### 3.10 **Nested vectored interrupt controller (NVIC)** The devices embed a nested vectored interrupt controller able to manage 16 priority levels. and handle up to 62 maskable interrupt channels plus the 16 interrupt lines of the Cortex<sup>®</sup>-M4 with FPU. - Closely coupled NVIC gives low-latency interrupt processing - Interrupt entry vector table address passed directly to the core - Allows early processing of interrupts - Processing of late arriving, higher-priority interrupts - Support tail chaining - Processor state automatically saved - Interrupt entry restored on interrupt exit with no instruction overhead This hardware block provides flexible interrupt management features with minimum interrupt latency. #### 3.11 External interrupt/event controller (EXTI) The external interrupt/event controller consists of 21 edge-detector lines used to generate interrupt/event requests. Each line can be independently configured to select the trigger event (rising edge, falling edge, both) and can be masked independently. A pending register maintains the status of the interrupt requests. The EXTI can detect an external line with a pulse width shorter than the Internal APB2 clock period. Up to 50 GPIOs can be connected to the 16 external interrupt lines. #### 3.12 Clocks and startup On reset the 16 MHz internal RC oscillator is selected as the default CPU clock. The 16 MHz internal RC oscillator is factory-trimmed to offer 1% accuracy at 25 °C. The application can then select as system clock either the RC oscillator or an external 4-26 MHz clock source. This clock can be monitored for failure. If a failure is detected, the system automatically switches back to the internal RC oscillator and a software interrupt is generated (if enabled). This clock source is input to a PLL thus allowing to increase the frequency up to 100 MHz. Similarly, full interrupt management of the PLL clock entry is available when necessary (for example if an indirectly used external oscillator fails). Several prescalers allow the configuration of the AHB bus, the high-speed APB (APB2) and the low-speed APB (APB1) domains. The maximum frequency of the AHB bus and highspeed APB domains is 100 MHz. The maximum allowed frequency of the low-speed APB domain is 50 MHz. #### 3.13 **Boot modes** At startup, boot pins are used to select one out of three boot options: - Boot from user Flash - Boot from system memory - Boot from embedded SRAM DocID028094 Rev 1 18/130 The bootloader is located in system memory. It is used to reprogram the Flash memory by using the interfaces described in *Table 3*. Refer to *Table 9: STM32F410x8/B pin definitions*) for the GPIOs available on the selected package. For more detailed information on the bootloader, refer to Application Note: AN2606, STM32™ microcontroller system memory boot mode. **USART1 USART2 I2C1 I2C2** SPI1 **Package** 12C4 FM+ SPI3 PA15/PA5 WLCSP36 Χ Χ PB10/PB3 Χ /PB4/PB5 **UFQFPN48** PA2/PA3 PB6/PB7 Χ Χ PA4/PA5/ PA9/PA10 PB14/PB15 PB12/PB13 PA6/PA7 LQFP64 PB10/PB11 /PC2/PC3 Table 3. Embedded bootloader interfaces ## 3.14 Power supply schemes - V<sub>DD</sub> = 1.7 to 3.6 V: external power supply for I/Os with the internal supervisor (POR/PDR) disabled, provided externally through V<sub>DD</sub> pins. Requires the use of an external power supply supervisor connected to the VDD and PDR ON pins. - V<sub>SSA</sub>, V<sub>DDA</sub> = 1.7 to 3.6 V: external analog power supplies for ADC, Reset blocks, RCs and PLL. V<sub>DDA</sub> and V<sub>SSA</sub> must be connected to V<sub>DD</sub> and V<sub>SS</sub>, respectively, with decoupling technique. - V<sub>BAT</sub> = 1.65 to 3.6 V: power supply for RTC, external clock 32 kHz oscillator and backup registers (through power switch) when V<sub>DD</sub> is not present. ## 3.15 Power supply supervisor #### 3.15.1 Internal reset ON This feature is available for $V_{DD}$ operating voltage range 1.8 V to 3.6 V. The internal power supply supervisor is enabled by holding PDR\_ON high. The device has an integrated power-on reset (POR) / power-down reset (PDR) circuitry coupled with a Brownout reset (BOR) circuitry. At power-on, POR is always active, and ensures proper operation starting from 1.8 V. After the 1.8 V POR threshold level is reached, the option byte loading process starts, either to confirm or modify default thresholds, or to disable BOR permanently. Three BOR thresholds are available through option bytes. The device remains in reset mode when $V_{DD}$ is below a specified threshold, $V_{POR/PDR}$ or $V_{BOR}$ , without the need for an external reset circuit. The device also features an embedded programmable voltage detector (PVD) that monitors the $V_{DD}/V_{DDA}$ power supply and compares it to the $V_{PVD}$ threshold. An interrupt can be generated when $V_{DD}/V_{DDA}$ drops below the $V_{PVD}$ threshold and/or when $V_{DD}/V_{DDA}$ is higher than the $V_{PVD}$ threshold. The interrupt service routine can then generate a warning message and/or put the MCU into a safe state. The PVD is enabled by software. #### 3.15.2 Internal reset OFF This feature is available on WLCSP36 package only. The internal power-on reset (POR) / power-down reset (PDR) circuitry is disabled by setting the PDR\_ON pin to low. An external power supply supervisor should monitor $V_{DD}$ and should set the device in reset mode when $V_{DD}$ is below 1.7 V. NRST should be connected to this external power supply supervisor. Refer to Figure 4: Power supply supervisor interconnection with internal reset OFF. Figure 4. Power supply supervisor interconnection with internal reset OFF<sup>(1)</sup> 1. The PRD\_ON pin is available on WLCSP36 package only. A comprehensive set of power-saving mode allows to design low-power applications. When the internal reset is OFF, the following integrated features are no longer supported: - The integrated power-on reset (POR) / power-down reset (PDR) circuitry is disabled. - The brownout reset (BOR) circuitry must be disabled. - The embedded programmable voltage detector (PVD) is disabled. - V<sub>BAT</sub> functionality is no more available and VBAT pin should be connected to V<sub>DD</sub>. ## 3.16 Voltage regulator The regulator has three operating modes: - Main regulator mode (MR) - Low power regulator (LPR) - Power-down The three power modes configured by software: - MR is used in the nominal regulation mode (With different voltage scaling in Run) In Main regulator mode (MR mode), different voltage scaling are provided to reach the best compromise between maximum frequency and dynamic power consumption. - LPR is used in the Stop modes The LP regulator mode is configured by software when entering Stop mode. - Power-down is used in Standby mode. The Power-down mode is activated only when entering in Standby mode. The regulator output is in high impedance and the kernel circuitry is powered down, inducing zero consumption. The contents of the registers and SRAM are lost. An external ceramic capacitor should be connected to the $V_{CAP-1}$ pin. #### 3.16.1 Internal power supply supervisor availability Table 4. Regulator ON/OFF and internal power supply supervisor availability | | , | | | | |----------|----------------------------|-----------------------------------------------------|--|--| | Package | Power supply supervisor ON | Power supply supervisor OFF | | | | UFQFPN48 | Yes | No | | | | WLCSP36 | Yes<br>PDR_ON set to VDD | Yes<br>PDR_ON set to V <sub>SS</sub> <sup>(1)</sup> | | | | LQFP64 | Yes | No | | | <sup>1.</sup> An external power supervisor must be used (refer to Section 3.15.2: Internal reset OFF). ## 3.17 Real-time clock (RTC) and backup registers The backup domain includes: - The real-time clock (RTC) - 20 backup registers The real-time clock (RTC) is an independent BCD timer/counter. Dedicated registers contain the second, minute, hour (in 12/24 hour), week day, date, month, year, in BCD (binary-coded decimal) format. Correction for 28, 29 (leap year), 30, and 31 day of the month are performed automatically. The RTC features a reference clock detection, a more precise second source clock (50 or 60 Hz) can be used to enhance the calendar precision. The RTC provides a programmable alarm and programmable periodic interrupts with wakeup from Stop and Standby modes. The sub-seconds value is also available in binary format. It is clocked by a 32.768 kHz external crystal, resonator or oscillator, the internal low-power RC oscillator or the high-speed external clock divided by 128. The internal low-speed RC has a typical frequency of 32 kHz. The RTC can be calibrated using an external 512 Hz output to compensate for any natural quartz deviation. Two alarm registers are used to generate an alarm at a specific time and calendar fields can be independently masked for alarm comparison. To generate a periodic interrupt, a 16-bit programmable binary auto-reload downcounter with programmable resolution is available and allows automatic wakeup and periodic alarms from every 120 µs to every 36 hours. A 20-bit prescaler is used for the time base clock. It is by default configured to generate a time base of 1 second from a clock at 32.768 kHz. The backup registers are 32-bit registers used to store 80 bytes of user application data when $V_{DD}$ power is not present. Backup registers are not reset by a system, a power reset, or when the device wakes up from the Standby mode (see Section 3.18: Low-power modes). Additional 32-bit registers contain the programmable alarm subseconds, seconds, minutes, hours, day, and date. The RTC and backup registers are supplied through a switch that is powered either from the $V_{DD}$ supply when present or from the $V_{BAT}$ pin. ## 3.18 Low-power modes The devices support three low-power modes to achieve the best compromise between low power consumption, short startup time and available wakeup sources: #### Sleep mode In Sleep mode, only the CPU is stopped. All peripherals continue to operate and can wake up the CPU when an interrupt/event occurs. To further reduce the power consumption, the Flash memory can be switched off before entering in Sleep mode. Note that this requires a code execution from the RAM. #### Stop mode The Stop mode achieves the lowest power consumption while retaining the contents of SRAM and registers. All clocks in the 1.2 V domain are stopped, the PLL, the HSI RC and the HSE crystal oscillators are disabled. The voltage regulator can also be put either in normal or in low-power mode. The RTC and the low-power timer (LPTIM1) can remain active in Stop mode. They can consequently be used to wake up the device from this mode. The device can be woken up from the Stop mode by any of the EXTI line (the EXTI line source can be one of the 16 external lines, the PVD output, LPTIM1, the RTC alarm/wakeup/ tamper/ time stamp events). #### Standby mode The Standby mode is used to achieve the lowest power consumption. The internal voltage regulator is switched off so that the entire 1.2 V domain is powered off. The PLL, the HSI RC and the HSE crystal oscillators are also switched off. After entering Standby mode, the SRAM and register contents are lost except for registers in the backup domain when selected. The device exits the Standby mode when an external reset (NRST pin), an IWDG reset, a rising edge on the WKUP pin, or an RTC alarm/ wakeup/ tamper/time stamp event occurs. Standby mode is not supported when the embedded voltage regulator is bypassed and the 1.2 V domain is controlled by an external power. # 3.19 V<sub>BAT</sub> operation The VBAT pin allows to power the device $V_{BAT}$ domain from an external battery, an external super-capacitor, or from $V_{DD}$ when no external battery and an external super-capacitor are present. V<sub>BAT</sub> operation is activated when V<sub>DD</sub> is not present. The VBAT pin supplies the RTC and the backup registers. Note: When the microcontroller is supplied from VBAT, external interrupts and RTC alarm/events do not exit it from $V_{BAT}$ operation. When PDR\_ON pin is not connected to $V_{DD}$ (internal Reset OFF), the $V_{BAT}$ functionality is no more available and VBAT pin should be connected to $V_{DD}$ . # 3.20 Timers and watchdogs 24/130 The devices embed one advanced-control timer, seven general-purpose timers and two watchdog timers. All timer counters can be frozen in debug mode. *Table 5* compares the features of the advanced-control and general-purpose timers. Table 5. Timer feature comparison | Timer<br>type | Timer | Counter resolution | Counter<br>type | Prescaler<br>factor | DMA<br>request<br>generation | Capture/<br>compare<br>channels | Complemen-<br>tary output | Max.<br>interface<br>clock<br>(MHz) | Max.<br>timer<br>clock<br>(MHz) | |--------------------|--------|--------------------|-------------------------|---------------------------------------------|------------------------------|---------------------------------|---------------------------|-------------------------------------|---------------------------------| | Advanced -control | TIM1 | 16-bit | Up,<br>Down,<br>Up/down | Any<br>integer<br>between<br>1 and<br>65536 | Yes | 4 | Yes | 100 | 100 | | | TIM5 | 32-bit | Up,<br>Down,<br>Up/down | Any<br>integer<br>between<br>1 and<br>65536 | Yes | 4 | No | 50 | 100 | | General<br>purpose | TIM9 | 16-bit | Up | Any integer between 1 and 65536 | No | 2 | No | 100 | 100 | | | TIM11 | 16-bit | Up | Any integer between 1 and 65536 | No | 1 | No | 100 | 100 | | Basic | TIM6 | 16-bit | Up | Any integer between 1 and 65536 | Yes | 0 | No | 50 | 100 | | Low-<br>power | LPTIM1 | 16-bit | Up | Between<br>1 and 128 | No | 2 | No | 50 | 100 | ### 3.20.1 Advanced-control timers (TIM1) The advanced-control timer (TIM1) can be seen as three-phase PWM generator multiplexed on 4 independent channels. It has complementary PWM outputs with programmable inserted dead times. It can also be considered as a complete general-purpose timer. Its 4 independent channels can be used for: - Input capture - Output compare - PWM generation (edge- or center-aligned modes) - One-pulse mode output If configured as standard 16-bit timers, it has the same features as the general-purpose TIMx timers. If configured as a 16-bit PWM generator, it has full modulation capability (0-100%). The advanced-control timer can work together with the TIMx timers via the Timer Link feature for synchronization or event chaining. TIM1 supports independent DMA request generation. #### 3.20.2 General-purpose timers (TIM5, TIM9 and TIM11) There are three synchronizable general-purpose timers embedded in the STM32F410x8/B (see *Table 5* for differences). #### TIM5 The STM32F410x8/B devices includes a full-featured general-purpose timer, TIM5. TIM5 timer is based on a 32-bit auto-reload up/downcounter and a 16-bit prescaler. It features four independent channels for input capture/output compare, PWM or one-pulse mode output. TIM5 can operate in conjunction with the other general-purpose timers and TIM1 advanced-control timer via the Timer Link feature for synchronization or event chaining. TIM5 general-purpose timer can be used to generate PWM output. All TIM5 channels have independent DMA request generation. They are capable of handling quadrature (incremental) encoder signals and the digital outputs from 1 to 4 hall-effect sensors. #### TIM9 and TIM11 These timers are based on a 16-bit auto-reload upcounter and a 16-bit prescaler. TIM11 features one independent channel, whereas TIM9 has two independent channels for input capture/output compare, PWM or one-pulse mode output. They can be synchronized with TIM5 full-featured general-purpose timer or used as simple time bases. #### 3.20.3 Basic timer (TIM6) This timer is mainly used for DAC triggering and waveform generation. It can also operate as generic 16-bit timers. TIM6 supports independent DMA request generation. #### 3.20.4 Low-power timer (LPTIM1) The devices embed one low-power timer. This timer features an independent clock and runs in Stop mode if it is clocked by LSE, LSI or by an external clock. It is able to wake up the system from Stop mode. The low-power timer main features are the following: - 16-bit up counter with 16-bit autoreload register - 16-bit compare register - Configurable output: pulse, PWM - Continuous/ one shot mode - Selectable software/hardware input trigger - Selectable clock source - Internal clock sources: LSE, LSI, HSI or APB1 clock - External clock source over LPTIM input (working even when no internal clock source is running and used by pulse-counter applications). - Programmable digital glitch filter - Encoder mode - Active in Stop mode. #### 3.20.5 Independent watchdog The independent watchdog is based on a 12-bit downcounter and 8-bit prescaler. It is clocked from an independent 32 kHz internal RC and as it operates independently from the main clock, it can operate in Stop and Standby modes. It can be used either as a watchdog to reset the device when a problem occurs, or as a free-running timer for application timeout management. It is hardware- or software-configurable through the option bytes. #### 3.20.6 Window watchdog The window watchdog is based on a 7-bit downcounter that can be set as free-running. It can be used as a watchdog to reset the device when a problem occurs. It is clocked from the main clock. It has an early warning interrupt capability and the counter can be frozen in debug mode. #### 3.20.7 SysTick timer This timer is dedicated to real-time operating systems, but could also be used as a standard downcounter. It features: - A 24-bit downcounter - Autoreload capability - Maskable system interrupt generation when the counter reaches 0 - Programmable clock source. # 3.21 Inter-integrated circuit interface (I<sup>2</sup>C) The devices feature up to three I<sup>2</sup>C bus interfaces which can operate in multimaster and slave modes: - One I<sup>2</sup>C interface supports the Standard mode (up to 100 kHz), Fast-mode (up to 400 kHz) modes and Fast-mode plus (up to 1 MHz). - Two I<sup>2</sup>C interfaces support the Standard mode (up to 100 KHz) and the Fast mode (up to 400 KHz). Their frequency can be increased up to 1 MHz. For more details on the complete solution, refer to the nearest STMicroelectronics sales office. All I<sup>2</sup>C interfaces features 7/10-bit addressing mode and 7-bit addressing mode (as slave) and embed a hardware CRC generation/verification. They can be served by DMA and they support SMBus 2.0/PMBus. The devices also include programmable analog and digital noise filters (see *Table 6*). Analog filter Pulse width of suppressed spikes Digital filter Programmable length from 1 to 15 I2C peripheral clocks Table 6. Comparison of I2C analog and digital filters # 3.22 Universal synchronous/asynchronous receiver transmitters (USART) The devices embed three universal synchronous/asynchronous receiver transmitters (USART1, USART2 and USART6). These three interfaces provide asynchronous communication, IrDA SIR ENDEC support, multiprocessor communication mode, single-wire half-duplex communication mode and have LIN Master/Slave capability. The USART1 and USART6 interfaces are able to communicate at speeds of up to 12.5 Mbit/s. The USART2 interface communicates at up to 6.25 bit/s. USART1 and USART2 also provide hardware management of the CTS and RTS signals, Smart Card mode (ISO 7816 compliant) and SPI-like communication capability. All interfaces can be served by the DMA controller. Max. baud Max. baud **USART** Standard Modem SPI **Smartcard** rate in Mbit/s rate in Mbit/s **APB** LIN irDA features (RTS/CTS) master (ISO 7816) (oversampling (oversampling name mapping by 16) by 8) APB2 $X^{(1)}$ **USART1** Χ Χ Χ Χ Χ 6.25 12.5 (max. 100 MHz) Table 7. USART feature comparison | USART<br>name | Standard features | Modem<br>(RTS/CTS) | LIN | SPI<br>master | irDA | Smartcard<br>(ISO 7816) | Max. baud<br>rate in Mbit/s<br>(oversampling<br>by 16) | Max. baud<br>rate in Mbit/s<br>(oversampling<br>by 8) | APB<br>mapping | |---------------|-------------------|--------------------|-----|---------------------|------|-------------------------|--------------------------------------------------------|-------------------------------------------------------|--------------------------| | USART2 | Х | X <sup>(1)</sup> | Х | X <sup>(1)</sup> | Х | X <sup>(1)</sup> | 3.12 | 6.25 | APB1<br>(max.<br>50 MHz) | | USART6 | х | N.A | х | X <sup>(1)(2)</sup> | х | X <sup>(1)(2)</sup> | 6.25 | 12.5 | APB2<br>(max.<br>50 MHz) | Table 7. USART feature comparison (continued) - 1. Not available on WLCSP36 package. - 2. Not available on UFQFPN48 package. ## 3.23 Serial peripheral interface (SPI) The devices feature three SPIs in slave and master modes in full-duplex and simplex communication modes. SPI1 and SPI5 can communicate at up to 50 Mbit/s, SPI2 can communicate at up to 25 Mbit/s. The 3-bit prescaler gives 8 master mode frequencies and the frame is configurable to 8 bits or 16 bits. The hardware CRC generation/verification supports basic SD Card/MMC modes. All SPIs can be served by the DMA controller. The SPI interface can be configured to operate in TI mode for communications in master mode and slave mode. # 3.24 Inter-integrated sound (I<sup>2</sup>S) Three standard $I^2S$ interfaces (multiplexed with SPI1 to SPI5) are available. They can be operated in master or slave mode, in simplex communication modes and can be configured to operate with a 16-/32-bit resolution as an input or output channel. All the I2Sx audio sampling frequencies from 8 kHz up to 192 kHz are supported. When either or both of the $I^2S$ interfaces is/are configured in master mode, the master clock can be output to the external DAC/CODEC at 256 times the sampling frequency. All I<sup>2</sup>Sx can be served by the DMA controller. # 3.25 Random number generator (RNG) All devices embed an RNG that delivers 32-bit random numbers generated by an integrated analog circuit. # 3.26 General-purpose input/outputs (GPIOs) Each of the GPIO pins can be configured by software as output (push-pull or open-drain, with or without pull-up or pull-down), as input (floating, with or without pull-up or pull-down) or as peripheral alternate function. Most of the GPIO pins are shared with digital or analog alternate functions. All GPIOs are high-current-capable and have speed selection to better manage internal noise, power consumption and electromagnetic emission. The I/O configuration can be locked if needed by following a specific sequence in order to avoid spurious writing to the I/Os registers. Fast I/O handling allowing maximum I/O toggling up to 100 MHz. ## 3.27 Analog-to-digital converter (ADC) One 12-bit analog-to-digital converter is embedded and shares up to 16 external channels, performing conversions in the single-shot or scan mode. In scan mode, automatic conversion is performed on a selected group of analog inputs. The ADC can be served by the DMA controller. An analog watchdog feature allows very precise monitoring of the converted voltage of one, some or all selected channels. An interrupt is generated when the converted voltage is outside the programmed thresholds. To synchronize A/D conversion and timers, the ADCs could be triggered by any of TIM1 or TIM5 timer. ## 3.28 Temperature sensor The temperature sensor has to generate a voltage that varies linearly with temperature. The conversion range is between 1.7 V and 3.6 V. The temperature sensor is internally connected to the ADC\_IN18 input channel which is used to convert the sensor output voltage into a digital value. Refer to the reference manual for additional information. As the offset of the temperature sensor varies from chip to chip due to process variation, the internal temperature sensor is mainly suitable for applications that detect temperature changes instead of absolute temperatures. If an accurate temperature reading is needed, then an external temperature sensor part should be used. # 3.29 Digital-to-analog converter (DAC) One 12-bit buffered DAC channel can be used to convert a digital signal into an analog voltage signal output. The chosen design structure is composed of integrated resistor strings and an amplifier in inverting configuration. This digital interface supports the following features: - 8-bit or 12-bit monotonic output - Buffer offset calibration (factory and user trimming) - Left or right data alignment in 12-bit mode - Synchronized update capability - Noise-wave generation - Triangular-wave generation - DMA capability for each channel - External triggers for conversion - Sample and hold low-power mode, with internal or external capacitor The DAC channel is triggered through TIM6 update output that is also connected to different DMA channels. ## 3.30 Serial wire JTAG debug port (SWJ-DP) The ARM SWJ-DP interface is embedded, and is a combined JTAG and serial wire debug port that enables either a serial wire debug or a JTAG probe to be connected to the target. Debug is performed using 2 pins only instead of 5 required by the JTAG (JTAG pins could be re-use as GPIO with alternate function): the JTAG TMS and TCK pins are shared with SWDIO and SWCLK, respectively, and a specific sequence on the TMS pin is used to switch between JTAG-DP and SW-DP. ## 3.31 Embedded Trace Macrocell™ The ARM Embedded Trace Macrocell provides a greater visibility of the instruction and data flow inside the CPU core by streaming compressed data at a very high rate from the STM32F410x8/B through a small number of ETM pins to an external hardware trace port analyzer (TPA) device. The TPA is connected to a host computer using any high-speed channel available. Real-time instruction and data flow activity can be recorded and then formatted for display on the host computer that runs the debugger software. TPA hardware is commercially available from common development tool vendors. The Embedded Trace Macrocell operates with third party debugger software tools. # 4 Pinouts and pin description VDD VSS VD VSS VDD VSS VDD VSS VDD VSS VBAT [ 48 VDD 47 VSS 46 PA13 45 PA12 PC13 [ PC14-OSC32\_IN [ PC15-OSC32\_OUT PH0 - OSC\_IN [ 44 PA11 43 PA10 42 PA9 PH1 - OSC\_OUT NRST □ 41 🗖 PA8 PC0 LQFP64 40 PC9 39 PC8 PC1 PC2 РС3 38 PC7 37 PC6 36 PB15 35 PB14 VSSA/VREF- □ 12 VDDA/VREF+ □ PA0 PA1 🗌 34 PB13 33 PB12 15 PA2 16 17 18 19 20 21 22 22 23 24 25 26 26 27 27 28 30 30 31 31 PA3 (1) (VSS Msv37257V1 Figure 5. LQFP64 pinout 1. The above figure shows the package top view. VBAT VDD 36€ VSS 35€ PC13 PA13 PC14-OSC32\_IN 33 PC15-OSC32\_OUT PA12 PA11 PH0-OSC\_IN 32 PA10 PH0-OSC\_OUT UFQFPN48 PA9 30€ NRST VSSA/VREF-PA8 VDDA/VREF+ PB15 PA0 27 TPB14 PA1 26 T PB13 **7** PB12 PA2 MS31150V3 Figure 6. UFQFPN48 pinout 1. The above figure shows the package top view. 1. The above figure shows the package bump side. Table 8. Legend/abbreviations used in the pinout table | Name | Abbreviation | Definition | | | | | | | | |----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|--|--|--|--|--|--|--| | Pin name | Unless otherwise specified in brackets below the pin name, the pin function during and after reset is the same as the actual pin name | | | | | | | | | | | S | Supply pin | | | | | | | | | Pin type | I | Input only pin | | | | | | | | | | I/O | Input/ output pin | | | | | | | | | | FT | 5 V tolerant I/O | | | | | | | | | I/O structure | TC | Standard 3.3 V I/O | | | | | | | | | i/O structure | В | Dedicated BOOT0 pin | | | | | | | | | | NRST | Bidirectional reset pin with embedded weak pull-up resistor | | | | | | | | | Notes | Unless otherwise specified by a note, all I/Os are set as floating inputs during and after reset | | | | | | | | | | Alternate functions | Functions selected through GPIOx_AFR registers | | | | | | | | | | Additional functions | Legisters Legist | | | | | | | | | Table 9. STM32F410x8/B pin definitions | Pin Number | | | | | | | | | |------------|----------|--------|------------------------------------------------------|----------|---------------|---------------|----------------------|----------------------| | WLCSP36 | UFQFPN48 | LQFP64 | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type | I/O structure | Notes | Alternate functions | Additional functions | | B5 | 1 | 1 | VBAT | S | - | - | - | VBAT | | C4 | 2 | 2 | PC13 | I/O | FT | (2)(3) | EVENTOUT | TAMP_1 | | В6 | 3 | 3 | PC14-<br>OSC32_IN | I/O | FT | (2)(3)<br>(4) | EVENTOUT | OSC32_IN | | C6 | 4 | 4 | PC15-<br>OSC32_OUT | I/O | FT | (2)(4) | EVENTOUT | OSC32_OUT | | C5 | 5 | 5 | PH0 - OSC_IN | I/O | FT | (4) | EVENTOUT | OSC_IN | | D6 | 6 | 6 | PH1 -<br>OSC_OUT | I/O | FT | (4) | EVENTOUT | OSC_OUT | | D5 | 7 | 7 | NRST | NR<br>ST | - | - | - | - | | - | - | 8 | PC0 | I/O | FT | - | LPTIM1_IN1, EVENTOUT | ADC1_10, WKUP2 | Table 9. STM32F410x8/B pin definitions (continued) | Pin Number | | | | | | n definitions (continued) | | | |------------|----------|--------|------------------------------------------------------|----------|---------------|---------------------------|----------------------------------------------------------|----------------------| | WLCSP36 | UFQFPN48 | LQFP64 | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type | I/O structure | Notes | Alternate functions | Additional functions | | - | - | 9 | PC1 | I/O | FT | - | LPTIM1_OUT, EVENTOUT | ADC1_11, WKUP3 | | - | - | 10 | PC2 | I/O | FT | - | LPTIM1_IN2, SPI2_MISO,<br>EVENTOUT | ADC1_12 | | - | 1 | 11 | PC3 | I/O | FT | 1 | LPTIM1_ETR,<br>SPI2_MOSI/I2S2_SD,<br>EVENTOUT | ADC1_13 | | E6 | 8 | 12 | VSSA/VREF- | S | - | - | - | - | | F6 | 9 | 13 | VDDA/VREF+ | S | - | - | - | - | | E5 | 10 | 14 | PA0 | I/O | FT | - | TIM5_CH1, USART2_CTS,<br>EVENTOUT | ADC1_0, WKUP1 | | - | 11 | 15 | PA1 | I/O | FT | - | TIM5_CH2, USART2_RTS,<br>EVENTOUT | ADC1_1 | | E4 | 12 | 16 | PA2 | I/O | FT | - | TIM5_CH3, TIM9_CH1,<br>I2S2_CKIN, USART2_TX,<br>EVENTOUT | ADC1_2 | | F5 | 13 | 17 | PA3 | I/O | FT | ı | TIM5_CH4, TIM9_CH2,<br>I2S2_MCK, USART2_RX,<br>EVENTOUT | ADC1_3 | | - | 1 | 18 | VSS | S | 1 | - | - | - | | - | ı | 19 | VDD | S | ı | ı | - | - | | - | 14 | 20 | PA4 | I/O | FT | ı | SPI1_NSS/I2S1_WS,<br>USART2_CK, EVENTOUT | ADC1_4 | | F4 | 15 | 21 | PA5 | I/O | тс | - | SPI1_SCK/I2S1_CK,<br>EVENTOUT | ADC1_5, DAC_OUT1 | | - | 16 | 22 | PA6 | I/O | FT | - | TIM1_BKIN, SPI1_MISO,<br>I2S2_MCK, EVENTOUT | ADC1_6 | | - | 17 | 23 | PA7 | I/O | FT | - | TIM1_CH1N,<br>SPI1_MOSI/I2S1_SD,<br>EVENTOUT | ADC1_7 | | - | - | 24 | PC4 | I/O | FT | - | TIM9_CH1, EVENTOUT | ADC1_14 | | - | - | 25 | PC5 | I/O | FT | - | TIM9_CH2, I2C4_SMBA,<br>EVENTOUT | ADC1_15 | Table 9. STM32F410x8/B pin definitions (continued) | Pin Number | | | | | | | | | |------------|----------|--------|------------------------------------------------------|----------|---------------|-------|---------------------------------------------------------------------|----------------------| | WLCSP36 | UFQFPN48 | LQFP64 | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type | I/O structure | Notes | Alternate functions | Additional functions | | - | 18 | 26 | PB0 | I/O | FT | - | TIM1_CH2N,<br>SPI5_SCK/I2S5_CK,<br>EVENTOUT | ADC1_8 | | - | 19 | 27 | PB1 | I/O | тс | - | TIM1_CH3N,<br>SPI5_NSS/I2S5_WS,<br>EVENTOUT | ADC1_9 | | F3 | 20 | 28 | PB2 | I/O | FT | - | LPTIM1_OUT, EVENTOUT | BOOT1 | | E3 | 21 | 29 | PB10 | I/O | FT | - | I2C2_SCL,<br>SPI2_SCK/I2S2_CK,<br>I2S1_MCK, I2C4_SCL,<br>EVENTOUT | | | E2 | 22 | 30 | VCAP_1 | S | - | - | - | - | | F2 | 23 | 31 | VSS | S | - | - | - | - | | F1 | 24 | 32 | VDD | S | - | - | - | - | | E1 | 25 | 33 | PB12 | I/O | FT | - | TIM1_BKIN, TIM5_CH1,<br>I2C2_SMBA,<br>SPI2_NSS/I2S2_WS,<br>EVENTOUT | - | | - | 26 | 34 | PB13 | I/O | FT | - | TIM1_CH1N, I2C4_SMBA,<br>SPI2_SCK/I2S2_CK,<br>EVENTOUT | - | | - | 27 | 35 | PB14 | I/O | FT | - | TIM1_CH2N, I2C4_SDA,<br>SPI2_MISO, EVENTOUT | - | | - | 28 | 36 | PB15 | I/O | FT | - | RTC_50Hz, TIM1_CH3N,<br>I2C4_SCL,<br>SPI2_MOSI/I2S2_SD,<br>EVENTOUT | <u>-</u> | | - | - | 37 | PC6 | I/O | FT | - | TRACECLK, I2C4_SCL,<br>I2S2_MCK, USART6_TX,<br>EVENTOUT | | | - | - | 38 | PC7 | I/O | FT | - | I2C4_SDA,<br>SPI2_SCK/I2S2_CK,<br>I2S1_MCK, USART6_RX,<br>EVENTOUT | _ | | - | - | 39 | PC8 | I/O | FT | - | USART6_CK, EVENTOUT | - | Table 9. STM32F410x8/B pin definitions (continued) | Pin Number | | | 14.010 01 01. | | | о. <u>—</u> р | in definitions (continued) | | |------------|----------|--------|------------------------------------------------------|----------|---------------|---------------|------------------------------------------------------------|----------------------| | WLCSP36 | UFQFPN48 | LQFP64 | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type | I/O structure | Notes | Alternate functions | Additional functions | | - | - | 40 | PC9 | I/O | FT | - | MCO_2, I2C4_SDA,<br>I2S2_CKIN, EVENTOUT | - | | D1 | 29 | 41 | PA8 | I/O | FT | ı | MCO_1, TIM1_CH1,<br>I2C4_SCL, USART1_CK,<br>EVENTOUT | - | | - | 30 | 42 | PA9 | I/O | FT | - | TIM1_CH2, USART1_TX,<br>EVENTOUT | - | | - | 31 | 43 | PA10 | I/O | FT | - | TIM1_CH3,<br>SPI5_MOSI/I2S5_SD,<br>USART1_RX, EVENTOUT | - | | - | 32 | 44 | PA11 | I/O | FT | - | TIM1_CH4, USART1_CTS,<br>USART6_TX, EVENTOUT | - | | D2 | 33 | 45 | PA12 | I/O | FT | - | TIM1_ETR, SPI5_MISO,<br>USART1_RTS,<br>USART6_RX, EVENTOUT | - | | C1 | 34 | 46 | PA13 | I/O | FT | - | JTMS-SWDIO, EVENTOUT | - | | В1 | 35 | 47 | VSS | S | - | - | - | - | | - | 36 | 48 | VDD | S | - | - | - | - | | A1 | - | - | VDD | S | ı | ı | - | - | | B2 | 37 | 49 | PA14 | I/O | FT | ı | JTCK-SWCLK, EVENTOUT | - | | A2 | 38 | 50 | PA15 | I/O | FT | ı | JTDI, SPI1_NSS/I2S1_WS,<br>USART1_TX, EVENTOUT | - | | - | - | 51 | PC10 | I/O | FT | - | TRACED0, TIM5_CH2,<br>EVENTOUT | - | | - | - | 52 | PC11 | I/O | FT | - | TRACED1, TIM5_CH3,<br>EVENTOUT | - | | - | - | 53 | PC12 | I/O | FT | - | TRACED2, TIM11_CH1,<br>EVENTOUT | - | | - | - | 54 | PB11 | I/O | FT | - | TRACED3, TIM5_CH4,<br>I2C2_SDA, I2S2_CKIN,<br>EVENTOUT | - | Table 9. STM32F410x8/B pin definitions (continued) | Р | in Num | ber | | | | - | in deminione (commidda) | | |---------|----------|--------|------------------------------------------------------|----------|---------------|-------|------------------------------------------------------------------------------|----------------------| | WLCSP36 | UFQFPN48 | LQFP64 | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type | I/O structure | Notes | Alternate functions | Additional functions | | C2 | 39 | 55 | PB3 | I/O | FT | - | JTDO-SWO, I2C4_SDA,<br>SPI1_SCK/I2S1_CK,<br>USART1_RX, I2C2_SDA,<br>EVENTOUT | • | | D3 | 40 | 56 | PB4 | I/O | FT | ı | JTRST, SPI1_MISO,<br>EVENTOUT | - | | А3 | 41 | 57 | PB5 | I/O | FT | - | I/O | - | | В3 | 42 | 58 | PB6 | I/O | FT | ı | LPTIM1_ETR, I2C1_SCL,<br>USART1_TX, EVENTOUT | - | | С3 | 43 | 59 | PB7 | I/O | FT | ı | LPTIM1_IN2, I2C1_SDA,<br>USART1_RX, EVENTOUT | - | | D4 | 44 | 60 | воото | I | В | - | - | воото | | A4 | 45 | 61 | PB8 | I/O | FT | - | LPTIM1_OUT, I2C1_SCL,<br>SPI5_MOSI/I2S5_SD,<br>EVENTOUT | - | | - | 46 | 62 | PB9 | I/O | FT | - | TIM11_CH1, I2C1_SDA,<br>SPI2_NSS/I2S2_WS,<br>I2C2_SDA, EVENTOUT | - | | A5 | 47 | 63 | VSS | S | - | - | - | - | | B4 | - | - | PDR_ON | I | FT | - | - | - | | A6 | 48 | 64 | VDD | S | - | | - | - | <sup>1.</sup> Function availability depends on the chosen device. 4. FT = 5 V tolerant except when in analog mode or oscillator mode (for PC14, PC15, PH0 and PH1). PC13, PC14 and PC15 are supplied through the power switch. Since the switch only sinks a limited amount of current (3 mA), the use of GPIOs PC13 to PC15 in output mode is limited: The speed should not exceed 2 MHz with a maximum load of 30 pF. These I/Os must not be used as a current source (e.g. to drive an LED). Main function after the first backup domain power-up. Later on, it depends on the contents of the RTC registers even after reset (because these registers are not reset by the main reset). For details on how to manage these I/Os, refer to the RTC register description sections in the STM32F410x8/Breference manual. Table 10. Alternate function mapping | | | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | AF8 | AF9 | AF10 | |--------|------|----------------|-------------|--------------|----------------|--------------------|-------------------------|---------------------------------------|-------------------|---------------|---------------|------| | Po | ort | SYS_AF | TIM1/LPTIM1 | TIM5 | TIM9/<br>TIM11 | I2C1/I2C2<br>/I2C4 | SPI1/I2S1/S<br>PI2/I2S2 | SPI1/I2S1/<br>SPI2/I2S2/<br>SPI5/I2S5 | USART1/<br>USART2 | USART6 | 12C2/<br>12C4 | - | | | PA0 | - | - | TIM5_<br>CH1 | - | - | - | - | USART2_<br>CTS | - | - | - | | | PA1 | - | - | TIM5_<br>CH2 | - | - | - | - | USART2_<br>RTS | - | - | - | | | PA2 | - | - | TIM5_<br>CH3 | TIM9_<br>CH1 | - | I2S2_<br>CKIN | - | USART2_<br>TX | - | - | - | | | PA3 | - | - | TIM5_<br>CH4 | TIM9_<br>CH2 | - | I2S2_MCK | - | USART2_<br>RX | - | - | - | | | PA4 | - | - | i | - | - | SPI1_NSS/<br>I2S1_WS | - | USART2_<br>CK | - | - | - | | | PA5 | - | - | - | - | - | SPI1_SCK/<br>I2S1_CK | - | - | - | - | - | | | PA6 | - | TIM1_BKIN | - | - | - | SPI1_MISO | I2S2_MCK | - | - | - | - | | Port A | PA7 | - | TIM1_CH1N | - | - | - | SPI1_MOSI<br>/I2S1_SD | - | - | - | - | - | | | PA8 | MCO_1 | TIM1_CH1 | - | - | I2C4_<br>SCL | - | - | USART1_<br>CK | - | - | - | | | PA9 | - | TIM1_CH2 | - | - | - | - | - | USART1_<br>TX | - | - | - | | | PA10 | - | TIM1_CH3 | - | - | - | - | SPI5_MOSI<br>/I2S5_SD | USART1_<br>RX | - | - | - | | | PA11 | - | TIM1_CH4 | - | - | - | - | - | USART1_<br>CTS | USART6<br>_TX | - | - | | | PA12 | - | TIM1_ETR | 1 | - | - | | SPI5_MISO | USART1_<br>RTS | USART6<br>_RX | - | - | | | PA13 | JTMS-<br>SWDIO | | 1 | - | - | -, | | - | - | - | - | | | PA14 | JTCK-<br>SWCLK | - | 1 | - | - | - | - | - | - | - | - | | Port A | PA15 | JTDI | - | 1 | - | - | SPI1_NSS/<br>I2S1_WS | - | USART1_<br>TX | - | - | - | # Table 10. Alternate function mapping (continued) | | | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | AF8 | AF9 | AF10 | |--------|------|--------------|-------------|--------------|----------------|--------------------|-------------------------|---------------------------------------|-------------------|--------|---------------|------| | Po | ort | SYS_AF | TIM1/LPTIM1 | TIM5 | TIM9/<br>TIM11 | I2C1/I2C2<br>/I2C4 | SPI1/I2S1/S<br>PI2/I2S2 | SPI1/I2S1/<br>SPI2/I2S2/<br>SPI5/I2S5 | USART1/<br>USART2 | USART6 | 12C2/<br>12C4 | - | | | PB0 | - | TIM1_CH2N | - | - | - | - | SPI5_SCK/<br>I2S5_CK | - | - | - | - | | | PB1 | - | TIM1_CH3N | - | - | - | - | SPI5_NSS/<br>I2S5_WS | - | - | - | - | | | PB2 | = | LPTIM1_OUT | - | - | - | - | - | - | - | - | | | | PB3 | JTDO-<br>SWO | - | - | - | I2C4_<br>SDA | SPI1_SCK/I<br>2S1_CK | - | USART1_<br>RX | - | I2C2_<br>SDA | - | | | PB4 | JTRST | - | ı | 1 | - | SPI1_MISO | ı | | - | 1 | - | | | PB5 | - | LPTIM1_IN1 | - | - | I2C1_<br>SMBA | SPI1_MOSI<br>/I2S1_SD | - | - | - | - | - | | | PB6 | - | LPTIM1_ETR | = | - | I2C1_<br>SCL | - | - | USART1_<br>TX | - | - | - | | | PB7 | - | LPTIM1_IN2 | - | - | I2C1_<br>SDA | - | - | USART1_<br>RX | - | - | - | | Port B | PB8 | - | LPTIM1_OUT | - | - | I2C1_<br>SCL | - | SPI5_MOSI<br>/I2S5_SD | - | - | - | - | | | PB9 | - | - | - | TIM11_<br>CH1 | I2C1_<br>SDA | SPI2_NSS/<br>I2S2_WS | - | - | - | I2C2_<br>SDA | - | | | PB10 | - | - | - | - | I2C2_<br>SCL | SPI2_SCK/<br>I2S2_CK | I2S1_MCK | - | - | I2C4_<br>SCL | - | | | PB11 | TRACED3 | - | TIM5_<br>CH4 | - | I2C2_<br>SDA | I2S2_CKIN | - | - | - | - | - | | | PB12 | - | TIM1_BKIN | TIM5_<br>CH1 | - | I2C2_<br>SMBA | SPI2_NSS/<br>I2S2_WS | - | - | - | - | - | | | PB13 | - | TIM1_CH1N | - | - | I2C4_<br>SMBA | SPI2_SCK<br>/I2S2_CK | - | - | - | - | - | | | PB14 | - | TIM1_CH2N | - | - | I2C4_<br>SDA | SPI2_MISO | - | - | - | - | - | | | PB15 | RTC_<br>50Hz | TIM1_CH3N | - | - | I2C4_<br>SCL | SPI2_MOSI<br>/I2S2_SD | - | - | - | - | - | Table 10. Alternate function mapping (continued) | | | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | AF8 | AF9 | AF10 | |--------|------|--------------|-------------|--------------|----------------|--------------------|-------------------------|---------------------------------------|-------------------|---------------|---------------|------| | Po | ort | SYS_AF | TIM1/LPTIM1 | TIM5 | TIM9/<br>TIM11 | I2C1/I2C2<br>/I2C4 | SPI1/I2S1/S<br>PI2/I2S2 | SPI1/I2S1/<br>SPI2/I2S2/<br>SPI5/I2S5 | USART1/<br>USART2 | USART6 | 12C2/<br>12C4 | - | | | PC0 | - | LPTIM1_IN1 | - | - | - | - | - | - | - | - | - | | | PC1 | - | LPTIM1_OUT | - | - | - | - | - | - | - | - | - | | | PC2 | | LPTIM1_IN2 | - | - | - | SPI2_MISO | - | - | | - | - | | | PC3 | - | LPTIM1_ETR | 1 | - | - | SPI2_MOSI<br>/I2S2_SD | - | - | | - | - | | | PC4 | - | - | ı | TIM9_<br>CH1 | - | - | - | 1 | | - | - | | Port C | PC5 | - | - | - | TIM9_<br>CH2 | I2C4_<br>SMBA | - | - | - | | - | - | | | PC6 | TRACE<br>CLK | - | - | - | I2C4_<br>SCL | I2S2_MCK | - | - | USART6<br>_TX | - | - | | | PC7 | - | - | - | - | I2C4_<br>SDA | SPI2_SCK/<br>I2S2_CK | I2S1_MCK | - | USART6<br>_RX | - | - | | Poil C | PC8 | - | - | 1 | - | - | - | - | - | USART6<br>_CK | - | - | | | PC9 | MCO_2 | - | - | - | I2C4_<br>SDA | I2S2_CKIN | - | - | - | - | - | | | PC10 | TRACED0 | - | TIM5_<br>CH2 | - | - | - | - | - | - | - | - | | | PC11 | TRACED1 | - | TIM5_<br>CH3 | - | - | - | - | - | - | - | - | | | PC12 | TRACED2 | - | ı | TIM11_<br>CH1 | - | - | - | 1 | - | - | - | | | PC13 | - | - | - | - | - | - | - | - | - | - | - | | | PC14 | - | - | - | 1 | = | - | - | - | - | - | - | | | PC15 | - | - | - | - | - | - | - | - | - | - | - | | Port H | PH0 | - | - | - | - | - | - | - | - | - | - | - | | POILE | PH1 | - | - | - | - | - | - | - | - | - | - | - | STM32F410x8/B Memory mapping # 5 Memory mapping The memory map is shown in Figure 8. Figure 8. Memory map Memory mapping STM32F410x8/B Table 11. STM32F410x8/B register boundary addresses | Bus | Boundary address | Peripheral | | | |-------------------------|---------------------------|--------------------------------|--|--| | | 0xE010 0000 - 0xFFFF FFFF | Reserved | | | | Cortex <sup>®</sup> -M4 | 0xE000 0000 - 0xE00F FFFF | Cortex-M4 internal peripherals | | | | | 0x5000 0000 - 0xDFFF FFFF | Reserved | | | | | 0x4008 0400 - 0x4FFF FFFF | Reserved | | | | | 0x4008 0000 - 0x4008 03FF | RNG | | | | | 0x4002 6800 - 0x4007 FFFF | Reserved | | | | | 0x4002 6400 - 0x4002 67FF | DMA2 | | | | | 0x4002 6000 - 0x4002 63FF | DMA1 | | | | | 0x4002 5000 - 0x4002 4FFF | Reserved | | | | | 0x4002 3C00 - 0x4002 3FFF | Flash interface register | | | | | 0x4002 3800 - 0x4002 3BFF | RCC | | | | AHB1 | 0x4002 3400 - 0x4002 37FF | Reserved | | | | АПБТ | 0x4002 3000 - 0x4002 33FF | CRC | | | | | 0x4002 2800 - 0x4002 2FFF | Reserved | | | | | 0x4002 2400 - 0x4002 27FF | LPTIM1 | | | | | 0x4002 2000 - 0x4002 23FF | Reserved | | | | | 0x4002 1C00 - 0x4002 1FFF | GPIOH | | | | | 0x4002 0C00 - 0x4002 1BFF | Reserved | | | | | 0x4002 0800 - 0x4002 0BFF | GPIOC | | | | | 0x4002 0400 - 0x4002 07FF | GPIOB | | | | | 0x4002 0000 - 0x4002 03FF | GPIOA | | | STM32F410x8/B Memory mapping Table 11. STM32F410x8/B register boundary addresses (continued) | Bus | Boundary address | Peripheral | |------|---------------------------|------------| | | 0x4001 5400- 0x4001 FFFF | Reserved | | | 0x4001 5000 - 0x4001 53FF | SPI5/I2S5 | | | 0x4001 4C00- 0x4001 4FFF | Reserved | | | 0x4001 4800 - 0x4001 4BFF | TIM11 | | | 0x4001 4400 - 0x4001 47FF | Reserved | | | 0x4001 4000 - 0x4001 43FF | TIM9 | | | 0x4001 3C00 - 0x4001 3FFF | EXTI | | | 0x4001 3800 - 0x4001 3BFF | SYSCFG | | APB2 | 0x4001 3400 - 0x4001 37FF | Reserved | | | 0x4001 3000 - 0x4001 33FF | SPI1/I2S1 | | | 0x4001 2400 - 0x4001 2FF | Reserved | | | 0x4001 2000 - 0x4001 23FF | ADC1 | | | 0x4001 1800 - 0x4001 1FFF | Reserved | | | 0x4001 1400 - 0x4001 17FF | USART6 | | | 0x4001 1000 - 0x4001 13FF | USART1 | | | 0x4001 0400 - 0x4001 0FFF | Reserved | | | 0x4001 0000 - 0x4001 03FF | TIM1 | Memory mapping STM32F410x8/B Table 11. STM32F410x8/B register boundary addresses (continued) | Bus | Boundary address | Peripheral | |------|---------------------------|---------------------| | | 0x4000 7800 - 0x4000 FFFF | Reserved | | | 0x4000 7400 - 0x4000 77FF | DAC | | | 0x4000 7000 - 0x4000 73FF | PWR | | | 0x4000 6400 - 0x4000 6FFF | Reserved | | | 0x4000 6000 - 0x4000 63FF | I2C4 FM+ | | | 0x4000 5C00 - 0x4000 5FFF | Reserved | | | 0x4000 5800 - 0x4000 5BFF | I2C2 | | | 0x4000 5400 - 0x4000 57FF | I2C1 | | | 0x4000 4800 - 0x4000 53FF | Reserved | | | 0x4000 4400 - 0x4000 47FF | USART2 | | APB1 | 0x4000 4000 - 0x4000 43FF | Reserved | | | 0x4000 3C00 - 0x4000 3FFF | SPI3 / I2S3 | | | 0x4000 3800 - 0x4000 3BFF | SPI2 / I2S2 | | | 0x4000 3400 - 0x4000 37FF | Reserved | | | 0x4000 3000 - 0x4000 33FF | IWDG | | | 0x4000 2C00 - 0x4000 2FFF | WWDG | | | 0x4000 2800 - 0x4000 2BFF | RTC & BKP Registers | | | 0x4000 1400 - 0x4000 27FF | Reserved | | | 0x4000 1000 - 0x4000 13FF | TIM6 | | | 0x4000 0C00 - 0x4000 0FFF | TIM5 | | | 0x4000 0000 - 0x4000 0BFF | Reserved | ## 6 Electrical characteristics #### 6.1 Parameter conditions Unless otherwise specified, all voltages are referenced to V<sub>SS</sub>. #### 6.1.1 Minimum and maximum values Unless otherwise specified the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at $T_A = 25$ °C and $T_A = T_A$ max (given by the selected temperature range). Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean $\pm 3~\sigma$ ). ## 6.1.2 Typical values Unless otherwise specified, typical data are based on $T_A$ = 25 °C, $V_{DD}$ = 3.3 V (for the 1.7 V $\leq$ V<sub>DD</sub> $\leq$ 3.6 V voltage range). They are given only as design guidelines and are not tested. Typical ADC accuracy values are determined by characterization of a batch of samples from a standard diffusion lot over the full temperature range, where 95% of the devices have an error less than or equal to the value indicated (mean $\pm 2 \sigma$ ). #### 6.1.3 Typical curves Unless otherwise specified, all typical curves are given only as design guidelines and are not tested. #### 6.1.4 Loading capacitor The loading conditions used for pin parameter measurement are shown in Figure 9. C = 50 pF \_\_\_\_\_\_ MCU pin Figure 9. Pin loading conditions # 6.1.5 Pin input voltage The input voltage measurement on a pin of the device is described in *Figure 10*. Figure 10. Input voltage measurement # 6.1.6 Power supply scheme Figure 11. Power supply scheme 1. To connect PDR\_ON pin, refer to Section 3.14: Power supply supervisor. #### Caution: Each power supply pair (for example $V_{DD}/V_{SS}$ , $V_{DDA}/V_{SSA}$ ) must be decoupled with filtering ceramic capacitors as shown above. These capacitors must be placed as close as possible to, or below, the appropriate pins on the underside of the PCB to ensure good operation of the device. It is not recommended to remove filtering capacitors to reduce PCB size or cost. This might cause incorrect operation of the device. ## 6.1.7 Current consumption measurement Figure 12. Current consumption measurement scheme # 6.2 Absolute maximum ratings Stresses above the absolute maximum ratings listed in *Table 12: Voltage characteristics*, *Table 13: Current characteristics*, and *Table 14: Thermal characteristics* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. | Symbol | Ratings | Min | Max | Unit | | |-----------------------------------|---------------------------------------------------------------------------------------------|----------------------|----------------------------------------------------------|------|--| | $V_{DD}$ – $V_{SS}$ | External main supply voltage (including $V_{DDA}$ , $V_{DD}$ and $V_{BAT}$ ) <sup>(1)</sup> | -0.3 | 4.0 | | | | | Input voltage on FT and TC pins <sup>(2)</sup> | V <sub>SS</sub> -0.3 | V <sub>DD</sub> +4.0 | V | | | $V_{IN}$ | Input voltage on any other pin | V <sub>SS</sub> -0.3 | 4.0 | 4.0 | | | | Input voltage for BOOT0 | V <sub>SS</sub> | 9.0 | | | | $ \Delta V_{DDx} $ | Variations between different V <sub>DD</sub> power pins | - | 50 | mV | | | V <sub>SSX</sub> -V <sub>SS</sub> | Variations between all the different ground pins | - | 50 | IIIV | | | V <sub>ESD(HBM)</sub> | Electrostatic discharge voltage (human body model) | Absolute n | see Section 6.3.14: Absolute maximum ratings (electrical | | | Table 12. Voltage characteristics 48/134 DocID028094 Rev 1 All main power (V<sub>DD</sub>, V<sub>DDA</sub>) and ground (V<sub>SS</sub>, V<sub>SSA</sub>) pins must always be connected to the external power supply, in the permitted range. <sup>2.</sup> V<sub>IN</sub> maximum value must always be respected. Refer to *Table 13* for the values of the maximum allowed injected current. Table 13. Current characteristics | Symbol | Ratings | Max. | Unit | |---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------| | $\Sigma I_{VDD}$ | Total current into sum of all V <sub>DD_x</sub> power lines (source) <sup>(1)</sup> | 160 | | | Σl <sub>VSS</sub> | $ \begin{array}{ccc} \Sigma I_{VSS} & \text{Total current out of sum of all V}_{SS\_x} \text{ground lines (sink)}^{(1)} \\ I_{VDD} & \text{Maximum current into each V}_{DD\_x} \text{power line (source)}^{(1)} \\ I_{VSS} & \text{Maximum current out of each V}_{SS\_x} \text{ground line (sink)}^{(1)} \\ \end{array} $ | | | | I <sub>VDD</sub> | | | | | I <sub>VSS</sub> | | | | | _ | Output current sunk by any I/O and control pin | 25 | | | I <sub>IO</sub> | Output current sourced by any I/O and control pin | -25 | mA | | 21 | Total output current sunk by sum of all I/O and control pins (2) | 120 | | | $\Sigma I_{IO}$ | Total output current sourced by sum of all I/Os and control pins <sup>(2)</sup> | -120 | | | . (3) | Injected current on FT and TC pins (4) | 5/.0 | | | I <sub>INJ(PIN)</sub> (3) | Injected current on NRST and B pins (4) | _5/+0 | | | ΣΙ <sub>ΙΝJ(PIN)</sub> | Total injected current (sum of all I/O and control pins) <sup>(5)</sup> | ±25 | | All main power (V<sub>DD</sub>, V<sub>DDA</sub>) and ground (V<sub>SS</sub>, V<sub>SSA</sub>) pins must always be connected to the external power supply, in the permitted range. - 2. This current consumption must be correctly distributed over all I/Os and control pins. - 3. Negative injection disturbs the analog performance of the device. See note in Section 6.3.20: 12-bit ADC characteristics. - 4. Positive injection is not possible on these I/Os and does not occur for input voltages lower than the specified maximum - When several inputs are submitted to a current injection, the maximum ΣI<sub>INJ(PIN)</sub> is the absolute sum of the positive and negative injected currents (instantaneous values). **Table 14. Thermal characteristics** | Symbol | Symbol Ratings | | Unit | |-------------------|-----------------------------------------------------------------------|--------------|------| | T <sub>STG</sub> | Storage temperature range | -65 to +150 | | | T <sub>J</sub> | Maximum junction temperature | 125 | °C | | T <sub>LEAD</sub> | Maximum lead temperature during soldering (WLCSP36, LQFP64, UFQFPN48) | see note (1) | 3 | Compliant with JEDEC Std J-STD-020D (for small body, Sn-Pb or Pb assembly), the ST ECOPACK<sup>®</sup> 7191395 specification, and the European directive on Restrictions on Hazardous Substances (ROHS directive 2011/65/EU, July 2011). # 6.3 Operating conditions # 6.3.1 General operating conditions Table 15. General operating conditions | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | |------------------------------------|-----------------------------------------------------------------|------------------------------------------------------------------------|--------------------|------|---------------------|------|--| | | | Power Scale3: Regulator ON,<br>VOS[1:0] bits in PWR_CR register = 0x01 | 0 | - | 64 | | | | f <sub>HCLK</sub> | Internal AHB clock frequency | Power Scale2: Regulator ON,<br>VOS[1:0] bits in PWR_CR register = 0x10 | 0 | - | 84 | MHz | | | | | Power Scale1: Regulator ON,<br>VOS[1:0] bits in PWR_CR register = 0x11 | 0 | - | 100 | | | | f <sub>PCLK1</sub> | Internal APB1 clock frequency | - | 0 | - | 50 | MHz | | | f <sub>PCLK2</sub> | Internal APB2 clock frequency | - | 0 | - | 100 | MHz | | | $V_{DD}$ | Standard operating voltage | - | 1.7 <sup>(1)</sup> | - | 3.6 | V | | | V <sub>DDA</sub> <sup>(2)(3)</sup> | Analog operating voltage (ADC limited to 1.2 M samples) | Must be the same potential as $V_{DD}^{(4)}$ | 1.7 <sup>(1)</sup> | - | 2.4 | V | | | | Analog operating voltage (ADC limited to 2.4 M samples) | Must be the same potential as VDD | 2.4 | - | 3.6 | | | | $V_{BAT}$ | Backup operating voltage | - | 1.65 | - | 3.6 | ٧ | | | | | VOS[1:0] bits in PWR_CR register = 0x01<br>Max frequency 64 MHz | 1.08<br>(5) | 1.14 | 1.20 <sup>(5)</sup> | V | | | V <sub>12</sub> | Regulator ON: 1.2 V internal voltage on VCAP_1 pins | VOS[1:0] bits in PWR_CR register = 0x10<br>Max frequency 84 MHz | 1.20<br>(5) | 1.26 | 1.32 <sup>(5)</sup> | | | | | | VOS[1:0] bits in PWR_CR register = 0x11<br>Max frequency 100 MHz | 1.26 | 1.32 | 1.38 | | | | | Regulator OFF: 1.2 V external | Max frequency 64 MHz | 1.10 | 1.14 | 1.20 | | | | $V_{12}$ | voltage must be supplied on | Max frequency 84 MHz | 1.20 | 1.26 | 1.32 | V | | | | VCAP_1 pins | Max frequency 100 MHz | 1.26 | 1.32 | 1.38 | | | | | Input voltage on RST, FT and | $2 \text{ V} \le \text{ V}_{DD} \le 3.6 \text{ V}$ | -0.3 | - | 5.5 | V | | | V <sub>IN</sub> | TC pins <sup>(6)</sup> | $V_{DD} \leq 2 V$ | -0.3 | - | 5.2 | | | | | Input voltage on BOOT0 pin | - | 0 | - | 9 | | | | | Maximum allowed package | LQFP64 | ı | - | 435 | | | | $P_{D}$ | power dissipation at T <sub>A</sub> = 85 °C (range 6) or 105 °C | UFQFPN48 | - | - | 606 | mW | | | | (range 7) <sup>(7)</sup> | WLCSP36 | - | - | 328 | | | | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | |--------|---------------------------------|--------------------------------------|-----------------|-----|-----|------|--| | Ta | Ambient temperature for | Maximum power dissipation | <del>-4</del> 0 | - | 85 | | | | | range 6 | Low power dissipation <sup>(8)</sup> | -40 | - | 105 | | | | IA | Ambient temperature for range 7 | Maximum power dissipation | -40 | - | 105 | °C | | | | | Low power dissipation <sup>(8)</sup> | -40 | - | 125 | | | | TJ | Junction temperature range | Range 6 | -40 | - | 105 | | | | | Juniction temperature range | Range 7 | -40 | - | 125 | 1 | | Table 15. General operating conditions (continued) - V<sub>DD</sub>/V<sub>DDA</sub> minimum value of 1.7 V with the use of an external power supply supervisor (refer to Section 3.14.2: Internal reset OFF). - 2. When the ADC is used, refer to Table 66: ADC characteristics. - 3. If VREF+ pin is present, it must respect the following condition: VDDA-VREF+ < 1.2 V. - 4. It is recommended to power $V_{DD}$ and $V_{DDA}$ from the same source. A maximum difference of 300 mV between $V_{DD}$ and $V_{DDA}$ can be tolerated during power-up and power-down operation. - 5. Guaranteed by test in production. - 6. To sustain a voltage higher than VDD+0.3, the internal Pull-up and Pull-Down resistors must be disabled - 7. If $T_A$ is lower, higher $P_D$ values are allowed as long as $T_J$ does not exceed $T_{Jmax}$ . - 8. In low power dissipation state, $T_A$ can be extended to this range as long as $T_J$ does not exceed $T_{Jmax}$ . Table 16. Features depending on the operating power supply range | Operating<br>power<br>supply<br>range | ADC<br>operation | Maximum Flash memory access frequency with no wait states (f <sub>Flashmax</sub> ) | Maximum Flash<br>memory access<br>frequency with<br>wait states (1)(2) | I/O operation | Clock output<br>frequency on<br>I/O pins <sup>(3)</sup> | Possible<br>Flash<br>memory<br>operations | |----------------------------------------------|--------------------------------------|------------------------------------------------------------------------------------|------------------------------------------------------------------------|------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------| | V <sub>DD</sub> =1.7 to 2.1 V <sup>(4)</sup> | Conversion time up to 1.2 Msps | 16 MHz <sup>(5)</sup> | 100 MHz with 6<br>wait states | - No I/O compensation | up to 30 MHz | 8-bit erase<br>and program<br>operations<br>only | | V <sub>DD</sub> = 2.1 to 2.4 V | Conversion time up to 1.2 Msps | 18 MHz | 100 MHz with 5<br>wait states | - No I/O compensation | up to 30 MHz | 16-bit erase and program operations | | V <sub>DD</sub> = 2.4 to 2.7 V | Conversion time up to 2.4 Msps | 24 MHz | 100 MHz with 4<br>wait states | <ul><li>I/O compensation works</li></ul> | up to 50 MHz | 16-bit erase and program operations | | V <sub>DD</sub> = 2.7 to<br>3.6 V | Conversion<br>time up to<br>2.4 Msps | 30 MHz | 100 MHz with 3<br>wait states | <ul><li>I/O compensation works</li></ul> | <ul> <li>up to <ul> <li>100 MHz</li> <li>when V<sub>DD</sub> =</li> <li>3.0 to 3.6 V</li> </ul> </li> <li>up to <ul> <li>50 MHz</li> <li>when V<sub>DD</sub> =</li> <li>2.7 to 3.0 V</li> </ul> </li> </ul> | 32-bit erase<br>and program<br>operations | Applicable only when the code is executed from Flash memory. When the code is executed from RAM, no wait state is required. - Thanks to the ART accelerator and the 128-bit Flash memory, the number of wait states given here does not impact the execution speed from Flash memory since the ART accelerator allows to achieve a performance equivalent to 0 wait state program execution. - 3. Refer to Table 57: I/O AC characteristics for frequencies vs. external load. - V<sub>DD</sub>/V<sub>DDA</sub> minimum value of 1.7 V, with the use of an external power supply supervisor (refer to Section 3.14.2: Internal reset OFF). - 5. Prefetch is not available. Refer to AN3430 application note for details on how to adjust performance and power. ### 6.3.2 VCAP 1 external capacitor Stabilization for the main regulator is achieved by connecting the external capacitor $C_{\text{EXT}}$ to the VCAP\_1 pin. C<sub>EXT</sub> is specified in *Table 17*. 1. Legend: ESR is the equivalent series resistance. Table 17. VCAP\_1 operating conditions | Symbol | Parameter | Conditions | |--------|-----------------------------------|------------| | CEXT | Capacitance of external capacitor | 4.7 μF | | ESR | ESR of external capacitor | <1Ω | #### 6.3.3 Operating conditions at power-up/power-down (regulator ON) Subject to general operating conditions for T<sub>A</sub>. Table 18. Operating conditions at power-up / power-down (regulator ON) | Symbol | Parameter | Min | Max | Unit | |------------------|--------------------------------|-----|-----|-------| | | V <sub>DD</sub> rise time rate | 20 | ∞ | µs/V | | <sup>t</sup> ∨DD | V <sub>DD</sub> fall time rate | 20 | 8 | μο/ ν | # 6.3.4 Operating conditions at power-up / power-down (regulator OFF) Subject to general operating conditions for T<sub>A</sub>. Table 19. Operating conditions at power-up / power-down (regulator OFF)<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Max | Unit | |-------------------|-----------------------------------|------------|-----|-----|-------| | + | V <sub>DD</sub> rise time rate | Power-up | 20 | ~ | | | ¹∨DD | V <sub>DD</sub> fall time rate | Power-down | 20 | ∞ | μs/V | | + . | V <sub>CAP_1</sub> rise time rate | Power-up | 20 | ∞ | μ5/ ν | | t <sub>VCAP</sub> | V <sub>CAP_1</sub> fall time rate | Power-down | 20 | ∞ | | To reset the internal logic at power-down, a reset must be applied on pin PA0 when V<sub>DD</sub> reach below 1.08 V. ## 6.3.5 Embedded reset and power control block characteristics The parameters given in *Table 20* are derived from tests performed under ambient temperature and $V_{DD}$ supply voltage @ 3.3V. Table 20. Embedded reset and power control block characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------------------|--------------------------|-----------------------------|---------------------|------|------|------| | | | PLS[2:0]=000 (rising edge) | 2.09 | 2.14 | 2.19 | | | | | PLS[2:0]=000 (falling edge) | 1.98 | 2.04 | 2.08 | | | | | PLS[2:0]=001 (rising edge) | 2.23 | 2.30 | 2.37 | | | | | PLS[2:0]=001 (falling edge) | 2.13 | 2.19 | 2.25 | | | | | PLS[2:0]=010 (rising edge) | 2.39 | 2.45 | 2.51 | | | | | PLS[2:0]=010 (falling edge) | 2.29 | 2.35 | 2.39 | | | | | PLS[2:0]=011 (rising edge) | 2.54 | 2.60 | 2.65 | | | V | Programmable voltage | PLS[2:0]=011 (falling edge) | 2.44 | 2.51 | 2.56 | V | | V <sub>PVD</sub> | detector level selection | PLS[2:0]=100 (rising edge) | 2.76 | 2.82 | V | | | | | PLS[2:0]=100 (falling edge) | 2.59 | 2.66 | 2.71 | | | | | PLS[2:0]=101 (rising edge) | 2.86 | 2.93 | 2.99 | | | | | PLS[2:0]=101 (falling edge) | 2.84 | 3.02 | | | | | | PLS[2:0]=110 (rising edge) | 2.96 | 3.03 | 3.10 | | | | | PLS[2:0]=110 (falling edge) | 2.85 | 2.93 | 2.99 | | | | | PLS[2:0]=111 (rising edge) | 3.07 | 3.14 | 3.21 | | | | | PLS[2:0]=111 (falling edge) | 2.95 | 3.03 | 3.09 | | | V <sub>PVDhyst</sub> <sup>(2)</sup> | PVD hysteresis | - | - | 100 | - | mV | | V <sub>POR/PDR</sub> | Power-on/power-down | Falling edge | 1.60 <sup>(1)</sup> | 1.68 | 1.76 | V | | | reset threshold | Rising edge | 1.64 | 1.72 | 1.80 | - | | V <sub>PDRhyst</sub> <sup>(2)</sup> | PDR hysteresis | - | - | 40 | - | mV | Table 20. Embedded reset and power control block characteristics (continued) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------------------|--------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|--------|------|------|-------| | - Oyllibol | i didilietei | Conditions | 141111 | iyp | WIGA | Oilit | | V <sub>BOR1</sub> | Brownout level 1 | Falling edge | 2.13 | 2.19 | 2.24 | | | VBOR1 | threshold | Rising edge | 2.23 | 2.29 | 2.33 | | | W | Brownout level 2 | Falling edge | 2.44 | 2.50 | 2.56 | V | | V <sub>BOR2</sub> | threshold | Rising edge | 2.53 | 2.59 | 2.63 | V | | V . | Brownout level 3 | Falling edge | 2.75 | 2.83 | 2.88 | | | V <sub>BOR3</sub> | threshold | Rising edge | 2.85 | 2.92 | 2.97 | | | V <sub>BORhyst</sub> <sup>(2)</sup> | BOR hysteresis | - | - | 100 | - | mV | | T <sub>RSTTEMPO</sub> | POR reset timing | - | 0.5 | 1.5 | 3.0 | ms | | I <sub>RUSH</sub> <sup>(2)</sup> | In-Rush current on<br>voltage regulator power-<br>on (POR or wakeup from<br>Standby) | - | - | 160 | 200 | mA | | E <sub>RUSH</sub> <sup>(2)</sup> | In-Rush energy on<br>voltage regulator power-<br>on (POR or wakeup from<br>Standby) | V <sub>DD</sub> = 1.7 V, T <sub>A</sub> = 105 °C,<br>I <sub>RUSH</sub> = 171 mA for 31 μs | - | - | 5.4 | μC | <sup>1.</sup> The product behavior is guaranteed by design down to the minimum $\rm V_{\rm POR/PDR}$ value. #### 6.3.6 Supply current characteristics The current consumption is a function of several parameters and factors such as the operating voltage, ambient temperature, I/O pin loading, device software configuration, operating frequencies, I/O pin switching rate, program location in memory and executed binary code. The current consumption is measured as described in *Figure 12: Current consumption measurement scheme*. All the run-mode current consumption measurements given in this section are performed with a reduced code that gives a consumption equivalent to CoreMark code. 54/134 DocID028094 Rev 1 <sup>2.</sup> Guaranteed by design. <sup>3.</sup> The reset timing is measured from the power-on (POR reset or wakeup from $V_{BAT}$ ) to the instant when first instruction is fetched by the user application code. #### Typical and maximum current consumption The MCU is placed under the following conditions: - All I/O pins are in input mode with a static value at VDD or VSS (no load). - All peripherals are disabled except if it is explicitly mentioned. - The Flash memory access time is adjusted to both f<sub>HCLK</sub> frequency and VDD ranges (refer to *Table 16: Features depending on the operating power supply range*). - The voltage scaling is adjusted to f<sub>HCLK</sub> frequency as follows: - Scale 3 for f<sub>HCLK</sub> ≤ 64 MHz - Scale 2 for 64 MHz < f<sub>HCLK</sub> ≤ 84 MHz - Scale 1 for 84 MHz < $f_{HCLK} \le 100$ MHz - The system clock is HCLK, f<sub>PCLK1</sub> = f<sub>HCLK</sub>/2, and f<sub>PCLK2</sub> = f<sub>HCLK</sub>. - External clock is 4 MHz and PLL is ON except if it is explicitly mentioned. - The maximum values are obtained for V<sub>DD</sub> = 3.6 V and a maximum ambient temperature (T<sub>A</sub>), and the typical values for T<sub>A</sub>= 25 °C and V<sub>DD</sub> = 3.3 V unless otherwise specified. Table 21. Typical and maximum current consumption, code with data processing (ART accelerator disabled) running from SRAM - $V_{DD}$ = 1.7 V | | | | _ | Voltage | PLL<br>VCO | Тур | | Max <sup>(2)</sup> | | | | | | | | | | | | | | | | |-----------------|--------------------------------------------------------|-------------------------------------------|----------------------------|------------------|--------------|---------------------------|---------------------------|--------------------------|---------------------------|------|--|--|--|--|--|----|----|-----|-----|-----|-----|-----|--| | Symbol | Parameter | Conditions | f <sub>HCLK</sub><br>(MHz) | Voltage<br>scale | (MHz)<br>(1) | T <sub>A</sub> =<br>25 °C | T <sub>A</sub> =<br>25 °C | T <sub>A</sub> =85<br>°C | T <sub>A</sub> =105<br>°C | Unit | | | | | | | | | | | | | | | | | | 100 | S1 | 200 | 17.4 | 17.8 <sup>(4)</sup> | 19.1 | 19.4 <sup>(4)</sup> | | | | | | | | | | | | | | | | | | | 84 | S2 | 168 | 14.1 | 14.4 <sup>(4)</sup> | 15.4 | 15.8 <sup>(4)</sup> | | | | | | | | | | | | | | | | | External clock, all peripherals enabled <sup>(3)</sup> | 64 | S3 | 128 | 9.8 | 10.0 <sup>(4)</sup> | 10.7 | 11.0 <sup>(4)</sup> | | | | | | | | | | | | | | | | | | | 50 | S3 | 100 | 7.7 | 7.9 | 8.5 | 8.8 | | | | | | | | | | | | | | | | | | | 25 | S3 | 100 | 4.1 | 4.2 | 4.7 | 5.0 | | | | | | | | | | | | | | | | | | | | 20 | S3 | 160 | 3.5 | 3.7 | 4.1 | 4.4 | | | | | | | | | | | | | | | | | | HSI, PLL off, | 16 | S3 | off | 2.5 | 2.5 | 2.9 | 3.2 | | | | | | | | | | | | | | | | l | Supply current | all peripherals<br>enabled <sup>(3)</sup> | 1 | S3 | off | 0.4 | 0.5 | 0.8 | 1.2 | mA | | | | | | | | | | | | | | | I <sub>DD</sub> | in <b>Run mode</b> | | 100 | S1 | 200 | 11.8 | 12.1 | 12.9 | 13.3 | ША | | | | | | | | | | | | | | | | | | 84 | S2 | 168 | 9.6 | 9.8 | 10.4 | 10.8 | | | | | | | | | | | | | | | | | | External clock, all peripherals | 64 | S3 | 128 | 6.7 | 6.9 | 7.4 | 7.7 | | | | | | | | | | | | | | | | | | disabled <sup>(3)</sup> | 50 | S3 | 100 | 5.3 | 5.5 | 5.9 | 6.2 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 25 | S3 | 100 | 2.9 | 3.0 | 3.3 | 3.7 | | | | | | 20 | S3 | 160 | 2.5 | 2.6 | 2.9 | 3.2 | | | | | | | | | | | | | | | | | | HSI, PLL off, all | 16 | S3 | off | 1.7 | 1.8 | 2.1 | 2.4 | | | | | | | | | | | | | | | | | | peripherals<br>disabled <sup>(3)</sup> | 1 | S3 | off | 0.3 | 0.4 | 0.7 | 1.1 | | | | | | | | | | | | | | | - Refer to Table 44 and RM0401 for the possible PLL VCO setting - 2. Guaranteed by characterization, unless otherwise specified - 3. When the ADC is ON (ADON bit set in ADC\_CR2), an additional power consumption of 1.6 mA must be added. 4. Guaranteed by tests in production. Table 22. Typical and maximum current consumption, code with data processing (ART accelerator disabled) running from SRAM - $V_{DD}$ = 3.6 V | | | | _ | Voltage | PLL<br>VCO | 00 | | Max <sup>(2)</sup> | | | |-----------------|----------------------|------------------------------------------------------------|----------------------------|------------------|--------------|------|---------------------------|--------------------------|---------------------------|------| | Symbol | Parameter | Conditions | f <sub>HCLK</sub><br>(MHz) | Voltage<br>scale | (MHz)<br>(1) | Тур | T <sub>A</sub> =<br>25 °C | T <sub>A</sub> =85<br>°C | T <sub>A</sub> =105<br>°C | Unit | | | | | 100 | S1 | 200 | 17.7 | 18.5 <sup>(4)</sup> | 19.3 | 19.7 <sup>(4)</sup> | | | | | | 84 | S2 | 168 | 14.4 | 14.9 <sup>(4)</sup> | 15.7 | 16.0 <sup>(4)</sup> | | | | | External clock, | 64 | S3 | 128 | 10.1 | 10.3 <sup>(4)</sup> | 11.0 | 11.3 <sup>(4)</sup> | | | | | all peripherals<br>enabled <sup>(3)</sup> | 50 | S3 | 100 | 8.0 | 8.2 | 8.8 | 9.1 | | | | | | 25 | S3 | 100 | 4.4 | 4.5 | 4.9 | 5.2 | | | | | | 20 | S3 | 160 | 3.8 | 3.9 | 4.3 | 4.6 | | | | | HSI, PLL off,<br>all peripherals<br>enabled <sup>(3)</sup> | 16 | S3 | off | 2.5 | 2.6 | 2.9 | 3.2 | | | | Supply<br>current in | | 1 | S3 | off | 0.4 | 0.5 | 0.8 | 1.2 | mA | | I <sub>DD</sub> | Run mode | | 100 | S1 | 200 | 12.1 | 12.7 <sup>(4)</sup> | 13.1 | 13.5 <sup>(4)</sup> | ША | | | | | 84 | S2 | 168 | 9.8 | 10.3 <sup>(4)</sup> | 10.7 | 11.0 <sup>(4)</sup> | | | | | External clock, | 64 | S3 | 128 | 7.0 | 7.2 <sup>(4)</sup> | 7.6 | 7.9 <sup>(4)</sup> | | | | | all peripherals<br>disabled <sup>(3)</sup> | 50 | S3 | 100 | 5.6 | 5.7 | 6.1 | 6.4 | | | | | | 25 | S3 | 100 | 3.1 | 3.2 | 3.5 | 3.9 | | | | | | 20 | S3 | 160 | 2.8 | 2.9 | 3.2 | 3.5 | | | | | HSI, PLL off, all | 16 | S3 | off | 1.7 | 1.8 | 2.1 | 2.4 | | | | | peripherals<br>disabled <sup>(3)</sup> | 1 | S3 | off | 0.4 | 0.4 | 0.7 | 1.1 | | <sup>1.</sup> Refer to Table 44 and RM0401 for the possible PLL VCO setting <sup>2.</sup> Guaranteed by characterization. <sup>3.</sup> When the ADC is ON (ADON bit set in ADC\_CR2), an additional power consumption of 1.6 mA must be added. <sup>4.</sup> Guaranteed by tests in production. Table 23. Typical and maximum current consumption in run mode, code with data processing (ART accelerator enabled except prefetch) running from Flash memory- $V_{DD}$ = 1.7 V | | | | _ | Valtaria | PLL<br>VCO | | | Max <sup>(2)</sup> | | | |-----------------|-------------------|------------------------------------------------------------|----------------------------|------------------|--------------|------|------------------------|------------------------|-------------------------|------| | Symbol | Parameter | Conditions | f <sub>HCLK</sub><br>(MHz) | Voltage<br>scale | (MHz)<br>(1) | Тур | T <sub>A</sub> = 25 °C | T <sub>A</sub> = 85 °C | T <sub>A</sub> = 105 °C | Unit | | | | | 100 | S1 | 200 | 15.7 | 16.0 | 16.5 | 16.9 | | | | | | 84 | S2 | 168 | 12.7 | 12.9 | 13.4 | 13.8 | | | | | External clock,<br>all peripherals | 64 | S3 | 128 | 8.8 | 9.0 | 9.4 | 9.7 | | | | | enabled <sup>(3)</sup> | 50 | S3 | 100 | 7.0 | 7.2 | 7.5 | 7.8 | | | | | 0.140.04 | 25 | S3 | 100 | 3.9 | 4.0 | 4.3 | 4.7 | | | | | | 20 | S3 | 160 | 3.4 | 3.5 | 3.8 | 4.2 | | | | | HSI, PLL OFF,<br>all peripherals<br>enabled <sup>(3)</sup> | 16 | S3 | off | 2.4 | 2.5 | 2.8 | 3.2 | | | l | Supply current in | | 1 | S3 | off | 0.6 | 0.7 | 1.0 | 1.4 | mA | | I <sub>DD</sub> | Run mode | | 100 | S1 | 200 | 10.1 | 10.4 | 10.8 | 11.2 | 111/ | | | | | 84 | S2 | 168 | 8.2 | 8.3 | 8.7 | 9.1 | | | | | External clock, | 64 | S3 | 128 | 5.7 | 5.9 | 6.2 | 6.6 | | | | | all peripherals<br>disabled <sup>(3)</sup> | 50 | S3 | 100 | 4.6 | 4.7 | 5.0 | 5.4 | | | | | | 25 | S3 | 100 | 2.6 | 2.7 | 3.0 | 3.4 | | | | | | 20 | S3 | 160 | 2.4 | 2.5 | 2.8 | 3.1 | | | | | HSI, PLL OFF, | 16 | S3 | off | 1.7 | 1.7 | 2.1 | 2.4 | | | | | all peripherals<br>disabled <sup>(3)</sup> | 1 | S3 | off | 0.6 | 0.6 | 1.0 | 1.4 | | <sup>1.</sup> Refer to Table 44 and RM0401 for the possible PLL VCO setting <sup>2.</sup> Guaranteed by characterization, unless otherwise specified. <sup>3.</sup> When the ADC is ON (ADON bit set in ADC\_CR2), an additional power consumption of 1.6 mA must be added. Table 24. Typical and maximum current consumption in run mode, code with data processing (ART accelerator enabled except prefetch) running from Flash memory - $V_{DD}$ = 3.6 V | | | | | | PLL | | | Max <sup>(2)</sup> | | | |-----------------|-------------------|------------------------------------------------------------|----------------------------|------------------|---------------------|------|------------------------|---------------------------|----------------------------|------| | Symbol | Parameter | Conditions | f <sub>HCLK</sub><br>(MHz) | Voltage<br>scale | VCO<br>(MHz)<br>(1) | Тур | T <sub>A</sub> = 25 °C | T <sub>A</sub> =<br>85 °C | T <sub>A</sub> =<br>105 °C | Unit | | | | | 100 | S1 | 200 | 16.3 | 16.8 <sup>(4)</sup> | 17.1 | 17.5 <sup>(4)</sup> | | | | | | 84 | S2 | 168 | 13.2 | 13.7 | 14.0 | 14.3 | | | | | External clock, all peripherals | 64 | S3 | 128 | 9.3 | 9.7 | 9.9 | 10.2 | | | | | enabled <sup>(3)</sup> | 50 | S3 | 100 | 7.4 | 7.8 | 8.0 | 8.3 | | | | | | 25 | S3 | 100 | 4.2 | 4.6 | 4.8 | 5.0 | | | | | | 20 | S3 | 160 | 3.7 | 4.1 | 4.3 | 4.6 | | | | | HSI, PLL OFF,<br>all peripherals<br>enabled <sup>(3)</sup> | 16 | S3 | off | 2.4 | 2.8 | 3.0 | 3.4 | | | I <sub>DD</sub> | Supply current in | | 1 | S3 | off | 0.6 | 0.9 | 1.2 | 1.5 | mA | | טטי | Run mode | | 100 | S1 | 200 | 10.6 | 11.1 <sup>(4)</sup> | 11.4 | 11.7 <sup>(4)</sup> | ША | | | | | 84 | S2 | 168 | 8.7 | 9.1 | 9.3 | 9.7 | | | | | External clock, all peripherals | 64 | S3 | 128 | 6.2 | 6.6 | 6.8 | 7.1 | | | | | disabled <sup>(3)</sup> | 50 | S3 | 100 | 5.0 | 5.3 | 5.5 | 5.8 | | | | - | | 25 | S3 | 100 | 2.9 | 3.3 | 3.5 | 3.8 | | | | | | 20 | S3 | 160 | 2.7 | 3.0 | 3.2 | 3.5 | | | | | HSI, PLL OFF, | 16 | S3 | off | 1.7 | 2.0 | 2.3 | 2.6 | | | | | all peripherals<br>disabled <sup>(3)</sup> | 1 | S3 | off | 0.6 | 0.9 | 1.1 | 1.5 | | <sup>1.</sup> Refer to Table 44 and RM0401 for the possible PLL VCO setting <sup>2.</sup> Guaranteed by characterization, unless otherwise specified. <sup>3.</sup> When the ADC is ON (ADON bit set in ADC\_CR2), an additional power consumption of 1.6 mA must be added. <sup>4.</sup> Guaranteed by tests in production. Table 25. Typical and maximum current consumption in run mode, code with data processing (ART accelerator disabled) running from Flash memory - $V_{DD}$ = 3.6 V | | | | | Valtaria | PLL<br>VCO | | , , | Max <sup>(2)</sup> | | | |-----------------|-------------------|------------------------------------------------------------|----------------------------|------------------|--------------|------|------------------------|------------------------|-------------------------|------| | Symbol | Parameter | Conditions | f <sub>HCLK</sub><br>(MHz) | Voltage<br>scale | (MHz)<br>(1) | Тур | T <sub>A</sub> = 25 °C | T <sub>A</sub> = 85 °C | T <sub>A</sub> = 105 °C | Unit | | | | | 100 | S1 | 200 | 24.7 | 25.6 | 26.5 | 27.0 | | | | | | 84 | S2 | 168 | 21.6 | 22.3 | 23.2 | 23.7 | | | | | External clock,<br>all peripherals | 64 | S3 | 128 | 15.9 | 16.5 | 17.1 | 17.6 | | | | | enabled <sup>(3)</sup> | 50 | S3 | 100 | 13.1 | 13.8 | 14.3 | 14.7 | | | | | | 25 | S3 | 100 | 7.5 | 8.0 | 8.3 | 8.7 | | | | | | 20 | S3 | 160 | 6.5 | 6.9 | 7.2 | 7.5 | | | | | HSI, PLL OFF,<br>all peripherals<br>enabled <sup>(3)</sup> | 16 | S3 | off | 4.7 | 5.1 | 5.5 | 5.9 | | | laa | Supply current in | | 1 | S3 | off | 0.8 | 1.2 | 1.6 | 1.9 | mA | | I <sub>DD</sub> | Run mode | | 100 | S1 | 200 | 19.1 | 19.9 | 20.7 | 21.3 | ША | | | | | 84 | S2 | 168 | 17.1 | 17.8 | 18.6 | 19.1 | | | | | External clock,<br>all peripherals | 64 | S3 | 128 | 12.8 | 13.4 | 14.0 | 14.5 | | | | | disabled <sup>(3)</sup> | 50 | S3 | 100 | 10.7 | 11.3 | 11.8 | 12.2 | | | | | | 25 | S3 | 100 | 6.3 | 6.8 | 7.1 | 7.4 | | | | | | 20 | S3 | 160 | 5.4 | 5.9 | 6.2 | 6.5 | | | | | HSI, PLL OFF, | 16 | S3 | off | 4.0 | 4.4 | 5.0 | 5.1 | | | | | all peripherals<br>disabled <sup>(3)</sup> | 1 | S3 | off | 0.8 | 1.1 | 1.5 | 1.8 | | <sup>1.</sup> Refer to Table 44 and RM0401 for the possible PLL VCO setting <sup>2.</sup> Guaranteed by characterization, unless otherwise specified. <sup>3.</sup> When the ADC is ON (ADON bit set in ADC\_CR2), an additional power consumption of 1.6 mA must be added. Table 26. Typical and maximum current consumption in run mode, code with data processing (ART accelerator disabled) running from Flash memory - $V_{DD}$ = 1.7 V | | | | | Valtaria | PLL<br>VCO | | | Max <sup>(2)</sup> | | | |-----------------|-------------------|--------------------------------------------|----------------------------|------------------|--------------|------|------------------------|---------------------------|-------------------------|------| | Symbol | Parameter | Conditions | f <sub>HCLK</sub><br>(MHz) | Voltage<br>scale | (MHz)<br>(1) | Тур | T <sub>A</sub> = 25 °C | T <sub>A</sub> =<br>85 °C | T <sub>A</sub> = 105 °C | Unit | | | | | 100 | S1 | 200 | 24.2 | 25.4 | 25.7 | 26.5 | | | | | | 84 | S2 | 168 | 20.0 | 21.1 | 21.4 | 22.1 | | | | | External clock,<br>all peripherals | 64 | S3 | 128 | 15.8 | 16.7 | 17.0 | 17.7 | | | | | enabled <sup>(3)</sup> | 50 | S3 | 100 | 13.3 | 16.1 | 14.4 | 15.0 | | | | | | 25 | S3 | 100 | 7.5 | 9.2 | 8.3 | 8.8 | | | | | 20 | S3 | 160 | 6.7 | 8.0 | 7.3 | 7.7 | | | | | | HSI, PLL OFF, | 16 | S3 | off | 5.1 | 6.2 | 5.7 | 6.2 | | | l | Supply current in | all peripherals<br>enabled <sup>(3)</sup> | 1 | S3 | off | 0.8 | 1.0 | 1.3 | 1.7 | mA | | I <sub>DD</sub> | Run mode | | 100 | S1 | 200 | 18.6 | 22.3 | 23.4 | 23.9 | | | | | | 84 | S2 | 168 | 15.5 | 18.7 | 19.9 | 20.4 | | | | | External clock, | 64 | S3 | 128 | 12.7 | 15.6 | 16.7 | 17.0 | | | | | all peripherals<br>disabled <sup>(3)</sup> | 50 | S3 | 100 | 10.9 | 13.5 | 14.3 | 14.7 | | | | | | 25 | S3 | 100 | 6.3 | 7.8 | 8.4 | 8.7 | | | | | | 20 | S3 | 160 | 5.6 | 7.0 | 7.3 | 7.6 | | | | | HSI, PLL OFF, | 16 | S3 | off | 4.3 | 5.3 | 5.8 | 6.2 | | | | | all peripherals<br>disabled <sup>(3)</sup> | 1 | S3 | off | 0.8 | 0.9 | 1.3 | 1.6 | | <sup>1.</sup> Refer to Table 44 and RM0401 for the possible PLL VCO setting <sup>2.</sup> Guaranteed by characterization, unless otherwise specified. <sup>3.</sup> When the ADC is ON (ADON bit set in ADC\_CR2), an additional power consumption of 1.6 mA must be added. Table 27. Typical and maximum current consumption in run mode, code with data processing (ART accelerator enabled with prefetch) running from Flash memory - $V_{DD}$ = 3.6 V | | | | _ | Voltorio | PLL<br>VCO | | - | Max <sup>(2)</sup> | | | | |-----------------|-------------------|--------------------------------------------|-----------------------------------------|------------------|--------------|------|------------------------|------------------------|-------------------------------------------------------------------------------------------------------|------|--| | Symbol | Parameter | Conditions | f <sub>HCLK</sub><br>(MHz) | Voltage<br>scale | (MHz)<br>(1) | Тур | T <sub>A</sub> = 25 °C | T <sub>A</sub> = 85 °C | T <sub>A</sub> = 105 °C 29.5 25.5 18.8 15.2 8.7 7.5 5.9 1.8 23.8 20.8 15.7 12.7 7.4 6.5 | Unit | | | | | | 100 | S1 | 200 | 27.1 | 28.0 | 28.9 | 29.5 | | | | | | | 84 | S2 | 168 | 23.2 | 24.0 | 24.9 | 25.5 | | | | | | External clock, all peripherals | 64 | S3 | 128 | 17.0 | 17.7 | 18.4 | 18.8 | | | | | | enabled <sup>(3)</sup> | 50 | S3 | 100 | 13.6 | 14.2 | 14.7 | 15.2 | | | | | | | 25 | S3 | 100 | 7.5 | 8.0 | 8.3 | 8.7 | | | | | | | 20 | S3 | 160 | 6.5 | 6.9 | 7.2 | 7.5 | | | | | | HSI, PLL OFF, | 16 | S3 | off | 4.7 | 5.1 | 5.5 | 5.9 | | | | l | Supply current in | all peripherals<br>enabled <sup>(3)</sup> | 1 | S3 | off | 0.8 | 1.2 | 1.4 | 1.8 | mA | | | I <sub>DD</sub> | Run mode | | 100 | S1 | 200 | 21.5 | 22.3 | 23.2 | 23.8 | ША | | | | | | 84 | S2 | 168 | 18.7 | 19.5 | 20.3 | 20.8 | | | | | | External clock, | 64 | S3 | 128 | 14.0 | 14.6 | 15.2 | 15.7 | | | | | | all peripherals<br>disabled <sup>(3)</sup> | 50 | S3 | 100 | 11.2 | 11.8 | 12.3 | .2 23.8<br>.3 20.8<br>.2 15.7 | | | | | | | 25 | S3 | 100 | 6.3 | 6.8 | 7.1 | 7.4 | | | | | | | 20 | S3 | 160 | 5.4 | 5.9 | 6.2 | 7.4 | | | | | | HSI, PLL OFF, | 16 | S3 | off | 4.0 | 4.4 | 4.8 | 5.1 | | | | | | | all peripherals disabled <sup>(3)</sup> | 1 | S3 | off | 0.8 | 1.1 | 1.4 | 1.7 | | <sup>1.</sup> Refer to Table 44 and RM0401 for the possible PLL VCO setting <sup>2.</sup> Guaranteed by characterization, unless otherwise specified. <sup>3.</sup> When the ADC is ON (ADON bit set in ADC\_CR2), an additional power consumption of 1.6 mA must be added. Table 28. Typical and maximum current consumption in Sleep mode - $V_{DD}$ = 3.6 V | | | | | Valtaria | PLL | | | Max <sup>(2)</sup> | | | |-----------------|---------------------------------|--------------------------------------------------------------------------------------|----------------------------|------------------|---------------------|-----|------------------------|------------------------|----------------------------|------| | Symbol | Parameter | Conditions | f <sub>HCLK</sub><br>(MHz) | Voltage<br>scale | VCO<br>(MHz)<br>(1) | Тур | T <sub>A</sub> = 25 °C | T <sub>A</sub> = 85 °C | T <sub>A</sub> = 105 °C | Unit | | | | | 100 | S1 | 200 | 8.0 | 8.2 <sup>(4)</sup> | 9.0 | 9.4 <sup>(4)</sup> | | | | | All peripherals enabled <sup>(3)</sup> , External | 84 | S2 | 168 | 6.5 | 6.7 | 7.4 | 7.7 | | | | | clock, PLL ON, | 64 | S3 | 128 | 4.6 | 4.7 | 5.2 | 5.5 | | | | Flash memory in Deep power down | 50 | S3 | 100 | 3.7 | 3.9 | 4.3 | 4.6 | | | | | | mode | 25 | S3 | 100 | 2.2 | 2.3 | 2.6 | 2.9 | | | | | | 20 | S3 | 160 | 2.1 | 2.2 | 2.5 | 2.8 | | | | | All peripherals | 16 | S3 | off | 1.1 | 1.2 | 1.5 | 1.9 | | | I <sub>DD</sub> | Supply current in | enabled <sup>(3)</sup> , HSI, PLL<br>OFF, Flash memory<br>in Deep power down<br>mode | 1 | <b>S</b> 3 | off | 0.3 | 0.4 | 0.7 | .5 1.9<br>.7 1.1<br>.5 9.9 | mA | | | Sleep mode | | 100 | S1 | 200 | 8.4 | 8.7 | 9.5 | 9.9 | | | | | All peripherals | 84 | S2 | 168 | 6.9 | 7.1 | 7.7 | 8.1 | | | | | enabled <sup>(3)</sup> , External | 64 | S3 | 128 | 4.9 | 5.1 | 5.5 | 5.9 | | | | | clock, PLL ON,<br>Flash memory ON | 50 | S3 | 100 | 4.0 | 4.2 | 4.6 | 4.9 | | | | | Flash memory ON | 25 | S3 | 100 | 2.5 | 2.6 | 2.9 | 3.2 | | | | | | 20 | S3 | 160 | 2.4 | 2.5 | 2.7 | 3.1 | | | | | All peripherals | 16 | S3 | off | 1.4 | 1.4 | 1.8 | 2.2 | | | | | enabled <sup>(3)</sup> , HSI, PLL<br>OFF, Flash memory<br>ON | 1 | S3 | off | 0.6 | 0.6 | 1.0 | 1.3 | | Table 28. Typical and maximum current consumption in Sleep mode - $V_{DD}$ = 3.6 V (continued) | | | | | | PLL | | טט י | Max <sup>(2)</sup> | - | | |-----------------|-------------------------|-----------------------------------------------------------------------|----------------------------|------------------|---------------------|-----|------------------------|------------------------|-------------------------------------------------------|------| | Symbol | Parameter | Conditions | f <sub>HCLK</sub><br>(MHz) | Voltage<br>scale | VCO<br>(MHz)<br>(1) | Тур | T <sub>A</sub> = 25 °C | T <sub>A</sub> = 85 °C | T <sub>A</sub> =<br>105 °C | Unit | | | | | 100 | S1 | 200 | 2.2 | 2.3 <sup>(4)</sup> | 2.6 | 3.0 <sup>(4)</sup> | | | | | All peripherals | 84 | S2 | 168 | 1.8 | 1.9 | 2.2 | 2.6 | | | | | disabled, External clock, PLL ON, | 64 | S3 | 128 | 1.4 | 1.5 | 1.8 | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | | | | Flash memory in | 50 | S3 | 100 | 1.2 | 1.3 | 1.6 | 1.9 | | | | Deep power down<br>mode | 25 | S3 | 100 | 0.9 | 1.0 | 1.3 | 1.7 | | | | | | 20 | S3 | 160 | 1.0 | 1.2 | 1.4 | 1.7 | | | | | | All peripherals | 16 | S3 | off | 0.3 | 0.4 | 0.7 | 1.1 | | | I <sub>DD</sub> | Supply current in | disabled, HSI, PLL<br>OFF, Flash memory<br>in Deep power down<br>mode | 1 | S3 | off | 0.3 | 0.3 | 0.7 | 1.0 | A | | (continued) | Sleep mode | | 100 | S1 | 200 | 2.6 | 2.7 | 3.0 | 3.4 | mA | | | (continued) | All peripherals | 84 | S2 | 168 | 2.2 | 2.3 | 2.6 | 3.0 | | | | | disabled, External | 64 | S3 | 128 | 1.8 | 1.9 | 2.1 | 2.5 | | | | | clock, PLL ON,<br>Flash memory ON | 50 | S3 | 100 | 1.5 | 1.6 | 1.9 | 2.2 | | | | | Flash memory ON | 25 | S3 | 100 | 1.2 | 1.4 | 1.6 | 2.0 | | | | | | 20 | S3 | 160 | 1.3 | 1.4 | 1.7 | 2.0 | | | | | All peripherals | 16 | S3 | off | 0.6 | 0.6 | 1.0 | 1.3 | | | | | disabled, HSI, PLL OFF, Flash memory in Deep power down mode | 1 | S3 | off | 0.5 | 0.6 | 0.9 | 1.3 | | <sup>1.</sup> Refer to Table 44 and RM0401 for the possible PLL VCO setting <sup>2.</sup> Guaranteed by characterization, unless otherwise specified. <sup>3.</sup> When the ADC is ON (ADON bit set in ADC\_CR2), an additional power consumption of 1.6 mA must be added. <sup>4.</sup> Guaranteed by tests in production. Table 29. Typical and maximum current consumption in Sleep mode - $V_{DD}$ = 1.7 V | | | | | Valtaria | PLL | | | Max <sup>(2)</sup> | | | |-----------------|------------------------------------|----------------------------------------------------------------------|----------------------------|------------------|---------------------|-----|------------------------|-------------------------------------------------|-------------------------|------| | Symbol | Parameter | Conditions | f <sub>HCLK</sub><br>(MHz) | Voltage<br>scale | VCO<br>(MHz)<br>(1) | Тур | T <sub>A</sub> = 25 °C | T <sub>A</sub> = 85 °C | T <sub>A</sub> = 105 °C | Unit | | | | | 100 | S1 | 200 | 7.7 | 7,9 | 8,8 | 9,2 | | | | | All peripherals enabled <sup>(3)</sup> , External | 84 | S2 | 168 | 6.2 | 6,4 | 7,1 | 7,5 | | | | | clock, PLL ON, | 64 | S3 | 128 | 4.3 | 4,5 | 5,0 | 5,3 | | | | Flash memory in<br>Deep power down | 50 | S3 | 100 | 3.4 | 3,6 | 4,0 | 4,4 | | | | | mode | 25 | S3 | 100 | 2.0 | 2,1 | 2,4 | 2,4 2,7 2,3 2,6 1,5 1,9 | | | | | | 20 | S3 | 160 | 1.8 | 1,9 | 2,3 | 2,6 | | | | | | All peripherals | 16 | S3 | off | 1.1 | 1,2 | 1,5 | 1,9 | | | I <sub>DD</sub> | Supply current in | enabled, HSI, PLL<br>OFF, Flash memory<br>in Deep power down<br>mode | 1 | S3 | off | 0.3 | 0,4 | 0,7 | 1,0 | mA | | | Sleep mode | | 100 | S1 | 200 | 8.1 | 8,4 | 9,3 | 9,7 | | | | | All peripherals | 84 | S2 | 168 | 6.6 | 6,8 | 7,5 | 7,9 | | | | | enabled, External | 64 | S3 | 128 | 4.7 | 4,8 | 5,4 | 5,7 | | | | | clock, PLL ON, | 50 | S3 | 100 | 3.8 | 3,9 | 4,4 | 4,7 | | | | Flash memory ON | 25 | S3 | 100 | 2.3 | 2,4 | 2,7 | 3,1 | | | | | | | 20 | S3 | 160 | 2.1 | 2,2 | 2,6 | 2,9 | | | | | All peripherals | 16 | S3 | off | 1.4 | 1,5 | 1,8 | 2,2 | | | | | All peripherals<br>enabled, HSI, PLL<br>OFF, Flash memory<br>ON | 1 | S3 | off | 0.5 | 0,6 | 1,0 | 1,3 | | Table 29. Typical and maximum current consumption in Sleep mode - $V_{DD}$ = 1.7 V (continued) | | | | | Voltogo | PLL<br>VCO | | | Max <sup>(2)</sup> | | 112 | |-----------------|------------------------------------|------------------------------------------------------------------------------|----------------------------|------------------|--------------|-----|------------------------|------------------------|-------------------------|------| | Symbol | Parameter | Conditions | f <sub>HCLK</sub><br>(MHz) | Voltage<br>scale | (MHz)<br>(1) | Тур | T <sub>A</sub> = 25 °C | T <sub>A</sub> = 85 °C | T <sub>A</sub> = 105 °C | Unit | | | | | 100 | S1 | 200 | 1.9 | 2,0 | 2,4 | 2,7 | | | | | All peripherals disabled, External | 84 | S2 | 168 | 1.6 | 1,7 | 2,0 | 2,4 | | | | | clock, PLL ON, | 64 | S3 | 128 | 1.1 | 1,2 | 1,5 | 1,9 | | | | Flash memory in<br>Deep power down | 50 | S3 | 100 | 0.9 | 1,0 | 1,3 | 1,7 | | | | | mode | 25 | S3 | 100 | 0.7 | 0,8 | 1,1 | 1,4 | | | | | | | 20 | | 1,2 | 1,5 | | | | | | | | All peripherals | 16 | S3 | off | 0.3 | 0,4 | 0,7 | 1,0 | | | I <sub>DD</sub> | Supply current in | disabled, HSI, PLL<br>OFF, Flash memory<br>in Deep power down<br>mode | 1 | S3 | off | 0.2 | 0,3 | 0,6 | 1,0 | mA | | (continued) | Sleep mode (continued) | | 100 | S1 | 200 | 2.3 | 2,4 | 2,9 | 3,3 | IIIA | | | (continued) | All peripherals | 84 | S2 | 168 | 2.0 | 2,1 | 2,4 | 2,8 | | | | | disabled, External | 64 | S3 | 128 | 1.5 | 1,6 | 1,9 | 2,3 | | | | | clock, PLL ON,<br>Flash memory ON | 50 | S3 | 100 | 1.3 | 1,4 | 1,7 | 2,0 | | | | | Flash memory ON | 25 | S3 | 100 | 1.0 | 1,1 | 1,4 | 1,7 | | | | | | 20 | S3 | 160 | 1.0 | 1,2 | 1,5 | 1,8 | | | | | All peripherals | 16 | S3 | off | 0.6 | 0,6 | 1,0 | 1,4 | | | | | All peripherals disabled, HSI, PLL OFF, Flash memory in Deep power down mode | 1 | S3 | off | 0.5 | 0,6 | 0,9 | 1,3 | | <sup>1.</sup> Refer to Table 44 and RM0401 for the possible PLL VCO setting Table 30. Typical and maximum current consumptions in Stop mode - $V_{DD}$ = 1.7 V | | | | Тур | | Max | | | |----------------------|---------------------------------------------|---------------------------------------|------------------------|------------------------------------------|---------------------------|-------------------------------------------|----------------| | Symbol | | Conditions | T <sub>A</sub> = 25 °C | T <sub>A</sub> =<br>25 °C <sup>(1)</sup> | T <sub>A</sub> =<br>85 °C | T <sub>A</sub> =<br>105 °C <sup>(1)</sup> | <b>Unit</b> μΑ | | | Flash in Stop mode, all | Main regulator usage | 105.6 | 117.1 | 385.1 | 665.7 | | | | oscillators OFF, no<br>independent watchdog | Low power regulator usage | 39.5 | 48.7 | 287.5 | 548.4 | | | I <sub>DD_STOP</sub> | Flash in Deep power | Main regulator usage | 77.8 | 87.5 | 351.3 | 630.1 | μΑ | | | down mode, all oscillators | Low power regulator usage | 11.0 | 20.0 | 254.2 | 512.0 | | | | OFF, no independent watchdog | Low power low voltage regulator usage | 6.1 | 13.6 | 217.0 | 442.5 | | <sup>1.</sup> Guaranteed by characterization. <sup>2.</sup> Guaranteed by characterization, unless otherwise specified. <sup>3.</sup> When the ADC is ON (ADON bit set in ADC\_CR2), an additional power consumption of 1.6 mA must be added. Table 31. Typical and maximum current consumption in Stop mode - $V_{DD}$ =3.6 V | | , , , , , , , , , , , , , , , , , , , | <u> </u> | | | | | | |----------------------|---------------------------------------------|---------------------------------------|------------------------|---------------------------------------|---------------------------|----------------------------------------|------| | | | | Тур | | Max | | | | Symbol | ( | Conditions | T <sub>A</sub> = 25 °C | T <sub>A</sub> = 25 °C <sup>(1)</sup> | T <sub>A</sub> =<br>85 °C | T <sub>A</sub> = 105 °C <sup>(1)</sup> | Unit | | | Flash in Stop mode, all | Main regulator usage | 108.6 | 126 <sup>(2)</sup> | 392.8 | 675.4 <sup>(2)</sup> | | | | oscillators OFF, no<br>independent watchdog | Low power regulator usage | 41.03 | 50.31 <sup>(2)</sup> | 290.9 | 554.2 <sup>(2)</sup> | | | I <sub>DD STOP</sub> | Flash in Deep power | Main regulator usage | 80.32 | 94.0 <sup>(2)</sup> | 357.0 | 639.5 <sup>(2)</sup> | μΑ | | _ | down mode, all oscillators | Low power regulator usage | 12.41 | 21.5 <sup>(2)</sup> | 258.1 | 518.1 <sup>(2)</sup> | | | | OFF, no independent watchdog | Low power low voltage regulator usage | 7.53 | 15.2 <sup>(2)</sup> | 221.6 | 449.2 <sup>(2)</sup> | | <sup>1.</sup> Guaranteed by characterization. Table 32. Typical and maximum current consumption in Standby mode - $V_{DD}$ = 1.7 V | | | | Тур | | Max | | | |----------------------|--------------------------------|---------------------------------------|------------------------|----------------------------|----------------------------------------|------|----| | Symbol | Parameter | Conditions | T <sub>A</sub> = 25 °C | T <sub>A</sub> = 25 °C (1) | T <sub>A</sub> = 105 °C <sup>(1)</sup> | Unit | | | I <sub>DD_STBY</sub> | Supply current in Standby mode | Low-speed oscillator (LSE) and RTC ON | 2.1 | 2.9 | 6.5 | 18.2 | μA | | | Startuby mode | RTC and LSE OFF | 1.2 | 1.9 | 5.5 | 17.1 | | <sup>1.</sup> Guaranteed by characterization, unless otherwise specified. Table 33. Typical and maximum current consumption in Standby mode - $V_{DD}$ = 3.6 V | | | | Тур Мах | | | | | |----------------------|--------------------------------|---------------------------------------|---------------------------|------------------------------------------|--------------------------------------------|---------------------|------| | Symbol | Parameter | Conditions | T <sub>A</sub> =<br>25 °C | T <sub>A</sub> =<br>25 °C <sup>(1)</sup> | $T_A = $ | | Unit | | I <sub>DD_STBY</sub> | Supply current in Standby mode | Low-speed oscillator (LSE) and RTC ON | 3.4 | 4.3 | 8.9 | 22.8 | μΑ | | | otanuby mode | RTC and LSE OFF | 2.5 | 3.3 <sup>(2)</sup> | 7.8 | 21.6 <sup>(2)</sup> | | <sup>1.</sup> Guaranteed by characterization, unless otherwise specified. 66/134 <sup>2.</sup> Guaranteed by tests in production. <sup>2.</sup> Guaranteed by tests in production. Table 34. Typical and maximum current consumptions in $V_{BAT}$ mode (LSE and RTC ON, LSE low- drive mode) | | | | | Тур | | Max | <b>(</b> (2) | | |----------------------|-----------------------|----------------------------------------------------------|-----|-----------------------------|--------------------------|----------------------------------------------|--------------|------| | Symbol | Parameter | Conditions <sup>(1)</sup> | Т | A = 25 ° | С | T <sub>A</sub> = T <sub>A</sub><br>85 °C 105 | | Unit | | | | | | V <sub>BAT</sub> =<br>2.4 V | V <sub>BAT</sub> = 3.3 V | V <sub>BAT</sub> = | 3.6 V | | | | Backup | Low-speed oscillator (LSE in low-drive mode) and RTC ON | 0.7 | 0.8 | 1.1 | 2.8 | 4.2 | | | I <sub>DD_VBAT</sub> | domain supply current | Low-speed oscillator (LSE in high-drive mode) and RTC ON | 1.4 | 1.6 | 1.9 | 4.2 | 7.0 | μΑ | | | | RTC and LSE OFF | 0.1 | 0.1 | 0.1 | 2.0 | 4.0 | | - 1. Crystal used: Abracon ABS07-120-32.768 kHz-T with a $\mathrm{C}_\mathrm{L}$ of 6 pF for typical values. - 2. Guaranteed by characterization. Figure 14. Typical $V_{BAT}$ current consumption (LSE and RTC ON, in low-drive mode and RTC ON) Figure 15. Typical V<sub>BAT</sub> current consumption (LSE and RTC ON, LSE in high-drive mode and RTC ON) #### I/O system current consumption The current consumption of the I/O system has two components: static and dynamic. #### I/O static current consumption All the I/Os used as inputs with pull-up generate current consumption when the pin is externally held low. The value of this current consumption can be simply computed by using the pull-up/pull-down resistors values given in *Table 55: I/O static characteristics*. For the output pins, any external pull-down or external load must also be considered to estimate the current consumption. Additional I/O current consumption is due to I/Os configured as inputs if an intermediate voltage level is externally applied. This current consumption is caused by the input Schmitt trigger circuits used to discriminate the input value. Unless this specific configuration is required by the application, this supply current consumption can be avoided by configuring these I/Os in analog mode. This is notably the case of ADC input pins which should be configured as analog inputs. #### Caution: Any floating input pin can also settle to an intermediate voltage level or switch inadvertently, as a result of external electromagnetic noise. To avoid current consumption related to floating pins, they must either be configured in analog mode, or forced internally to a definite digital value. This can be done either by using pull-up/down resistors or by configuring the pins in output mode. #### I/O dynamic current consumption In addition to the internal peripheral current consumption (see *Table 36: Peripheral current consumption*), the I/Os used by an application also contribute to the current consumption. When an I/O pin switches, it uses the current from the MCU supply voltage to supply the I/O pin circuitry and to charge/discharge the capacitive load (internal or external) connected to the pin: $$I_{SW} = V_{DD} \times f_{SW} \times C$$ 68/134 DocID028094 Rev 1 #### where $\rm I_{SW}$ is the current sunk by a switching I/O to charge/discharge the capacitive load V<sub>DD</sub> is the MCU supply voltage $f_{SW}$ is the I/O switching frequency C is the total capacitance seen by the I/O pin: C = $C_{INT}$ + $C_{EXT}$ The test pin is configured in push-pull output mode and is toggled by software at a fixed frequency. Table 35. Switching output I/O current consumption | Symbol | Parameter | Conditions <sup>(1)</sup> | I/O toggling<br>frequency (f <sub>SW</sub> ) | Тур | Unit | |--------|---------------|--------------------------------------------------------------|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | | | | 2 MHz | 0.05 | | | | | | 8 MHz | 0.15 | | | | | ., | 25 MHz | 0.05<br>0.15<br>0.45<br>0.85<br>1.00<br>1.40<br>1.67<br>0.10<br>0.35<br>1.05<br>2.20<br>2.40<br>3.55<br>4.23<br>0.20<br>0.65<br>1.85<br>2.45<br>4.70<br>8.80<br>10.47<br>0.25<br>1.00<br>3.45<br>7.15<br>11.55<br>0.32<br>1.27 | | | | | $V_{DD} = 3.3 V$ $C = C_{INT}$ | 50 MHz | 0.85 | | | | | G - GINT | 60 MHz | 1.00 | | | | | | 84 MHz | 1.40 | | | | | | 90 MHz | 0.05 0.15 0.45 0.85 1.00 1.40 1.67 0.10 0.35 1.05 2.20 2.40 3.55 4.23 0.20 0.65 1.85 2.45 4.70 8.80 10.47 0.25 1.00 3.45 7.15 11.55 0.32 | | | | | | 2 MHz | 0.10 | | | | | | 8 MHz | 0.35 | | | | | V <sub>DD</sub> = 3.3 V | 25 MHz | 1.05 | | | | | C <sub>EXT</sub> = 0 pF | 50 MHz | 2.20 | | | | | $C = C_{INT} + C_{EXT} + C_{S}$ | 60 MHz | 2.40 | | | | | | 84 MHz | 3.55 | | | | | | 90 MHz | 4.23 | | | IDDIO | I/O switching | | 2 MHz | 0.20 | mA | | IDDIO | current | | 8 MHz | 0.65 | IIIA | | | | V <sub>DD</sub> = 3.3 V | 25 MHz | 1.85 | | | | | C <sub>EXT</sub> =10 pF | 50 MHz | 2.45 | | | | | $C = C_{INT} + C_{EXT} + C_{S}$ | 60 MHz | 4.70 | | | | | | 84 MHz | 8.80 | | | | | | 90 MHz | 10.47 | | | | | | 2 MHz | 0.25 | | | | | V <sub>DD</sub> = 3.3 V | 8 MHz | 1.00 | | | | | C <sub>EXT</sub> = 22 pF | 25 MHz | 3.45 | | | | | $C = C_{INT} + C_{EXT} + C_{S}$ | 50 MHz | 7.15 | | | | | | 60 MHz | 11.55 | | | | | | 2 MHz | 0.32 | | | | | V <sub>DD</sub> = 3.3 V | 8 MHz | 1.27 | | | | | $C_{EXT} = 33 \text{ pF}$<br>$C = C_{INT} + C_{EXT} + C_{S}$ | 25 MHz | 3.88 | | | | | III. EXI 0 | 50 MHz | 12.34 | | <sup>1.</sup> CS is the PCB board capacitance including the pad pin. CS = 7 pF (estimated value). #### On-chip peripheral current consumption The MCU is placed under the following conditions: - At startup, all I/O pins are in analog input configuration. - All peripherals are disabled unless otherwise mentioned. - The ART accelerator is ON. - Voltage Scale 2 mode selected, internal digital voltage V12 = 1.26 V. - HCLK is the system clock at 100 MHz. $f_{PCLK1} = f_{HCLK}/2$ , and $f_{PCLK2} = f_{HCLK}$ . The given value is calculated by measuring the difference of current consumption - with all peripherals clocked off - with only one peripheral clocked on - Ambient operating temperature is 25 °C and V<sub>DD</sub>=3.3 V. Table 36. Peripheral current consumption | | Table 36. Peripheral C | | I <sub>DD</sub> (Typ) | | | | |-----------------|------------------------|-------------------|-----------------------|-------------------|-------------|--| | Perip | pheral | Voltage<br>scale1 | Voltage<br>scale2 | Voltage<br>scale3 | Unit | | | | GPIOA | 1.68 | 1.62 | 1.42 | | | | | GPIOB | 1.67 | 1.60 | 1.41 | | | | | GPIOC | 1.63 | 1.56 | 1.39 | | | | | GPIOH | 0.61 | 0.61 | 0.52 | | | | AHB1 | CRC | 0.31 | 0.32 | 0.25 | μΑ/MHz | | | (up to 100 MHz) | DMA1 <sup>(1)</sup> | 1.67N +<br>3.12 | 1.60N +<br>2.96 | 1.43N +<br>2.64 | | | | | DMA2 <sup>(1)</sup> | 1.59N +<br>2.83 | 1.52N +<br>2.65 | 1.36N +<br>2.41 | | | | | RNG | 0.90 | 0.88 | 0.75 | | | | | APB1 to AHB | 0,78 | 0,74 | 0,63 | | | | | TIM5 | 13,38 | 12,76 | 11,41 | | | | | TIM6 | 2,14 | 1,98 | 1,75 | | | | | LPTIM | 8,22 | 7,88 | 7,06 | | | | | WWDG | 0,64 | 0,64 | 0,56 | | | | APB1 | SPI2/I2S2 | 2,42 | 2,33 | 2,06 | ۸ /۸ /۱ ۱ – | | | (up to 50 MHz) | USART2 | 3,38 | 3,29 | 2,91 | μA/MHz | | | | I2C1 | 3,46 | 3,33 | 2,97 | | | | | I2C2 | 3,50 | 3,31 | 2,97 | | | | | I2C4 | 4,82 | 4,64 | 4,09 | | | | | PWR | 0,66 | 0,64 | 0,62 | | | | | DAC | 0,84 | 0,81 | 0,78 | | | Table 36. Peripheral current consumption (continued) | Peripheral | | I <sub>DD</sub> (Typ) | | | | |--------------------------------|-------------|-----------------------|-------------------|-------------------|--------| | | | Voltage<br>scale1 | Voltage<br>scale2 | Voltage<br>scale3 | Unit | | <b>APB2</b><br>(up to 100 MHz) | APB2 to AHB | 0,22 | 0,19 | 0,17 | μΑ/MHz | | | TIM1 | 6,62 | 6,36 | 5,66 | | | | USART1 | 3,19 | 3,10 | 2,77 | | | | USART6 | 3,10 | 2,99 | 2,66 | | | | ADC1 | 3,35 | 3,25 | 2,88 | | | | SPI1/I2S1 | 1,82 | 1,77 | 1,58 | | | | SYSCFG | 0,83 | 0,81 | 0,72 | | | | EXTI | 0,92 | 0,88 | 0,80 | | | | TIM9 | 2,90 | 2,81 | 2,48 | | | | TIM11 | 2,13 | 2,06 | 1,81 | | | | SPI5/I2S5 | 1,88 | 1,83 | 1,59 | | | Bus matrix | | 1.91 | 1.82 | 1.64 | | <sup>1.</sup> Valid if all the DMA streams are activated (please refer to the reference manual RM0401). ## 6.3.7 Wakeup time from low-power modes The wakeup times given in *Table 37* are measured starting from the wakeup event trigger up to the first instruction executed by the CPU: - For Stop or Sleep modes: the wakeup event is WFE. - WKUP (PA0) pin is used to wakeup from Standby, Stop and Sleep modes. Figure 16. Low-power mode wakeup All timings are derived from tests performed under ambient temperature and $V_{DD}$ =3.3 V. Table 37. Low-power mode wakeup timings<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------------------------|---------------------------------------------------------|---------------------------------------------------------------------------------|-----|-------|-------|------------------------| | t <sub>WUSLEEP</sub> (2) | Wakeup from Sleep mode | - | - | 4 | 6 | CPU<br>clock<br>cycles | | t <sub>WUSLEEPFDSM</sub> <sup>(2)</sup> | | Flash memory in Deep power down mode | - | - | 40,0 | | | | Wakeup from Stop mode, code execution from Flash memory | Main regulator | - | 12.9 | 15.0 | | | twustop <sup>(2)</sup> | | Main regulator, Flash memory in Deep power down mode | - | 104.9 | 115.0 | | | | | Regulator in low-power mode | - | 20.8 | 25.0 | | | | | Regulator in low-power mode,<br>Flash memory in Deep power<br>down mode | - | 112.9 | 120.0 | | | | Wakeup from Stop mode, | Main regulator, Flash memory in Stop or Deep power down mode | - | 4.9 | 7.0 | μs | | | code execution from RAM | Regulator in low-power mode,<br>Flash memory in Stop or Deep<br>power down mode | - | 12.8 | 20.0 | | | t <sub>WUSTDBY</sub> (2)(3) | Wakeup from Standby mode | - | - | 316.8 | 350.0 | | | <sup>t</sup> wuflash | Wakeup of Flash memory | From Flash_Stop mode | ı | - | 10.0 | | | | Wakeup of Flash memory | From Flash Deep power down mode | - | - | 40.0 | | <sup>1.</sup> Guaranteed by characterization. #### 6.3.8 External clock source characteristics # High-speed external user clock generated from an external source In bypass mode the HSE oscillator is switched off and the input pin is a standard I/O. The external clock signal has to respect the *Table 55*. However, the recommended clock input waveform is shown in *Figure 17*. The characteristics given in *Table 38* result from tests performed using an high-speed external clock source, and under ambient temperature and supply voltage conditions summarized in *Table 15*. <sup>2.</sup> The wakeup times are measured from the wakeup event to the point in which the application code reads the first instruction. <sup>3.</sup> t<sub>WUSTDBY</sub> maximum value is given at -40 °C. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------------|-----------------------------------------------------|--------------------------------|--------------------|-----|--------------------|------| | f <sub>HSE_ext</sub> | External user clock source frequency <sup>(1)</sup> | | | - | 50 | MHz | | V <sub>HSEH</sub> | OSC_IN input pin high level voltage | | 0.7V <sub>DD</sub> | ı | $V_{DD}$ | V | | V <sub>HSEL</sub> | OSC_IN input pin low level voltage | | V <sub>SS</sub> | ı | 0.3V <sub>DD</sub> | ٧ | | $t_{w(HSE)} \ t_{w(HSE)}$ | OSC_IN high or low time <sup>(1)</sup> | | 5 | ı | - | ns | | $t_{r(HSE)} \ t_{f(HSE)}$ | OSC_IN rise or fall time <sup>(1)</sup> | | - | - | 10 | 115 | | C <sub>in(HSE)</sub> | OSC_IN input capacitance <sup>(1)</sup> | | - | 5 | - | pF | | DuCy <sub>(HSE)</sub> | Duty cycle | | 45 | - | 55 | % | | IL | OSC_IN Input leakage current | $V_{SS} \le V_{IN} \le V_{DD}$ | - | - | ±1 | μΑ | Table 38. High-speed external user clock characteristics #### Low-speed external user clock generated from an external source In bypass mode the LSE oscillator is switched off and the input pin is a standard I/O. The external clock signal has to respect the *Table 55*. However, the recommended clock input waveform is shown in *Figure 18*. The characteristics given in *Table 39* result from tests performed using an low-speed external clock source, and under ambient temperature and supply voltage conditions summarized in *Table 15*. Table 39. Low-speed external user clock characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------------|-----------------------------------------------------|--------------------------------|--------------------|--------|--------------------|------| | f <sub>LSE_ext</sub> | User External clock source frequency <sup>(1)</sup> | | - | 32.768 | 1000 | kHz | | V <sub>LSEH</sub> | OSC32_IN input pin high level voltage | | 0.7V <sub>DD</sub> | - | V <sub>DD</sub> | V | | V <sub>LSEL</sub> | OSC32_IN input pin low level voltage | | V <sub>SS</sub> | - | 0.3V <sub>DD</sub> | | | $t_{w(LSE)} \ t_{f(LSE)}$ | OSC32_IN high or low time <sup>(1)</sup> | | 450 | - | - | ns | | t <sub>r(LSE)</sub> | OSC32_IN rise or fall time <sup>(1)</sup> | | - | - | 50 | 113 | | C <sub>in(LSE)</sub> | OSC32_IN input capacitance <sup>(1)</sup> | | - | 5 | - | pF | | DuCy <sub>(LSE)</sub> | Duty cycle | | 30 | - | 70 | % | | ΙL | OSC32_IN Input leakage current | $V_{SS} \le V_{IN} \le V_{DD}$ | - | - | ±1 | μΑ | <sup>1.</sup> Guaranteed by design. <sup>1.</sup> Guaranteed by design. Figure 17. High-speed external clock source AC timing diagram # High-speed external clock generated from a crystal/ceramic resonator The high-speed external (HSE) clock can be supplied with a 4 to 26 MHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on characterization results obtained with typical external components specified in Table 40. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy). | Symbol | Parameter Conditions | | Min | Тур | Max | Unit | |-------------------------------------|-----------------------------------------|------------------------------------------------------------------|-----|-----|-----|------| | f <sub>OSC_IN</sub> | Oscillator frequency | | 4 | - | 26 | MHz | | R <sub>F</sub> | Feedback resistor | | ı | 200 | - | kΩ | | | HSE current consumption | $V_{DD}$ =3.3 V,<br>ESR= 30 $\Omega$ ,<br>$C_L$ =5 pF @25 MHz | - | 450 | - | | | I <sub>DD</sub> | | $V_{DD}$ =3.3 V,<br>ESR= 30 $\Omega$ ,<br>$C_{L}$ =10 pF @25 MHz | - | 530 | - | μΑ | | G <sub>m_crit_max</sub> | Maximum critical crystal g <sub>m</sub> | Startup | - | - | 1 | mA/V | | t <sub>SU(HSE)</sub> <sup>(2)</sup> | Startup time | V <sub>DD</sub> is stabilized | - | 2 | - | ms | Table 40. HSE 4-26 MHz oscillator characteristics<sup>(1)</sup> For $C_{L1}$ and $C_{L2}$ , it is recommended to use high-quality external ceramic capacitors in the 5 pF to 25 pF range (Typ.), designed for high-frequency applications, and selected to match the requirements of the crystal or resonator (see *Figure 19*). $C_{L1}$ and $C_{L2}$ are usually the same size. The crystal manufacturer typically specifies a load capacitance which is the series combination of $C_{L1}$ and $C_{L2}$ . PCB and MCU pin capacitance must be included (10 pF can be used as a rough estimate of the combined pin and board capacitance) when sizing $C_{L1}$ and $C_{L2}$ . Note: For information on selecting the crystal, refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website www.st.com. Figure 19. Typical application with an 8 MHz crystal 1. R<sub>EXT</sub> value depends on the crystal characteristics. ### Low-speed external clock generated from a crystal/ceramic resonator The low-speed external (LSE) clock can be supplied with a 32.768 kHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on characterization results obtained with typical external components specified in *Table 41*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy). <sup>1.</sup> Guaranteed by design. t<sub>SU(HSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 8 MHz oscillation is reached. This value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer The LSE high-power mode allows to cover a wider range of possible crystals but with a cost of higher power consumption. | rabio in 202 occinator dilaracteriorido (iLSE 0211 occinato) | | | | | | | | | | |--------------------------------------------------------------|-----------------------------------------|-------------------------------|-----|------|------|------|--|--|--| | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | | | | $R_{F}$ | Feedback resistor | - | - | 18.4 | - | MΩ | | | | | I <sub>DD</sub> | LSE current consumption | Low-power mode (default) | - | - | 1 | μA | | | | | | | High-drive mode | - | - | 3 | | | | | | G crit may | Maximum critical crystal g <sub>m</sub> | Startup, low-power mode | - | - | 0.56 | μΑ/V | | | | | G <sub>m</sub> _crit_max | | Startup, high-drive mode | - | - | 1.50 | μΑνν | | | | | t <sub>SU(LSE)</sub> <sup>(2)</sup> | startup time | V <sub>DD</sub> is stabilized | - | 2 | - | s | | | | Table 41. LSE oscillator characteristics ( $f_{LSE}$ = 32.768 kHz) <sup>(1)</sup> Note: For information on selecting the crystal, refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website www.st.com. For information about the LSE high-power mode, refer to the reference manual RM0401. Figure 20. Typical application with a 32.768 kHz crystal <sup>1.</sup> Guaranteed by design. t<sub>SU(LSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 32.768 kHz oscillation is reached. This value is guaranteed by characterization. It is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer. #### 6.3.9 Internal clock source characteristics The parameters given in Table 42 and Table 43 are derived from tests performed under ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 15*. # High-speed internal (HSI) RC oscillator Table 42. HSI oscillator characteristics (1) | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |-------------------------------------|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|-----|-----|-----|------| | f <sub>HSI</sub> | Frequency | | | - | 16 | - | MHz | | ACC <sub>HSI</sub> | | User-trimmed register <sup>(2)</sup> | with the RCC_CR | - | - | 1 | % | | | Accuracy of the HSI oscillator | Factory-<br>calibrated $T_A = -40 \text{ to } 105 \text{ °C}^{(3)}$<br>$T_A = -10 \text{ to } 85 \text{ °C}^{(3)}$<br>$T_A = 25 \text{ °C}^{(4)}$ | $T_A = -40 \text{ to } 105 ^{\circ}\text{C}^{(3)}$ | -8 | - | 4.5 | % | | | | | $T_A = -10 \text{ to } 85 ^{\circ}\text{C}^{(3)}$ | -4 | - | 4 | % | | | | | -1 | - | 1 | % | | | t <sub>su(HSI)</sub> <sup>(2)</sup> | HSI oscillator startup time | | | - | 2.2 | 4 | μs | | I <sub>DD(HSI)</sub> <sup>(2)</sup> | HSI oscillator power consumption | | | - | 60 | 80 | μΑ | - 1. $V_{DD}$ = 3.3 V, $T_A$ = -40 to 105 °C unless otherwise specified. - 2. Guaranteed by design. - 3. Guaranteed by characterization. - 4. Factory calibrated non-soldered parts. Figure 21. $ACC_{HSI}$ versus temperature 0.06 0.04 0.02 0 -40 TA (°C) 8 105 125 -0.02 -0.04 ——Min ——Max -0.06 Typical -0.08 MS30492V1 1. Guaranteed by characterization. # Low-speed internal (LSI) RC oscillator Table 43. LSI oscillator characteristics (1) | Symbol | Parameter | Min | Тур | Max | Unit | |-------------------------------------|----------------------------------|-----|-----|-----|------| | f <sub>LSI</sub> <sup>(2)</sup> | Frequency | 17 | 32 | 47 | kHz | | t <sub>su(LSI)</sub> (3) | LSI oscillator startup time | - | 15 | 40 | μs | | I <sub>DD(LSI)</sub> <sup>(3)</sup> | LSI oscillator power consumption | - | 0.4 | 0.6 | μΑ | - 1. $V_{DD}$ = 3 V, $T_A$ = -40 to 105 °C unless otherwise specified. - 2. Guaranteed by characterization. - 3. Guaranteed by design. Figure 22. $ACC_{LSI}$ versus temperature 50 40 30 20 Normalized deviation 10 0 -10 -20 -30 -40 25 35 Temperature (°C) -45 -35 -25 -15 # 6.3.10 PLL characteristics The parameters given in *Table 44* are derived from tests performed under temperature and $V_{DD}$ supply voltage conditions summarized in *Table 15*. **Table 44. Main PLL characteristics** | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------|------------------------------------|------------|---------------------|-----|------|------| | f <sub>PLL_IN</sub> | PLL input clock <sup>(1)</sup> | | 0.95 <sup>(2)</sup> | 1 | 2.10 | MHz | | f <sub>PLL_OUT</sub> | PLL multiplier output clock | | 24 | - | 100 | MHz | | f <sub>PLL48_OUT</sub> | 48 MHz PLL multiplier output clock | | - | 48 | 75 | MHz | | f <sub>VCO_OUT</sub> | PLL VCO output | | 100 | - | 432 | MHz | 80/134 DocID028094 Rev 1 MS19013V1 Table 44. Main PLL characteristics (continued) | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |--------------------------------------|-------------------------------|------------------------------------------|--------------------|--------------|------|--------------|------| | + | PLL lock time | VCO freq = 100 N | ИHz | 75 | - | 200 | II.C | | t <sub>LOCK</sub> | | VCO freq = 432 N | ИHz | 100 | - | 300 | μs | | Jitter <sup>(3)</sup> | Cycle-to-cycle jitter | | RMS | - | 25 | - | | | | | | peak<br>to<br>peak | - | ±150 | - | no | | | Period Jitter | | RMS | - | 15 | - | ps | | | | | peak<br>to<br>peak | - | ±200 | - | | | I <sub>DD(PLL)</sub> <sup>(4)</sup> | PLL power consumption on VDD | VCO freq = 100 MHz<br>VCO freq = 432 MHz | | 0.15<br>0.45 | - | 0.40<br>0.75 | m ^ | | I <sub>DDA(PLL)</sub> <sup>(4)</sup> | PLL power consumption on VDDA | VCO freq = 100 N<br>VCO freq = 432 N | | 0.30<br>0.55 | - | 0.40<br>0.85 | mA | Take care of using the appropriate division factor M to obtain the specified PLL input clock values. The M factor is shared between PLL and PLLI2S. <sup>2.</sup> Guaranteed by design. <sup>3.</sup> The use of two PLLs in parallel could degraded the Jitter up to +30%. <sup>4.</sup> Guaranteed by characterization. # 6.3.11 PLL spread spectrum clock generation (SSCG) characteristics The spread spectrum clock generation (SSCG) feature allows to reduce electromagnetic interferences (see *Table 51: EMI characteristics for LQFP64*). It is available only on the main PLL. Table 45. SSCG parameter constraints | Symbol | Parameter | | Тур | Max <sup>(1)</sup> | Unit | |-------------------|----------------------------------------|------|-----|--------------------|------| | f <sub>Mod</sub> | Modulation frequency | - | - | 10 | kHz | | md | Peak modulation depth | 0.25 | - | 2 | % | | MODEPER * INCSTEP | (Modulation period) * (Increment Step) | - | - | 2 <sup>15</sup> -1 | - | <sup>1.</sup> Guaranteed by design. #### **Equation 1** The frequency modulation period (MODEPER) is given by the equation below: $$\texttt{MODEPER} = round[f_{PLL \ IN}/(4 \times f_{Mod})]$$ $f_{\mbox{\scriptsize PLL IN}}$ and $f_{\mbox{\scriptsize Mod}}$ must be expressed in Hz. As an example: If $f_{PLL\_IN}$ = 1 MHz, and $f_{MOD}$ = 1 kHz, the modulation depth (MODEPER) is given by equation 1: MODEPER = round[ $$10^6/(4 \times 10^3)$$ ] = 250 ## **Equation 2** Equation 2 allows to calculate the increment step (INCSTEP): INCSTEP = round[ $$((2^{15} - 1) \times md \times PLLN)/(100 \times 5 \times MODEPER)$$ ] f<sub>VCO OUT</sub> must be expressed in MHz. With a modulation depth (md) = ±2 % (4 % peak to peak), and PLLN = 240 (in MHz): INCSTEP = round[ $$((2^{15} - 1) \times 2 \times 240)/(100 \times 5 \times 250)$$ ] = 126md(quantitazed)% An amplitude quantization error may be generated because the linear modulation profile is obtained by taking the quantized values (rounded to the nearest integer) of MODPER and INCSTEP. As a result, the achieved modulation depth is quantized. The percentage quantized modulation depth is given by the following formula: $$\text{md}_{quantized}\% = (\text{MODEPER} \times \text{INCSTEP} \times 100 \times 5) / ((2^{15} - 1) \times \text{PLLN})$$ As a result: $$\text{md}_{\text{quantized}}\% \ = \ (250 \times 126 \times 100 \times 5) / ((2^{15} - 1) \times 240) \ = \ 2,002\% \text{(peak)}$$ Figure 23 and Figure 24 show the main PLL output clock waveforms in center spread and down spread modes, where: F0 is $f_{PLL\_OUT}$ nominal. $T_{\mbox{\scriptsize mode}}$ is the modulation period. md is the modulation depth. Figure 23. PLL output clock waveforms in center spread mode Figure 24. PLL output clock waveforms in down spread mode # 6.3.12 Memory characteristics # Flash memory The characteristics are given at $T_A$ = -40 to 105 °C unless otherwise specified. The devices are shipped to customers with the Flash memory erased. Table 46. Flash memory characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------|---------------------------------------------------|----------------------------------------------------|-----|-----|-----|------| | | Write / Erase 8-bit mode, V <sub>DD</sub> = 1.7 V | - | 5 | - | | | | I <sub>DD</sub> | Supply current | Write / Erase 16-bit mode, V <sub>DD</sub> = 2.1 V | - | 8 | - | mA | | | | Write / Erase 32-bit mode, V <sub>DD</sub> = 3.3 V | - | 12 | - | | Table 47. Flash memory programming | Symbol | Parameter | Conditions | Min <sup>(1)</sup> | Тур | Max <sup>(1)</sup> | Unit | |------------------------|---------------------------|-----------------------------------------------|--------------------|------|--------------------|------| | t <sub>prog</sub> | Word programming time | Program/erase parallelism (PSIZE) = x 8/16/32 | - | 16 | 100 <sup>(2)</sup> | μs | | | | Program/erase parallelism (PSIZE) = x 8 | - | 400 | 800 | | | t <sub>ERASE16KB</sub> | Sector (16 KB) erase time | Program/erase parallelism (PSIZE) = x 16 | - | 300 | 600 | ms | | | | Program/erase parallelism (PSIZE) = x 32 | - | 250 | 500 | | | | Sector (64 KB) erase time | Program/erase parallelism<br>(PSIZE) = x 8 | - | 1200 | 2400 | | | t <sub>ERASE64KB</sub> | | Program/erase parallelism (PSIZE) = x 16 | - | 700 | 1400 | ms | | | | Program/erase parallelism (PSIZE) = x 32 | - | 550 | 1100 | | | | | Program/erase parallelism (PSIZE) = x 8 | - | 2 | 4 | | | t <sub>ME</sub> | Mass erase time | Program/erase parallelism (PSIZE) = x 16 | - | 1.4 | 2.8 | s | | | | Program/erase parallelism<br>(PSIZE) = x 32 | - | 1 | 2 | | | | | 32-bit program operation | 2.7 | - | 3.6 | V | | $V_{prog}$ | Programming voltage | 16-bit program operation | 2.1 | - | 3.6 | V | | | | 8-bit program operation | 1.7 | - | 3.6 | V | <sup>1.</sup> Guaranteed by characterization. Table 48. Flash memory programming with $V_{PP}$ voltage | Symbol | Parameter | Conditions | Min <sup>(1)</sup> | Тур | Max <sup>(1)</sup> | Unit | |-------------------------|---------------------------------------------------------|--------------------------|--------------------|------|--------------------|------| | t <sub>prog</sub> | Double word programming | | - | 16 | 100 <sup>(2)</sup> | μs | | t <sub>ERASE16KB</sub> | Sector (16 KB) erase time | $T_A = 0$ to +40 °C | - | 230 | - | | | t <sub>ERASE64KB</sub> | Sector (64 KB) erase time | $V_{DD} = 3.3 \text{ V}$ | - | 490 | - | ms | | t <sub>ERASE128KB</sub> | Sector (128 KB) erase time | $V_{PP} = 8.5 V$ | - | 875 | - | | | t <sub>ME</sub> | Mass erase time | | - | 3.50 | - | s | | V <sub>prog</sub> | Programming voltage | | 2.7 | - | 3.6 | ٧ | | V <sub>PP</sub> | V <sub>PP</sub> voltage range | | 7 | - | 9 | ٧ | | I <sub>PP</sub> | Minimum current sunk on the V <sub>PP</sub> pin | | 10 | - | - | mA | | t <sub>VPP</sub> (3) | Cumulative time during which V <sub>PP</sub> is applied | | - | - | 1 | hour | <sup>2.</sup> The maximum programming time is measured after 100K erase operations. - 1. Guaranteed by design. - 2. The maximum programming time is measured after 100K erase operations. - 3. V<sub>PP</sub> should only be connected during programming/erasing. Table 49. Flash memory endurance and data retention | 0 11 | | Power Conditions | | | | |------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------|--| | Symbol Parameter | | Conditions | Min <sup>(1)</sup> | Unit | | | N <sub>END</sub> | Endurance | $T_A = -40 \text{ to } +85 ^{\circ}\text{C} \text{ (6 suffix versions)}$<br>$T_A = -40 \text{ to } +105 ^{\circ}\text{C} \text{ (7 suffix versions)}$ | 10 | kcycles | | | | | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 85 °C | 30 | | | | t <sub>RET</sub> | Data retention | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 105 °C | 10 | Years | | | | | 10 kcycle <sup>(2)</sup> at T <sub>A</sub> = 55 °C | 20 | | | - 1. Guaranteed by characterization. - 2. Cycling performed over the whole temperature range. ### 6.3.13 EMC characteristics Susceptibility tests are performed on a sample basis during device characterization. #### Functional EMS (electromagnetic susceptibility) While a simple application is executed on the device (toggling 2 LEDs through I/O ports). the device is stressed by two electromagnetic events until a failure occurs. The failure is indicated by the LEDs: - Electrostatic discharge (ESD) (positive and negative) is applied to all device pins until a functional disturbance occurs. This test is compliant with the IEC 61000-4-2 standard. - FTB: A burst of fast transient voltage (positive and negative) is applied to V<sub>DD</sub> and V<sub>SS</sub> through a 100 pF capacitor, until a functional disturbance occurs. This test is compliant with the IEC 61000-4-4 standard. A device reset allows normal operations to be resumed. The test results are given in *Table 51*. They are based on the EMS levels and classes defined in application note AN1709. Table 50. EMS characteristics | Symbol | Parameter | Conditions | Level/<br>Class | |-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|-----------------| | V <sub>FESD</sub> | Voltage limits to be applied on any I/O pin to induce a functional disturbance | $V_{DD}$ = 3.3 V, LQFP64, $T_A$ = +25 °C, $f_{HCLK}$ = 100 MHz, conforms to IEC 61000-4-2 | 2B | | V <sub>EFTB</sub> | Fast transient voltage burst limits to be applied through 100 pF on V <sub>DD</sub> and V <sub>SS</sub> pins to induce a functional disturbance | $V_{DD} = 3.3$ V, LQFP64, $T_A = +25$ °C, $f_{HCLK} = 100$ MHz, conforms to IEC 61000-4-4 | 4A | In noisy environments, it is recommended to avoid pin exposition to disturbances. The pins showing a middle range robustness are PA14 and PA15. As a consequence, it is recommended to add a serial resistor (1 k $\Omega$ maximum) located as close as possible to the MCU pins exposed to noise (connected to tracks longer than 50 mm on PCB). #### Designing hardened software to avoid noise problems EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular. Therefore it is recommended that the user applies EMC software optimization and prequalification tests in relation with the EMC level requested for his application. #### Software recommendations The software flowchart must include the management of runaway conditions such as: - Corrupted program counter - Unexpected reset - Critical Data corruption (control registers...) #### **Prequalification trials** Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the NRST pin or the Oscillator pins for 1 second. To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015). #### **Electromagnetic Interference (EMI)** The electromagnetic field emitted by the device are monitored while a simple application, executing EEMBC code, is running. This emission test is compliant with SAE IEC61967-2 standard which specifies the test board and the pin loading. | Symbol | Parameter | Conditions | Monitored frequency band | Max vs. [f <sub>HSE</sub> /f <sub>CPU</sub> ] 8/100 MHz | Unit | |-----------------------------|------------|----------------------------------------------------------------|--------------------------|---------------------------------------------------------|------| | | | | 0.1 to 30 MHz | 10 | | | | Dook lovel | V <sub>DD</sub> = 3.6 V, T <sub>A</sub> = 25 °C, conforming to | 30 to 130 MHz | 11 | dΒμV | | S <sub>EMI</sub> Peak level | IEC61967-2 | 130 MHz to 1 GHz | 5 | | | | | | | SAE EMI Level | 2.5 | - | Table 51. EMI characteristics for LQFP64 # 6.3.14 Absolute maximum ratings (electrical sensitivity) Based on three different tests (ESD, LU) using specific measurement methods, the device is stressed in order to determine its performance in terms of electrical sensitivity. #### Electrostatic discharge (ESD) Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts × (n+1) supply pins). This test conforms to the JESD22-A114/C101 standard. | Symbol | Ratings | Conditions | | Class | Maximum<br>value <sup>(2)</sup> | Unit | |-----------------------|----------------------------------------------------|------------------------------------------------------------|---------|-------|---------------------------------|------| | V <sub>ESD(HBM)</sub> | Electrostatic discharge voltage (human body model) | T <sub>A</sub> = +25 °C conforming to<br>ANSI/JEDEC JS-001 | | 2 | 2000 | | | | Electrostatic discharge | | UFQFN48 | 4 | 500 | V | | V <sub>ESD(CDM)</sub> | voltage (charge device | T <sub>A</sub> = +25 °C conforming to ANSI/ESD STM5.3.1 | WLCSP36 | 3 | TBD | | | | model) | | LQPF64 | 3 | 500 | | Table 52. ESD absolute maximum ratings<sup>(1)</sup> ### Static latchup Static latch-up class Two complementary static tests are required on six parts to assess the latchup performance: - A supply overvoltage is applied to each power supply pin - A current injection is applied to each input, output and configurable I/O pin These tests are compliant with EIA/JESD 78A IC latchup standard. Parameter Conditions Class Table 53. Electrical sensitivities # 6.3.15 I/O current injection characteristics As a general rule, current injection to the I/O pins, due to external voltage below $V_{SS}$ or above $V_{DD}$ (for standard, 3 V-capable I/O pins) should be avoided during normal product operation. However, in order to give an indication of the robustness of the microcontroller in cases when abnormal injection accidentally happens, susceptibility tests are performed on a sample basis during device characterization. $T_A = +105$ °C conforming to JESD78A ### Functional susceptibility to I/O current injection While a simple application is executed on the device, the device is stressed by injecting current into the I/O pins programmed in floating input mode. While current is injected into the I/O pin, one at a time, the device is checked for functional failures. The failure is indicated by an out of range parameter: ADC error above a certain limit (>5 LSB TUE), out of conventional limits of induced leakage current on adjacent pins **Symbol** LU II level A <sup>1.</sup> TBD stands for "to be defined". <sup>2.</sup> Guaranteed by characterization. (out of $-5~\mu\text{A}/+0~\mu\text{A}$ range), or other functional failure (for example reset, oscillator frequency deviation). Negative induced leakage current is caused by negative injection and positive induced leakage current by positive injection. The test results are given in *Table 54*. Table 54. I/O current injection susceptibility<sup>(1)</sup> | Symbol | | Functional s | | | |------------------|----------------------------------------------------------------------------------------------------------|--------------------|--------------------|------| | | Description | Negative injection | Positive injection | Unit | | | Injected current on BOOT0 pin | -0 | NA | | | | Injected current on NRST pin | -0 | NA | | | I <sub>INJ</sub> | Injected current on PB3, PB4, PB5, PB6, PB7, PB8, PB9, PC13, PC14, PC15, PH1, PDR_ON, PC0, PC1, PC2, PC3 | -0 | NA | mA | | | Injected current on any other FT pin | <b>-</b> 5 | NA | | | | Injected current on any other pins | <b>–</b> 5 | +5 | | <sup>1.</sup> NA = not applicable. Note: It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative currents. # 6.3.16 I/O port characteristics #### General input/output characteristics Unless otherwise specified, the parameters given in *Table 55* are derived from tests performed under the conditions summarized in *Table 15*. All I/Os are CMOS and TTL compliant. Table 55. I/O static characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------|-------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|--------------------------------------------|-----|-----------------------------------|------| | | FT, TC and NRST I/O input low level voltage | 1.7 V≤ V <sub>DD</sub> ≤ 3.6 V | - | - | 0.3V <sub>DD</sub> <sup>(1)</sup> | | | V <sub>IL</sub> | BOOT0 I/O input low level | 1.75 $V \le V_{DD} \le 3.6 V$ ,<br>-40 °C $\le T_A \le 105$ °C | - | - | 0.1V <sub>DD</sub> +0.1 | V | | | voltage | 1.7 V≤ V <sub>DD</sub> ≤ 3.6 V,<br>0 °C≤ T <sub>A</sub> ≤ 105 °C | - | - | (2) | | | | FT, TC and NRST I/O input high level voltage <sup>(5)</sup> | 1.7 V≤ V <sub>DD</sub> ≤ 3.6 V | 0.7V <sub>DD</sub> <sup>(1</sup> | - | - | | | V <sub>IH</sub> | BOOT0 I/O input high level | 1.75 $V \le V_{DD} \le 3.6 \text{ V}$ ,<br>-40 °C $\le T_A \le 105 \text{ °C}$ | 0.17V <sub>DD</sub><br>+0.7 <sup>(2)</sup> | | | V | | | voltage | $1.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V},$<br>$0 \text{ °C} \le \text{T}_{A} \le 105 \text{ °C}$ | +0.7 <sup>(2)</sup> | - | _ | | Symbol **Parameter Conditions** Min Тур Max Unit FT, TC and NRST I/O input $10\% V_{DD}^{(3)}$ $1.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}$ ٧ hysteresis $1.75 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V},$ $V_{HYS}$ -40 °C≤ T<sub>A</sub> ≤ 105 °C BOOT0 I/O input hysteresis 100 mV $1.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V},$ $0 \, ^{\circ}\text{C} \le T_{A} \, \stackrel{\triangleright}{\le} \, 105 \, ^{\circ}\text{C}$ I/O input leakage current (4) $V_{SS} \le V_{IN} \le V_{DD}$ $I_{lkg}$ μΑ I/O FT/TC input leakage current $V_{IN} = 5 V$ 3 All pins except for $V_{IN} = V_{SS}$ 50 30 40 Weak pull-up **PA10** equivalent RPU (OTG\_FS\_ID) resistor(6) PA10 7 14 10 (OTG\_FS\_ID) $k\Omega$ All pins except for 30 40 50 $V_{IN} = V_{DD}$ Weak pull-down PA10 equivalent $R_{PD}$ (OTG\_FS\_ID) resistor<sup>(7)</sup> PA10 7 10 14 (OTG\_FS\_ID) $C_{IO}^{(8)}$ I/O pin capacitance 5 pF Table 55. I/O static characteristics (continued) - 1. Guaranteed by tests in production. - 2. Guaranteed by design. - 3. With a minimum of 200 mV. - Leakage could be higher than the maximum value, if negative current is injected on adjacent pins, Refer to Table 54: I/O current injection susceptibility - To sustain a voltage higher than VDD +0.3 V, the internal pull-up/pull-down resistors must be disabled. Leakage could be higher than the maximum value, if negative current is injected on adjacent pins. Refer to Table 54: I/O current injection susceptibility - 6. Pull-up resistors are designed with a true resistance in series with a switchable PMOS. This PMOS contribution to the series resistance is minimum (~10% order). - Pull-down resistors are designed with a true resistance in series with a switchable NMOS. This NMOS contribution to the series resistance is minimum (~10% order). - 8. Hysteresis voltage between Schmitt trigger switching levels. Guaranteed by characterization. All I/Os are CMOS and TTL compliant (no software configuration required). Their characteristics cover more than the strict CMOS-technology or TTL parameters. The coverage of these requirements for FT and TC I/Os is shown in *Figure 25*. Figure 25. FT/TC I/O input characteristics #### **Output driving current** The GPIOs (general purpose input/outputs) can sink or source up to $\pm 8$ mA, and sink or source up to $\pm 20$ mA (with a relaxed $V_{OL}/V_{OH}$ ) except PC13, PC14 and PC15 which can sink or source up to $\pm 3$ mA. When using the PC13 to PC15 GPIOs in output mode, the speed should not exceed 2 MHz with a maximum load of 30 pF. In the user application, the number of I/O pins which can drive current must be limited to respect the absolute maximum rating specified in *Section 6.2*. In particular: - The sum of the currents sourced by all the I/Os on $V_{DD}$ , plus the maximum Run consumption of the MCU sourced on $V_{DD}$ , cannot exceed the absolute maximum rating $\Sigma I_{VDD}$ (see *Table 13*). - The sum of the currents sunk by all the I/Os on $V_{SS}$ plus the maximum Run consumption of the MCU sunk on $V_{SS}$ cannot exceed the absolute maximum rating $\Sigma I_{VSS}$ (see *Table 13*). #### Output voltage levels Unless otherwise specified, the parameters given in *Table 56* are derived from tests performed under ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 15*. All I/Os are CMOS and TTL compliant. | Symbol | Parameter | Conditions | Min | Max | Unit | |--------------------------------|------------------------------------------|---------------------------------------------------------------|-------------------------------------|--------------------|------| | V <sub>OL</sub> <sup>(1)</sup> | Output low level voltage for an I/O pin | CMOS port <sup>(2)</sup> | - | 0.4 | | | V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for an I/O pin | $I_{IO}$ = +8 mA<br>2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V | V <sub>DD</sub> -0.4 | - | V | | V <sub>OL</sub> (1) | Output low level voltage for an I/O pin | TTL port <sup>(2)</sup> | - | 0.4 | | | V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for an I/O pin | $I_{IO}$ =+8 mA<br>2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V | 2.4 | - | V | | V <sub>OL</sub> <sup>(1)</sup> | Output low level voltage for an I/O pin | I <sub>IO</sub> = +20 mA | - | 1.3 <sup>(4)</sup> | V | | V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for an I/O pin | $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}$ | V <sub>DD</sub> -1.3 <sup>(4)</sup> | - | ď | | V <sub>OL</sub> <sup>(1)</sup> | Output low level voltage for an I/O pin | I <sub>IO</sub> = +6 mA | - | 0.4 <sup>(4)</sup> | V | | V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for an I/O pin | $1.8 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}$ | V <sub>DD</sub> -0.4 <sup>(4)</sup> | - | ľ | | V <sub>OL</sub> <sup>(1)</sup> | Output low level voltage for an I/O pin | I <sub>IO</sub> = +4 mA | - | 0.4 <sup>(5)</sup> | V | | V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for an I/O pin | $1.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}$ | V <sub>DD</sub> -0.4 <sup>(5)</sup> | - | \ \ | Table 56. Output voltage characteristics ### Input/output AC characteristics The definition and values of input/output AC characteristics are given in *Figure 26* and *Table 57*, respectively. Unless otherwise specified, the parameters given in *Table 57* are derived from tests performed under the ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 15*. Table 57. I/O AC characteristics<sup>(1)(2)</sup> | OSPEEDRy<br>[1:0] bit<br>value <sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------------------------------|--------------------------------------------------|---------------------------------------------------------------------------|----------------------------------------------------------|-----|-----|-----|---------| | | | | C <sub>L</sub> = 50 pF, V <sub>DD</sub> ≥ 2.70 V | - | - | 4 | | | | f | Maximum frequency <sup>(3)</sup> | $C_L = 50 \text{ pF}, V_{DD} \ge 1.7 \text{ V}$ | | - | 2 | MHz | | | † <sub>max(IO)out</sub> | | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 2.70 V | - | - | 8 | IVII IZ | | 00 | | | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 1.7 V | - | - | 4 | | | | t <sub>f(IO)out</sub> /<br>t <sub>r(IO)out</sub> | Output high to low level fall time and output low to high level rise time | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 1.7 V to 3.6 V | - | - | 100 | ns | <sup>1.</sup> The $I_{|O}$ current sunk by the device must always respect the absolute maximum rating specified in *Table 13*. and the sum of $I_{|O}$ (I/O ports and control pins) must not exceed $I_{VSS}$ . <sup>2.</sup> TTL and CMOS outputs are compatible with JEDEC standards JESD36 and JESD52. <sup>3.</sup> The $I_{IO}$ current sourced by the device must always respect the absolute maximum rating specified in *Table 13* and the sum of $I_{IO}$ (I/O ports and control pins) must not exceed $I_{VDD}$ . <sup>4.</sup> Guaranteed by characterization results. <sup>5.</sup> Guaranteed by design. Table 57. I/O AC characteristics<sup>(1)(2)</sup> (continued) | OSPEEDRy<br>[1:0] bit<br>value <sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------------------------------|-------------------------|-----------------------------------------------------------------|--------------------------------------------------|-----|-----|--------------------|--------| | | | | C <sub>L</sub> = 50 pF, V <sub>DD</sub> ≥ 2.70 V | - | - | 25 | | | | £ | f <sub>max(IO)out</sub> Maximum frequency <sup>(3)</sup> | C <sub>L</sub> = 50 pF, V <sub>DD</sub> ≥ 1.7 V | - | - | 12.5 | MHz | | | Imax(IO)out | | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 2.70 V | - | - | 50 | IVITZ | | 01 | | | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 1.7 V | - | - | 20 | | | 01 | | | C <sub>L</sub> = 50 pF, V <sub>DD</sub> ≥2.7 V | - | - | 10 | | | | t <sub>f(IO)out</sub> / | '(IO)out' I time and output low to high | C <sub>L</sub> = 50 pF, V <sub>DD</sub> ≥ 1.7 V | - | - | 20 | 200 | | | t <sub>r(IO)out</sub> | level rise time | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 2.70 V | - | - | 6 | ns | | | | | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 1.7 V | - | - | 10 | | | | | | C <sub>L</sub> = 40 pF, V <sub>DD</sub> ≥ 2.70 V | - | - | 50 <sup>(4)</sup> | | | | f <sub>max(IO)out</sub> | max(IO)out Maximum frequency(3) | C <sub>L</sub> = 40 pF, V <sub>DD</sub> ≥ 1.7 V | - | - | 25 | MHz | | | | | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 2.70 V | - | - | 100 <sup>(4)</sup> | | | 40 | | | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 1.7 V | - | - | 50 <sup>(4)</sup> | | | 10 | | Output high to low level fall time and output low to high | C <sub>L</sub> = 40 pF, V <sub>DD</sub> ≥ 2.70 V | - | - | 6 | ns | | | t <sub>f(IO)out</sub> / | | C <sub>L</sub> = 40 pF, V <sub>DD</sub> ≥ 1.7 V | - | - | 10 | | | | t <sub>r(IO)out</sub> | | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 2.70 V | - | - | 4 | | | | | | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 1.7 V | - | - | 6 | | | | Г | Maximum fragues (3) | $C_L = 30 \text{ pF}, V_{DD} \ge 2.70 \text{ V}$ | - | - | 100 <sup>(4)</sup> | NAL 1- | | | Fmax(IO)out | Maximum frequency <sup>(3)</sup> | $C_L = 30 \text{ pF}, V_{DD} \ge 1.7 \text{ V}$ | - | - | 50 <sup>(4)</sup> | MHz | | 44 | | | $C_L = 30 \text{ pF}, V_{DD} \ge 2.70 \text{ V}$ | - | - | 4 | | | 11 | t <sub>f(IO)out</sub> / | Output high to low level fall | $C_L = 30 \text{ pF}, V_{DD} \ge 1.7 \text{ V}$ | - | - | 6 | ns | | | t <sub>r(IO)out</sub> | time and output low to high level rise time | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 2.70 V | - | - | 2.5 | | | | | | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 1.7 V | - | - | 4 | ] | | - | t <sub>EXTIpw</sub> | Pulse width of external signals detected by the EXTI controller | | 10 | - | - | ns | <sup>1.</sup> Guaranteed by characterization. The I/O speed is configured using the OSPEEDRy[1:0] bits. Refer to the STM32F4xx reference manual for a description of the GPIOx\_SPEEDR GPIO port output speed register. <sup>3.</sup> The maximum frequency is defined in *Figure 26*. <sup>4.</sup> For maximum frequencies above 50 MHz and $V_{DD}$ > 2.4 V, the compensation cell should be used. Figure 26. I/O AC characteristics definition # 6.3.17 NRST pin characteristics The NRST pin input driver uses CMOS technology. It is connected to a permanent pull-up resistor, R<sub>PLI</sub> (see *Table 55*). Unless otherwise specified, the parameters given in *Table 58* are derived from tests performed under the ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 15*. Refer to *Table 55: I/O static characteristics* for the values of VIH and VIL for NRST pin. Unit **Symbol Conditions Parameter** Min Typ Max Weak pull-up equivalent $R_{PU}$ $V_{IN} = V_{SS}$ 30 40 50 $\mathsf{k}\Omega$ resistor<sup>(1)</sup> V<sub>F(NRST)</sub><sup>(2)</sup> NRST Input filtered pulse 100 ns V<sub>NF(NRST)</sub><sup>(2)</sup> NRST Input not filtered pulse 300 $V_{DD} > 2.7 \text{ V}$ ns Internal Reset Generated reset pulse duration 20 T<sub>NRST\_OUT</sub> μs source Table 58. NRST pin characteristics The pull-up is designed with a true resistance in series with a switchable PMOS. This PMOS contribution to the series resistance must be minimum (~10% order). <sup>2.</sup> Guaranteed by design. Figure 27. Recommended NRST pin protection - 1. The reset network protects the device against parasitic resets. - 2. The user must ensure that the level on the NRST pin can go below the V<sub>IL(NRST)</sub> max level specified in *Table 58*. Otherwise the reset is not taken into account by the device. #### 6.3.18 TIM timer characteristics The parameters given in *Table 59* are guaranteed by design. Refer to Section 6.3.16: I/O port characteristics for details on the input/output alternate function characteristics (output compare, input capture, external clock, PWM output). | Symbol | Parameter | Conditions <sup>(3)</sup> | Min | Max | Unit | |------------------------|-------------------------------------------------------------------|----------------------------------------------|--------|-------------------------|----------------------| | | | AHB/APBx prescaler=1 | 1 | - | t <sub>TIMxCLK</sub> | | troo(TIM) | Timer resolution time | or 2 or 4, f <sub>TIMxCLK</sub> =<br>100 MHz | 11.9 | - | ns | | <sup>T</sup> res(TIM) | Timer resolution time | AHB/APBx prescaler>4, | 1 | - | t <sub>TIMxCLK</sub> | | | | f <sub>TIMxCLK</sub> = 100 MHz | 11.9 | - | ns | | f <sub>EXT</sub> | Timer external clock frequency on CH1 to CH4 | | 0 | f <sub>TIMxCLK</sub> /2 | MHz | | 'EXI | | f <sub>TIMxCLK</sub> = 100 MHz | 0 | 50 | MHz | | Res <sub>TIM</sub> | Timer resolution | | - | 16/32 | bit | | tCOUNTER | 16-bit counter clock<br>period when internal clock<br>is selected | f <sub>TIMxCLK</sub> = 100 MHz | 0.0119 | 780 | μs | | t <sub>MAX_COUNT</sub> | Maximum possible count with 32-bit counter | | - | 65536 ×<br>65536 | t <sub>TIMxCLK</sub> | | , 0000141 | with 32-bit counter | f <sub>TIMxCLK</sub> = 100 MHz | - | 51.1 | S | Table 59. TIMx characteristics<sup>(1)(2)</sup> <sup>1.</sup> TIMx is used as a general term to refer to the TIM1 to TIM11 timers. <sup>2.</sup> Guaranteed by design. <sup>3.</sup> The maximum timer frequency on APB1 is 50 MHz and on APB2 is up to 100 MHz, by setting the TIMPRE bit in the RCC\_DCKCFGR register, if APBx prescaler is 1 or 2 or 4, then TIMxCLK = HCKL, otherwise TIMxCLK >= 4x PCLKx. #### 6.3.19 Communications interfaces # I<sup>2</sup>C interface characteristics The I $^2$ C interface meets the requirements of the standard I $^2$ C communication protocol with the following restrictions: the I/O pins SDA and SCL are mapped to are not "true" opendrain. When configured as open-drain, the PMOS connected between the I/O pin and V $_{DD}$ is disabled, but is still present. The I<sup>2</sup>C characteristics are described in *Table 60*. Refer also to *Section 6.3.16: I/O port characteristics* for more details on the input/output alternate function characteristics (SDA and SCL). The $I^2C$ bus interface supports standard mode (up to 100 kHz) and fast mode (up to 400 kHz). The $I^2C$ bus frequency can be increased up to 1 MHz. For more details about the complete solution, please contact your local ST sales representative. Table 60. I<sup>2</sup>C characteristics | Symbol | Parameter | Standar<br>I <sup>2</sup> C <sup>(</sup> | rd mode<br>1)(2) | Fast mode | e I <sup>2</sup> C <sup>(1)(2)</sup> | Unit | |---------------------------|----------------------------------------------------------------------------------------------------|------------------------------------------|---------------------|-----------|--------------------------------------|------| | | | Min | Max | Min | Max | | | t <sub>w(SCLL)</sub> | SCL clock low time | 4.7 | - | 1.3 | - | ше | | t <sub>w(SCLH)</sub> | SCL clock high time | 4.0 | - | 0.6 | - | μs | | t <sub>su(SDA)</sub> | SDA setup time | 250 | - | 100 | - | | | t <sub>h(SDA)</sub> | SDA data hold time | 0 | 3450 <sup>(3)</sup> | 0 | 900 <sup>(4)</sup> | | | $t_{r(SDA)} \ t_{r(SCL)}$ | SDA and SCL rise time | - | 1000 | - | 300 | ns | | $t_{f(SDA)} \ t_{f(SCL)}$ | SDA and SCL fall time | - | 300 | - | 300 | | | t <sub>h(STA)</sub> | Start condition hold time | 4.0 | - | 0.6 | - | | | t <sub>su(STA)</sub> | Repeated Start condition setup time | 4.7 | - | 0.6 | - | μs | | t <sub>su(STO)</sub> | Stop condition setup time | 4.0 | - | 0.6 | - | μs | | t <sub>w(STO:STA)</sub> | Stop to Start condition time (bus free) | 4.7 | - | 1.3 | - | μs | | t <sub>SP</sub> | Pulse width of the spikes<br>that are suppressed by the<br>analog filter for standard fast<br>mode | 0 | 50 <sup>(5)</sup> | 0 | 50 <sup>(5)</sup> | ns | | C <sub>b</sub> | Capacitive load for each bus line | - | 400 | - | 400 | pF | Guaranteed by design. <sup>3.</sup> The device must internally provide a hold time of at least 300 ns for the SDA signal in order to bridge the undefined region of the falling edge of SCL. <sup>2.</sup> f<sub>PCLK1</sub> must be at least 2 MHz to achieve standard mode I<sup>2</sup>C frequencies. It must be at least 4 MHz to achieve fast mode I<sup>2</sup>C frequencies, and a multiple of 10 MHz to reach the 400 kHz maximum I<sup>2</sup>C fast mode clock - The maximum data hold time has only to be met if the interface does not stretch the low period of SCL signal. - 5. The minimum width of the spikes filtered by the analog filter is above $t_{\mbox{\footnotesize SP}}$ (max) Figure 28. I<sup>2</sup>C bus AC waveforms and measurement circuit - 1. R<sub>S</sub> = series protection resistor. - 2. R<sub>P</sub> = external pull-up resistor. - 3. $V_{DD\_I2C}$ is the I2C bus power supply. Table 61. SCL frequency $(f_{PCLK1} = 50 \text{ MHz}, V_{DD} = V_{DD\_12C} = 3.3 \text{ V})^{(1)(2)}$ | £ (kHz) | I2C_CCR value | |------------------------|----------------| | f <sub>SCL</sub> (kHz) | $R_P$ = 4.7 kΩ | | 400 | 0x8019 | | 300 | 0x8021 | | 200 | 0x8032 | | 100 | 0x0096 | | 50 | 0x012C | | 20 | 0x02EE | <sup>1.</sup> $R_P$ = External pull-up resistance, $f_{SCL}$ = $I^2C$ speed 96/134 DocID028094 Rev 1 <sup>2.</sup> For speeds around 200 kHz, the tolerance on the achieved speed is of $\pm 5\%$ . For other speed ranges, the tolerance on the achieved speed is $\pm 2\%$ . These variations depend on the accuracy of the external components used to design the application. Table 62. SCL frequency $(f_{PCLK1} = 42 \text{ MHz.}, V_{DD} = V_{DD\_I2C} = 3.3 \text{ V})^{(1)(2)}$ | £ //-U-\ | I2C_CCR value | |------------------------|-----------------------------| | f <sub>SCL</sub> (kHz) | $R_P = 4.7 \text{ k}\Omega$ | | 400 | 0x8019 | | 300 | 0x8021 | | 200 | 0x8032 | | 100 | 0x0096 | | 50 | 0x012C | | 20 | 0x02EE | <sup>1.</sup> $R_P$ = External pull-up resistance, $f_{SCL}$ = $I^2C$ speed, <sup>2.</sup> For speeds around 200 kHz, the tolerance on the achieved speed is of ±5%. For other speed ranges, the tolerance on the achieved speed ±2%. These variations depend on the accuracy of the external components used to design the application. # FMPI<sup>2</sup>C characteristics The FMPI2C characteristics are described in Table 63. Refer also to Section 6.3.16: I/O port characteristics for more details on the input/output alternate function characteristics (SDA and SCL). Table 63. FMPI<sup>2</sup>C characteristics<sup>(1)</sup> | | Parameter | Standa | rd mode | Fast | mode | Fast+ | mode | Unit | |-----------------------------------------|-----------------------------------------------------------------------------------------------|--------|---------|------|------|-------------------------|--------------------|------| | - | Parameter | Min | Max | Min | Max | Min | Max | Unit | | f <sub>FMPI2CC</sub> | F <sub>MPI2CCLK</sub> frequency | 2 | - | 8 | - | 17<br>16 <sup>(2)</sup> | - | | | t <sub>w(SCLL)</sub> | SCL clock low time | 4.7 | - | 1.3 | - | 0.5 | - | | | t <sub>w(SCLH)</sub> | SCL clock high time | 4.0 | - | 0.6 | - | 0.26 | - | | | t <sub>su(SDA)</sub> | SDA setup time | 0.25 | - | 0.10 | - | 0.05 | - | | | t <sub>H(SDA)</sub> | SDA data hold time | 0 | - | 0 | - | 0 | - | | | t <sub>v(SDA,ACK)</sub> | Data, ACK valid time | - | 3.45 | - | 0.9 | - | 0.45 | | | t <sub>r(SDA)</sub> t <sub>r(SCL)</sub> | SDA and SCL rise time | - | 0.100 | - | 0.30 | - | 0.12 | | | $t_{f(SDA)} \ t_{f(SCL)}$ | SDA and SCL fall time | - | 0.30 | - | 0.30 | - | 0.12 | us | | t <sub>h(STA)</sub> | Start condition hold time | 4 | - | 0.6 | - | 0.26 | - | | | t <sub>su(STA)</sub> | Repeated Start condition setup time | 4.7 | - | 0.6 | - | 0.26 | - | | | t <sub>su(STO)</sub> | Stop condition setup time | 4 | - | 0.6 | - | 0.26 | - | | | t <sub>w(STO:STA)</sub> | Stop to Start condition time (bus free) | 4.7 | - | 1.3 | - | 0.5 | - | | | t <sub>SP</sub> | Pulse width of the spikes that are suppressed by the analog filter for standard and fast mode | - | - | 0.05 | 0.09 | 0.05 | 0.09 | | | C <sub>b</sub> | Capacitive load for each bus Line | - | 400 | - | 400 | - | 550 <sup>(3)</sup> | pF | <sup>1.</sup> Guaranteed based on test during characterization. <sup>2.</sup> When tr(SDA,SCL)<=110 ns. <sup>3.</sup> Can be limited. Maximum supported value can be retrieved by referring to the following formulas: $t_{r(SDA/SCL)} = 0.8473 \times R_p \times C_{load} \\ R_{p(min)} = (V_{DD} - V_{OL(max)}) / I_{OL(max)}$ Figure 29. FMPI<sup>2</sup>C timing diagram and measurement circuit #### **SPI** interface characteristics Unless otherwise specified, the parameters given in *Table 64* for the SPI interface are derived from tests performed under the ambient temperature, $f_{PCLKx}$ frequency and $V_{DD}$ supply voltage conditions summarized in *Table 15*, with the following configuration: - Output speed is set to OSPEEDRy[1:0] = 10 - Capacitive load C = 30 pF - Measurement points are done at CMOS levels: 0.5V<sub>DD</sub> Refer to Section 6.3.16: I/O port characteristics for more details on the input/output alternate function characteristics (NSS, SCK, MOSI, MISO for SPI). Table 64. SPI dynamic characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------------------------------|-----------------------------------|-----------------------------------------------------------------------------------|------------------------|-------------------|---------------------------|------| | | | Master full duplex/receiver mode,<br>2.7 V < V <sub>DD</sub> < 3.6 V<br>SPI1/4/5 | - | - | 42 | | | | | Master full duplex/receiver mode,<br>3.0 V < V <sub>DD</sub> < 3.6 V<br>SPI1/4/5 | - | - | 50 | | | | | Master transmitter mode<br>1.7 V < V <sub>DD</sub> < 3.6 V<br>SPI1/4/5 | - | 1 | 50 | | | f <sub>SCK</sub> 1/t <sub>c(SCK)</sub> | SPI clock frequency | Master mode<br>1.7 V < V <sub>DD</sub> < 3.6 V<br>SPI1/2/3/4/5 | - | - | 25 | MHz | | | | Slave transmitter/full duplex mode<br>2.7 V < V <sub>DD</sub> < 3.6 V<br>SPI1/4/5 | - | - | 38 <sup>(2)</sup> | | | | | Slave receiver mode,<br>1.8 V < V <sub>DD</sub> < 3.6 V<br>SPI1/4/5 | - | - | 50 | | | | | Slave mode,<br>1.8 V < V <sub>DD</sub> < 3.6 V<br>SPI1/2/3/4/5 | - | - | 25 | | | Duty(SCK) | Duty cycle of SPI clock frequency | Slave mode | 30 | 50 | 70 | % | | t <sub>w(SCKH)</sub><br>t <sub>w(SCKL)</sub> | SCK high and low time | Master mode, SPI presc = 2 | T <sub>PCLK</sub> -1.5 | T <sub>PCLK</sub> | T <sub>PCLK</sub><br>+1.5 | ns | | t <sub>su(NSS)</sub> | NSS setup time | Slave mode, SPI presc = 2 | 3T <sub>PCLK</sub> | - | - | ns | | t <sub>h(NSS)</sub> | NSS hold time | Slave mode, SPI presc = 2 | 2T <sub>PCLK</sub> | - | - | ns | | t <sub>su(MI)</sub> | Data input setup time | Master mode | 4 | - | - | ns | | t <sub>su(SI)</sub> | Data input setup time | Slave mode | 2.5 | - | ı | ns | | t <sub>h(MI)</sub> | Data input hold time | Master mode | 7.5 | - | _ | ns | | t <sub>h(SI)</sub> | Data input riola tillo | Slave mode | 3.5 | - | - | ns | | | | • | | | | | |----------------------|-------------------------------------------|--------------------------------------------------------------------|-----|-----|------|------| | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | t <sub>a(SO</sub> ) | Data output access time | Slave mode | 7 | - | 21 | ns | | t <sub>dis(SO)</sub> | Data output disable time | Slave mode | 5 | - | 12 | ns | | 4 | t <sub>v(SO)</sub> Data output valid time | Slave mode (after enable edge),<br>2.7 V < V <sub>DD</sub> < 3.6 V | - | 11 | 13 | ns | | <sup>L</sup> v(SO) | | Slave mode (after enable edge),<br>1.7 V < V <sub>DD</sub> < 3.6 V | - | 11 | 18.5 | ns | | t <sub>h(SO)</sub> | Data output hold time | Slave mode (after enable edge),<br>1.7 V < V <sub>DD</sub> < 3.6 V | 8 | - | - | ns | | t <sub>v(MO)</sub> | Data output valid time | Master mode (after enable edge) | - | 4 | 6 | ns | | t <sub>h(MO)</sub> | Data output hold time | Master mode (after enable edge) | 0 | - | - | ns | Table 64. SPI dynamic characteristics<sup>(1)</sup> (continued) Maximum frequency in Slave transmitter mode is determined by the sum of t<sub>v(SO)</sub> and t<sub>su(MI)</sub> which has to fit into SCK low or high phase preceding the SCK sampling edge. This value can be achieved when the SPI communicates with a master having t<sub>su(MI)</sub> = 0 while Duty(SCK) = 50% Figure 30. SPI timing diagram - slave mode and CPHA = 0 <sup>1.</sup> Guaranteed by characterization. Figure 31. SPI timing diagram - slave mode and CPHA = $1^{(1)}$ ### I<sup>2</sup>S interface characteristics Unless otherwise specified, the parameters given in *Table 65* for the $I^2S$ interface are derived from tests performed under the ambient temperature, $f_{PCLKx}$ frequency and $V_{DD}$ supply voltage conditions summarized in *Table 15*, with the following configuration: - Output speed is set to OSPEEDRy[1:0] = 10 - Capacitive load C = 30 pF - Measurement points are done at CMOS levels: 0.5V<sub>DD</sub> Refer to Section 6.3.16: I/O port characteristics for more details on the input/output alternate function characteristics (CK, SD, WS). Table 65. I<sup>2</sup>S dynamic characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Max | Unit | |------------------------|--------------------------------|----------------------------------------|--------|-----------------------|--------| | f <sub>MCK</sub> | I2S Main clock output | - | 256x8K | 256xFs <sup>(2)</sup> | MHz | | f | I2S clock frequency | Master data: 32 bits | - | 64xFs | MHz | | f <sub>CK</sub> | 125 Clock frequency | Slave data: 32 bits | - | 64xFs | IVIITZ | | D <sub>CK</sub> | I2S clock frequency duty cycle | Slave receiver | 30 | 70 | % | | t <sub>v(WS)</sub> | WS valid time | Master mode | 0 | 7 | | | t <sub>h(WS)</sub> | WS hold time | Master mode | 1.5 | - | | | t <sub>su(WS)</sub> | WS setup time | Slave mode | 1.5 | - | | | t <sub>h(WS)</sub> | WS hold time | Slave mode | 3 | - | | | t <sub>su(SD_MR)</sub> | Data input setup time | Master receiver | 1 | - | | | t <sub>su(SD_SR)</sub> | Data input setup time | Slave receiver | 2.5 | - | ns | | t <sub>h(SD_MR)</sub> | Data input hold time | Master receiver | 7 | - | | | t <sub>h(SD_SR)</sub> | Data input noid time | Slave receiver | 2.5 | - | | | t <sub>v(SD_ST)</sub> | Data output valid time | Slave transmitter (after enable edge) | - | 20 | | | t <sub>v(SD_MT)</sub> | Data output valid time | Master transmitter (after enable edge) | - | 6 | | | t <sub>h(SD_ST)</sub> | Data and the old time | Slave transmitter (after enable edge) | 8 | - | | | t <sub>h(SD_MT)</sub> | Data output hold time | Master transmitter (after enable edge) | 2 | - | | <sup>1.</sup> Guaranteed by characterization. Note: Refer to the I2S section of RM0401 reference manual for more details on the sampling frequency $(F_S)$ . $f_{MCK}$ , $f_{CK}$ , and $D_{CK}$ values reflect only the digital peripheral behavior. The values of these parameters might be slightly impacted by the source clock precision. $D_{CK}$ depends mainly on the value of ODD bit. The digital contribution leads to a minimum value of (I2SDIV/(2\*I2SDIV+ODD) and a maximum value of (I2SDIV+ODD)/(2\*I2SDIV+ODD). $F_{S}$ maximum value is supported for each mode/condition. <sup>2.</sup> The maximum value of 256xFs is 50 MHz (APB1 maximum frequency). Figure 33. I<sup>2</sup>S slave timing diagram (Philips protocol)<sup>(1)</sup> LSB transmit/receive of the previously transmitted byte. No LSB transmit/receive is sent before the first Figure 34. I<sup>2</sup>S master timing diagram (Philips protocol)<sup>(1)</sup> LSB transmit/receive of the previously transmitted byte. No LSB transmit/receive is sent before the first #### 6.3.20 12-bit ADC characteristics Unless otherwise specified, the parameters given in *Table 66* are derived from tests performed under the ambient temperature, f<sub>PCLK2</sub> frequency and V<sub>DDA</sub> supply voltage DocID028094 Rev 1 104/134 conditions summarized in *Table 15*. **Table 66. ADC characteristics** | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------------------|-------------------------------------------------|------------------------------------------------------|--------------------------------------------------------------|----------|-------------------|--------------------| | $V_{DDA}$ | Power supply | V V 14.0V | 1.7 <sup>(1)</sup> | - | 3.6 | V | | V <sub>REF+</sub> | Positive reference voltage | $V_{DDA} - V_{REF+} < 1.2 V$ | 1.7 <sup>(1)</sup> | - | $V_{DDA}$ | ٧ | | £ | ADC clock fraguency | $V_{DDA} = 1.7^{(1)}$ to 2.4 V | 0.6 | 15 | 18 | MHz | | f <sub>ADC</sub> | ADC clock frequency | V <sub>DDA</sub> = 2.4 to 3.6 V | 0.6 | 30 | 36 | MHz | | f <sub>TRIG</sub> <sup>(2)</sup> | External trigger frequency | f <sub>ADC</sub> = 30 MHz,<br>12-bit resolution | - | - | 1764 | kHz | | | | | - | - | 17 | 1/f <sub>ADC</sub> | | V <sub>AIN</sub> | Conversion voltage range <sup>(3)</sup> | | 0 (V <sub>SSA</sub> or V <sub>REF</sub> -<br>tied to ground) | ı | V <sub>REF+</sub> | V | | R <sub>AIN</sub> <sup>(2)</sup> | External input impedance | See <i>Equation 1</i> for details | - | - | 50 | kΩ | | R <sub>ADC</sub> <sup>(2)(4)</sup> | Sampling switch resistance | | - | - | 6 | kΩ | | C <sub>ADC</sub> <sup>(2)</sup> | Internal sample and hold capacitor | | - | 4 | 7 | pF | | t <sub>lat</sub> (2) | Injection trigger conversion | f <sub>ADC</sub> = 30 MHz | - | - | 0.100 | μs | | l lat` ′ | latency | | - | - | 3 <sup>(5)</sup> | 1/f <sub>ADC</sub> | | t <sub>latr</sub> (2) | Regular trigger conversion | f <sub>ADC</sub> = 30 MHz | - | ı | 0.067 | μs | | Yatr | latency | | - | 1 | 2 <sup>(5)</sup> | 1/f <sub>ADC</sub> | | t <sub>S</sub> <sup>(2)</sup> | Sampling time | f <sub>ADC</sub> = 30 MHz | 0.100 | ı | 16 | μs | | · S | Campling time | | 3 | - | 480 | 1/f <sub>ADC</sub> | | t <sub>STAB</sub> <sup>(2)</sup> | Power-up time | | - | 2 | 3 | μs | | | | f <sub>ADC</sub> = 30 MHz<br>12-bit resolution | 0.50 | - | 16.40 | μs | | | | f <sub>ADC</sub> = 30 MHz<br>10-bit resolution | 0.43 | - | 16.34 | μs | | | Total conversion time (including sampling time) | f <sub>ADC</sub> = 30 MHz<br>8-bit resolution | 0.37 | - | 16.27 | μs | | | | f <sub>ADC</sub> = 30 MHz<br>6-bit resolution | 0.30 | - | 16.20 | μs | | | | 9 to 492 (t <sub>S</sub> for sampling approximation) | +n-bit resolution f | or succe | ssive | 1/f <sub>ADC</sub> | | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------------------|------------------------------------------------------------------------------------------------|----------------------------------------------------|-----|-----|------|------| | | Sampling rate $f_S^{(2)} \qquad (f_{ADC} = 30 \text{ MHz, and} \\ t_S = 3 \text{ ADC cycles})$ | 12-bit resolution<br>Single ADC | - | - | 2 | Msps | | f <sub>S</sub> <sup>(2)</sup> | | 12-bit resolution<br>Interleave Dual ADC<br>mode | - | - | 3.75 | Msps | | | | 12-bit resolution<br>Interleave Triple ADC<br>mode | - | - | 6 | Msps | | I <sub>VREF+</sub> (2) | ADC V <sub>REF</sub> DC current consumption in conversion mode | | - | 300 | 500 | μА | | I <sub>VDDA</sub> <sup>(2)</sup> | ADC V <sub>DDA</sub> DC current consumption in conversion mode | | - | 1.6 | 1.8 | mA | Table 66. ADC characteristics (continued) - V<sub>DDA</sub> minimum value of 1.7 V is possible with the use of an external power supply supervisor (refer to Section 3.14.2: Internal reset OFF). - 2. Guaranteed by characterization. - 3. $V_{REF+}$ is internally connected to $V_{DDA}$ and $V_{REF-}$ is internally connected to $V_{SSA}$ . - 4. $R_{ADC}$ maximum value is given for $V_{DD}$ =1.7 V, and minimum value for $V_{DD}$ =3.3 V. - 5. For external triggers, a delay of 1/f<sub>PCLK2</sub> must be added to the latency specified in *Table 66*. # Equation 1: R<sub>AIN</sub> max formula $$R_{AIN} = \frac{(k-0.5)}{f_{ADC} \times C_{ADC} \times ln(2^{N+2})} - R_{ADC}$$ The formula above (Equation 1) is used to determine the maximum external impedance allowed for an error below 1/4 of LSB. N = 12 (from 12-bit resolution) and k is the number of sampling periods defined in the ADC\_SMPR1 register. Table 67. ADC accuracy at f<sub>ADC</sub> = 18 MHz<sup>(1)</sup> | Symbol | Parameter | Test conditions | Тур | Max <sup>(2)</sup> | Unit | |--------|------------------------------|-------------------------------------------------------------|-----|--------------------|------| | ET | Total unadjusted error | | ±3 | ±4 | | | EO | Offset error | f <sub>ADC</sub> =18 MHz<br>V <sub>DDA</sub> = 1.7 to 3.6 V | ±2 | ±3 | | | EG | Gain error | $V_{REF} = 1.7 \text{ to } 3.6 \text{ V}$ | ±1 | ±3 | LSB | | ED | Differential linearity error | V <sub>DDA</sub> – V <sub>REF</sub> < 1.2 V | ±1 | ±2 | | | EL | Integral linearity error | | ±2 | ±3 | | - 1. Better performance could be achieved in restricted V<sub>DD</sub>, frequency and temperature ranges. - 2. Guaranteed by characterization. | | 14510 001712 | o accuracy at IADC | J | | | |--------|------------------------------|---------------------------------------------------------------------------------|------|--------------------|------| | Symbol | Parameter | Test conditions | Тур | Max <sup>(2)</sup> | Unit | | ET | Total unadjusted error | | ±2 | ±5 | | | EO | Offset error | $f_{ADC}$ = 30 MHz,<br>$R_{AIN}$ < 10 k $\Omega$ , | ±1.5 | ±2.5 | | | EG | Gain error | $V_{DDA} = 2.4 \text{ to } 3.6 \text{ V},$ | ±1.5 | ±4 | LSB | | ED | Differential linearity error | V <sub>REF</sub> = 1.7 to 3.6 V,<br>V <sub>DDA</sub> – V <sub>REF</sub> < 1.2 V | ±1 | ±2 | | | EL | Integral linearity error | ) DON INCI | ±1.5 | ±3 | | Table 68. ADC accuracy at $f_{ADC} = 30 \text{ MHz}^{(1)}$ - 1. Better performance could be achieved in restricted $V_{DD}$ , frequency and temperature ranges. - 2. Guaranteed by characterization. Table 69. ADC accuracy at $f_{ADC} = 36 \text{ MHz}^{(1)}$ | Symbol | Parameter | Test conditions | Тур | Max <sup>(2)</sup> | Unit | |--------|------------------------------|--------------------------------------------------------------------------------------------------|-----|--------------------|------| | ET | Total unadjusted error | f <sub>ADC</sub> =36 MHz,<br>V <sub>DDA</sub> = 2.4 to 3.6 V,<br>V <sub>REF</sub> = 1.7 to 3.6 V | ±4 | ±7 | | | EO | Offset error | | ±2 | ±3 | | | EG | Gain error | | ±3 | ±6 | LSB | | ED | Differential linearity error | V <sub>DDA</sub> – V <sub>REF</sub> < 1.2 V | ±2 | ±3 | | | EL | Integral linearity error | | ±3 | ±6 | | - 1. Better performance could be achieved in restricted $V_{\text{DD}}$ , frequency and temperature ranges. - 2. Guaranteed by characterization. Table 70. ADC dynamic accuracy at $f_{ADC}$ = 18 MHz - limited test conditions<sup>(1)</sup> | Symbol | Parameter | Test conditions | Min | Тур | Max | Unit | |--------|--------------------------------------|--------------------------------------|------|------|-----|------| | ENOB | Effective number of bits | f <sub>ADC</sub> =18 MHz | 10.3 | 10.4 | - | bits | | SINAD | Signal-to-noise and distortion ratio | $V_{DDA} = V_{REF+} = 1.7 \text{ V}$ | 64 | 64.2 | - | | | SNR | Signal-to-noise ratio | Input Frequency = 20 KHz | 64 | 65 | - | dB | | THD | Total harmonic distortion | Temperature = 25 °C | - | -72 | -67 | | <sup>1.</sup> Guaranteed by characterization. Table 71. ADC dynamic accuracy at $f_{ADC}$ = 36 MHz - limited test conditions<sup>(1)</sup> | Symbol | Parameter | Test conditions | Min | Тур | Max | Unit | |--------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------|------|------|-----|------| | ENOB | Effective number of bits | f <sub>ADC</sub> = 36 MHz<br>V <sub>DDA</sub> = V <sub>REF+</sub> = 3.3 V<br>Input Frequency = 20 KHz<br>Temperature = 25 °C | 10.6 | 10.8 | - | bits | | SINAD | Signal-to noise and distortion ratio | | 66 | 67 | - | dB | | SNR | Signal-to noise ratio | | 64 | 68 | - | | | THD | Total harmonic distortion | | - | -72 | -70 | | <sup>1.</sup> Guaranteed by characterization. Note: ADC accuracy vs. negative injection current: injecting a negative current on any analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative currents. Any positive injection current within the limits specified for $I_{INJ(PIN)}$ and $\Sigma I_{INJ(PIN)}$ in Section 6.3.16 does not affect the ADC accuracy. Figure 35. ADC accuracy characteristics - See also Table 68. - Example of an actual transfer curve. - 3. Ideal transfer curve. - End point correlation line. - $\mathsf{E_T}$ = Total Unadjusted Error: maximum deviation between the actual and the ideal transfer curves. EO = Offset Error: deviation between the first actual transition and the first ideal one. EG = Gain Error: deviation between the last ideal transition and the last actual one. - ED = Differential Linearity Error: maximum deviation between actual steps and the ideal one. EL = Integral Linearity Error: maximum deviation between any actual transition and the end point correlation line. Figure 36. Typical connection diagram using the ADC - 1. Refer to Table 66 for the values of $R_{AIN}$ , $R_{ADC}$ and $C_{ADC}$ . - $C_{parasitic}$ represents the capacitance of the PCB (dependent on soldering and PCB layout quality) plus the pad capacitance (roughly 5 pF). A high $C_{parasitic}$ value downgrades conversion accuracy. To remedy this, $f_{ADC}$ should be reduced. **Electrical characteristics** STM32F410x8/B ### General PCB design guidelines Power supply decoupling should be performed as shown in *Figure 37*. The 10 nF capacitors should be ceramic (good quality). They should be placed as close as possible to the chip. STM32F VREF+/VDDA 1 μF // 10 nF VREF-/VDDA MSv39327V1 Figure 37. Power supply and reference decoupling #### 6.3.21 **Temperature sensor characteristics** **Table 72. Temperature sensor characteristics** | Symbol | Parameter | | Тур | Max | Unit | |------------------------------------|----------------------------------------------------------------|----|------|-----|-------| | T <sub>L</sub> <sup>(1)</sup> | V <sub>SENSE</sub> linearity with temperature | - | ±1 | ±2 | °C | | Avg_Slope <sup>(1)</sup> | Average slope | - | 2.5 | - | mV/°C | | V <sub>25</sub> <sup>(1)</sup> | Voltage at 25 °C | - | 0.76 | - | V | | t <sub>START</sub> <sup>(2)</sup> | Startup time | - | 6 | 10 | μs | | T <sub>S_temp</sub> <sup>(2)</sup> | ADC sampling time when reading the temperature (1 °C accuracy) | 10 | - | - | μs | <sup>1.</sup> Guaranteed by characterization. Table 73. Temperature sensor calibration values | Symbol | Parameter | Memory address | |---------|-----------------------------------------------------------------------------|---------------------------| | TS_CAL1 | TS ADC raw data acquired at temperature of 30 °C, V <sub>DDA</sub> = 3.3 V | 0x1FFF 7A2C - 0x1FFF 7A2D | | TS_CAL2 | TS ADC raw data acquired at temperature of 110 °C, V <sub>DDA</sub> = 3.3 V | 0x1FFF 7A2E - 0x1FFF 7A2F | <sup>2.</sup> Guaranteed by design. ## 6.3.22 V<sub>BAT</sub> monitoring characteristics Table 74. V<sub>BAT</sub> monitoring characteristics | Symbol | Parameter | | Тур | Max | Unit | |---------------------------------------|-------------------------------------------------------------------|----|-----|-----|------| | R | Resistor bridge for V <sub>BAT</sub> | - | 50 | - | ΚΩ | | Q | Ratio on V <sub>BAT</sub> measurement | - | 4 | - | | | Er <sup>(1)</sup> | Error on Q | -1 | - | +1 | % | | T <sub>S_vbat</sub> <sup>(2)(2)</sup> | ADC sampling time when reading the V <sub>BAT</sub> 1 mV accuracy | 5 | - | - | μs | <sup>1.</sup> Guaranteed by design. ### 6.3.23 Embedded reference voltage The parameters given in *Table 75* are derived from tests performed under ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 15*. Table 75. Embedded internal reference voltage | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------------------------|---------------------------------------------------------------|-----------------------------------|------|------|------|--------| | V <sub>REFINT</sub> | Internal reference voltage | -40 °C < T <sub>A</sub> < +105 °C | 1.18 | 1.21 | 1.24 | V | | T <sub>S_vrefint</sub> <sup>(1)</sup> | ADC sampling time when reading the internal reference voltage | - | 10 | - | - | μs | | V <sub>RERINT_s</sub> <sup>(2)</sup> | Internal reference voltage spread over the temperature range | V <sub>DD</sub> = 3V ± 10mV | - | 3 | 5 | mV | | T <sub>Coeff</sub> <sup>(2)</sup> | Temperature coefficient | - | - | 30 | 50 | ppm/°C | | t <sub>START</sub> <sup>(2)</sup> | Startup time | - | - | 6 | 10 | μs | <sup>1.</sup> Shortest sampling time can be determined in the application by multiple iterations. Table 76. Internal reference voltage calibration values | Symbol | Parameter | Memory address | |------------------------|--------------------------------------------------------------------|---------------------------| | V <sub>REFIN_CAL</sub> | Raw data acquired at temperature of 30 °C V <sub>DDA</sub> = 3.3 V | 0x1FFF 7A2A - 0x1FFF 7A2B | ### 6.3.24 DAC electrical characteristics Table 77. DAC characteristics | Symbol | Parameter | Min | Тур | Max | Unit | Comments | |-------------------|--------------------------|--------------------|-----|-----|------|--------------------------------------| | $V_{DDA}$ | Analog supply voltage | 1.7 <sup>(1)</sup> | - | 3.6 | V | - | | V <sub>REF+</sub> | Reference supply voltage | 1.7 <sup>(1)</sup> | - | 3.6 | V | V <sub>REF+</sub> ≤ V <sub>DDA</sub> | | V <sub>SSA</sub> | Ground | 0 | - | 0 | V | - | <sup>2.</sup> Shortest sampling time can be determined in the application by multiple iterations. <sup>2.</sup> Guaranteed by design Electrical characteristics STM32F410x8/B Table 77. DAC characteristics (continued) | Symbol | Parameter | Min | Тур | Max | Unit | Comments | |----------------------------------|--------------------------------------------------------------------------------------------------------------|-----|-----|-----------------------------|------|-------------------------------------------------------------------------------------------------------------------------| | R <sub>LOAD</sub> <sup>(2)</sup> | Resistive load with buffer ON | 5 | - | - | kΩ | - | | R <sub>O</sub> <sup>(2)</sup> | Impedance output with buffer OFF | - | - | 15 | kΩ | When the buffer is OFF, the Minimum resistive load between DAC_OUT and $V_{SS}$ to have a 1% accuracy is 1.5 M $\Omega$ | | C <sub>LOAD</sub> <sup>(2)</sup> | Capacitive load | - | - | 50 | pF | Maximum capacitive load at DAC_OUT pin (when the buffer is ON). | | DAC_OUT min <sup>(2)</sup> | Lower DAC_OUT voltage with buffer ON | 0.2 | - | - | V | It gives the maximum output excursion of the DAC. It corresponds to 12-bit input code | | DAC_OUT max <sup>(2)</sup> | Higher DAC_OUT voltage with buffer ON | - | - | V <sub>DDA</sub> – 0.2 | ٧ | (0x0E0) to (0xF1C) at $V_{REF+}$ = 3.6 V and (0x1C7) to (0xE38) at $V_{REF+}$ = 1.7 V | | DAC_OUT min <sup>(2)</sup> | Lower DAC_OUT voltage with buffer OFF | - | 0.5 | - | mV | It gives the maximum output excursion | | DAC_OUT max <sup>(2)</sup> | Higher DAC_OUT voltage with buffer OFF | - | - | V <sub>REF+</sub><br>– 1LSB | ٧ | of the DAC. | | I <sub>VREF+</sub> (4) | DAC DC V <sub>REF</sub> current consumption in quiescent | - | 170 | 240 | μA | With no load, worst code (0x800) at V <sub>REF+</sub> = 3.6 V in terms of DC consumption on the inputs | | VREF+ | mode (Standby mode) | ı | 50 | 75 | μ | With no load, worst code (0xF1C) at V <sub>REF+</sub> = 3.6 V in terms of DC consumption on the inputs | | (4) | DAC DC VDDA current | ı | 280 | 380 | μΑ | With no load, middle code (0x800) on the inputs | | I <sub>DDA</sub> <sup>(4)</sup> | consumption in quiescent mode <sup>(3)</sup> | ı | 475 | 625 | μΑ | With no load, worst code (0xF1C) at $V_{REF+}$ = 3.6 V in terms of DC consumption on the inputs | | DNL <sup>(4)</sup> | Differential non linearity Difference between two | - | - | ±0.5 | LSB | Given for the DAC in 10-bit configuration. | | | consecutive code-1LSB) | - | - | ±2 | LSB | Given for the DAC in 12-bit configuration. | | | Integral non linearity<br>(difference between | - | - | ±1 | LSB | Given for the DAC in 10-bit configuration. | | INL <sup>(4)</sup> | measured value at Code i<br>and the value at Code i on a<br>line drawn between Code 0<br>and last Code 1023) | | - | ±4 | LSB | Given for the DAC in 12-bit configuration. | | | Offset error | - | - | ±10 | mV | Given for the DAC in 12-bit configuration | | Offset <sup>(4)</sup> | (difference between measured value at Code | - | - | ±3 | LSB | Given for the DAC in 10-bit at V <sub>REF+</sub> = 3.6 V | | | (0x800) and the ideal value<br>= V <sub>REF+</sub> /2) | - | - | ±12 | LSB | Given for the DAC in 12-bit at V <sub>REF+</sub> = 3.6 V | | Symbol | Parameter | Min | Тур | Max | Unit | Comments | |--------------------------------------|-----------------------------------------------------------------------------------------------------------|-----|-------------|------|------|----------------------------------------------------------------------------------------------------------| | Gain<br>error <sup>(4)</sup> | Gain error | - | - | ±0.5 | % | Given for the DAC in 12-bit configuration | | t <sub>SETTLING</sub> <sup>(4)</sup> | Total Harmonic Distortion<br>Buffer ON | - | 3 | 6 | μs | $C_{LOAD} \le 50 \text{ pF},$ $R_{LOAD} \ge 5 \text{ k}\Omega$ | | THD <sup>(4)</sup> | - | ı | ı | - | dB | $C_{LOAD} \le 50 \text{ pF},$ $R_{LOAD} \ge 5 \text{ k}\Omega$ | | Update rate <sup>(2)</sup> | Max frequency for a correct DAC_OUT change when small variation in the input code (from code i to i+1LSB) | - | - | 1 | MS/s | $C_{LOAD} \le 50 \text{ pF},$ $R_{LOAD} \ge 5 \text{ k}\Omega$ | | t <sub>WAKEUP</sub> (4) | Wakeup time from off state<br>(Setting the ENx bit in the<br>DAC Control register) | ı | 6.5 | 10 | μs | $C_{LOAD} \leq 50$ pF, $R_{LOAD} \geq 5$ k $\Omega$ input code between lowest and highest possible ones. | | PSRR+ (2) | Power supply rejection ratio (to V <sub>DDA</sub> ) (static DC measurement) | - | <b>–</b> 67 | -40 | dB | No R <sub>LOAD</sub> , C <sub>LOAD</sub> = 50 pF | Table 77. DAC characteristics (continued) - 2. Guaranteed by design. - 3. The quiescent mode corresponds to a state where the DAC maintains a stable output level to ensure that no dynamic consumption occurs. - 4. Guaranteed based on test during characterization. Figure 38. 12-bit buffered/non-buffered DAC The DAC integrates an output buffer that can be used to reduce the output impedance and to drive external loads directly without the use of an external operational amplifier. The buffer can be bypassed by configuring the BOFFx bit in the DAC\_CR register. <sup>1.</sup> V<sub>DDA</sub> minimum value of 1.7 V is obtained with the use of an external power supply supervisor (refer to *Section 3.15.2: Internal reset OFF*). Electrical characteristics STM32F410x8/B ## 6.3.25 RTC characteristics Table 78. RTC characteristics | Symbol | Parameter Conditions | | Min | Max | |--------|--------------------------------------------|--------------------------------------------------|-----|-----| | - | f <sub>PCLK1</sub> /RTCCLK frequency ratio | Any read/write operation from/to an RTC register | 4 | - | ## 7 Package characteristics ## 7.1 Package mechanical data In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK® is an ST trademark. ### 7.1.1 WLCSP36 package mechanical data Figure 39. WLCSP36 - 36-pin, 2.553 x 2.579 mm, 0.4 mm pitch wafer level chip scale package outline 1. Drawing is not to scale. Table 79. WLCSP36 - 36-pin, 2.553 x 2.579 mm, 0.4 mm pitch wafer level chip scale package mechanical data | Symbol | | millimeters | | inches <sup>(1)</sup> | | | | |-------------------|-------|-------------|-------|-----------------------|--------|--------|--| | Symbol | Min | Тур | Max | Min | Тур | Max | | | Α | 0.525 | 0.555 | 0.585 | 0.0207 | 0.0219 | 0.0230 | | | A1 | - | 0.170 | - | - | 0.0069 | - | | | A2 | - | 0.380 | - | - | 0.0150 | - | | | A3 <sup>(2)</sup> | - | 0.025 | - | - | 0.0010 | - | | | b <sup>(3)</sup> | 0.220 | 0.250 | 0.280 | 0.0087 | 0.0098 | 0.0110 | | | D | 2.518 | 2.553 | 2.588 | 0.1012 | 0.1026 | 0.1039 | | | E | 2.544 | 2.579 | 2.614 | 0.1050 | 0.1064 | 0.1078 | | | е | - | 0.400 | - | - | 0.0157 | - | | | e1 | - | 2.000 | - | - | 0.0787 | - | | | e2 | - | 2.000 | - | - | 0.0787 | - | | | F | - | 0.2765 | - | - | 0.0119 | - | | | G | - | 0.2895 | - | - | 0.0138 | - | | | aaa | - | - | 0.100 | - | - | 0.0039 | | | bbb | - | - | 0.100 | - | - | 0.0039 | | | ccc | - | - | 0.100 | - | - | 0.0039 | | | ddd | - | - | 0.050 | - | - | 0.0020 | | | eee | - | - | 0.050 | - | - | 0.0020 | | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. Figure 40. WLCSP36 - 36-pin, 2.553 x 2.579 mm, 0.4 mm pitch wafer level chip scale package recommended footprint 116/130 DocID028094 Rev 1 <sup>2.</sup> Back side coating. <sup>3.</sup> Dimension is measured at the maximum bump diameter parallel to primary datum Z. Table 80. WLCSP36 recommended PCB design rules (0.4 mm pitch) | Dimension | Recommended values | | | |-------------------|------------------------------------------------------------------|--|--| | Pitch | 0.4 mm | | | | Dpad | 0.225 mm | | | | Dsm | 0.290 mm typ. (depends on the soldermask registration tolerance) | | | | Stencil opening | 0.250 mm | | | | Stencil thickness | 0.100 mm | | | ### WLCSP36 device marking The following figure gives an example of topside marking orientation versus ball A1 identifier location. Figure 41. WLCSP36 marking example (package top view) 1. Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity. ## 7.1.2 UFQFPN48 package mechanical data Figure 42. UFQFPN48 - 48-lead, 7x7 mm, 0.5 mm pitch, ultra thin fine pitch quad flat package outline - 1. Drawing is not to scale. - 2. All leads/pads should also be soldered to the PCB to improve the lead/pad solder joint life. - There is an exposed die pad on the underside of the UFQFPN package. It is recommended to connect and solder this back-side pad to PCB ground. 118/130 DocID028094 Rev 1 Table 81. UFQFPN48 - 48-lead, 7x7 mm, 0.5 mm pitch, ultra thin fine pitch quad flat package mechanical data | Symphol | | millimeters | | inches <sup>(1)</sup> | | | | | |---------|-------|-------------|-------|-----------------------|--------|--------|--|--| | Symbol | Min. | Тур. | Max. | Min. | Тур. | Max. | | | | Α | 0.500 | 0.550 | 0.600 | 0.0197 | 0.0217 | 0.0236 | | | | A1 | 0.000 | 0.020 | 0.050 | 0.0000 | 0.0008 | 0.0020 | | | | D | 6.900 | 7.000 | 7.100 | 0.2717 | 0.2756 | 0.2795 | | | | E | 6.900 | 7.000 | 7.100 | 0.2717 | 0.2756 | 0.2795 | | | | D2 | 5.500 | 5.600 | 5.700 | 0.2165 | 0.2205 | 0.2244 | | | | E2 | 5.500 | 5.600 | 5.700 | 0.2165 | 0.2205 | 0.2244 | | | | L | 0.300 | 0.400 | 0.500 | 0.0118 | 0.0157 | 0.0197 | | | | Т | - | 0.152 | - | - | 0.0060 | - | | | | b | 0.200 | 0.250 | 0.300 | 0.0079 | 0.0098 | 0.0118 | | | | е | - | 0.500 | - | - | 0.0197 | - | | | | ddd | - | - | 0.080 | - | - | 0.0031 | | | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. 1. Dimensions are in millimeters. ### **UFQFPN48** device marking The following figure gives an example of topside marking orientation versus pin 1 identifier location. Figure 44. UFQFPN48 marking example (package top view) 120/130 DocID028094 Rev 1 <sup>1.</sup> Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity. #### 7.1.3 LQFP64 package mechanical data SEATING PLANE C 0.25 mm GAUGE PLANE □ ccc C D D1 D3 48 33 <u>ÁRRARARARARARAR</u> 32 E3 П Ш PIN 1 IDENTIFICATION 5W\_ME\_V3 Figure 45. LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package outline 1. Drawing is not to scale. Table 82. LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package mechanical data | Symbol | millimeters | | | inches <sup>(1)</sup> | | | |--------|-------------|--------|-------|-----------------------|--------|--------| | | Min. | Тур. | Max. | Min. | Тур. | Max. | | Α | - | - | 1.600 | - | - | 0.0630 | | A1 | 0.050 | - | 0.150 | 0.0020 | - | 0.0059 | | A2 | 1.350 | 1.400 | 1.450 | 0.0531 | 0.0551 | 0.0571 | | b | 0.170 | 0.220 | 0.270 | 0.0067 | 0.0087 | 0.0106 | | С | 0.090 | - | 0.200 | 0.0035 | - | 0.0079 | | D | - | 12.000 | - | - | 0.4724 | - | | D1 | - | 10.000 | - | - | 0.3937 | - | | D3 | - | 7.500 | - | - | 0.2953 | - | | Е | - | 12.000 | - | - | 0.4724 | - | | E1 | - | 10.000 | - | - | 0.3937 | - | | E3 | - | 7.500 | - | - | 0.2953 | - | | е | - | 0.500 | - | - | 0.0197 | - | | K | 0° | 3.5° | 7° | 0° | 3.5° | 7° | | L | 0.450 | 0.600 | 0.750 | 0.0177 | 0.0236 | 0.0295 | | L1 | - | 1.000 | - | - | 0.0394 | - | | CCC | - | - | 0.080 | - | - | 0.0031 | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. 12.7 10.3 -10.3 12.7 Figure 46. LQFP64 recommended footprint 1. Dimensions are in millimeters. ### LQFP64 device marking The following figure gives an example of topside marking orientation versus pin 1 identifier location. Figure 47. LQFP64 marking example (package top view) 1. Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity. #### 7.2 Thermal characteristics The maximum chip junction temperature (T<sub>.1</sub>max) must never exceed the values given in Table 15: General operating conditions on page 50. The maximum chip-junction temperature, T<sub>1</sub> max., in degrees Celsius, may be calculated using the following equation: $T_J \max = T_A \max + (PD \max x \Theta_{JA})$ ### Where: - T<sub>A</sub> max is the maximum ambient temperature in °C, - $\Theta_{JA}$ is the package junction-to-ambient thermal resistance, in °C/W, - PD max is the sum of $P_{INT}$ max and $P_{I/O}$ max (PD max = $P_{INT}$ max + $P_{I/O}$ max), - $P_{INT}$ max is the product of $I_{DD}$ and $V_{DD}$ , expressed in Watts. This is the maximum chip internal power. P<sub>I/O</sub> max represents the maximum power dissipation on output pins where: $$P_{I/O} \max = \sum (V_{OL} \times I_{OL}) + \sum ((V_{DD} - V_{OH}) \times I_{OH}),$$ taking into account the actual $V_{OL}$ / $I_{OL}$ and $V_{OH}$ / $I_{OH}$ of the I/Os at low and high level in the application. | Symbol | Parameter | Value | Unit | | |---------------|----------------------------------------------|-------|------|--| | $\Theta_{JA}$ | Thermal resistance junction-ambient LQFP64 | 46 | | | | | Thermal resistance junction-ambient UFQFPN48 | 33 | °C/W | | | | Thermal resistance junction-ambient WLCSP36 | 61 | | | Table 83. Package thermal characteristics #### 7.2.1 Reference document JESD51-2 Integrated Circuits Thermal Test Method Environment Conditions - Natural Convection (Still Air). Available from www.jedec.org. DocID028094 Rev 1 124/130 STM32F410x8/B Part numbering ### Part numbering 8 Table 84. Ordering information scheme No character = tray or tube ### Recommendations when using the internal Appendix A reset OFF When the internal reset is OFF, the following integrated features are no longer supported: - The integrated power-on-reset (POR)/power-down reset (PDR) circuitry is disabled. - The brownout reset (BRO) circuitry must be disabled. By default BOR is OFF. - The embedded programmable voltage detector (PVD) is disabled. - VBAT functionality is no more available and VBAT pin should be connected to VDD. #### **A.1 Operating conditions** Table 85. Limitations depending on the operating power supply range | Operating power supply range | ADC<br>operation | Maximum Flash memory access frequency with no wait state (f <sub>Flashmax</sub> ) | Maximum Flash memory access frequency with no wait states <sup>(1)</sup> (2) | I/O operation | Possible<br>Flash memory<br>operations | |--------------------------------------------|--------------------------------|-----------------------------------------------------------------------------------|------------------------------------------------------------------------------|---------------------|-----------------------------------------| | $V_{DD} = 1.7 \text{ to}$<br>2.1 $V^{(3)}$ | Conversion time up to 1.2 Msps | 20 MHz <sup>(4)</sup> | 100 MHz with<br>6 wait states | No I/O compensation | 8-bit erase and program operations only | <sup>1.</sup> Applicable only when the code is executed from Flash memory. When the code is executed from RAM, no wait state is required. 126/130 DocID028094 Rev 1 <sup>2.</sup> Thanks to the ART Accelerator and the 128-bit Flash memory, the number of wait states given here does not impact the execution speed from Flash memory since the ART Accelerator allows to achieve a performance equivalent to 0 wait state program execution. $V_{DD}/V_{DDA}$ minimum value of 1.7 V, with the use of an external power supply supervisor (refer to Section 3.15.1: Internal reset ON). <sup>4.</sup> Prefetch is not available. Refer to AN3430 application note for details on how to adjust performance and power. # Appendix B Application block diagrams ## **B.1** Sensor Hub application example Figure 48. Sensor hub application example 1 Figure 49. Sensor hub application example 2 ## B.2 Batch Acquisition Mode (BAM) example Data is transferred through the DMA from interfaces into the internal SRAM while the rest of the MCU is set in low power mode. - Code execution from RAM before switching off the Flash. - Flash is set in power down and flash interface (ART accelerator™) clock is stopped. - The clocks are enabled only for the required interfaces. - MCU core is set in sleep mode (core clock stopped waiting for interrupt). - Only the needed DMA channels are enabled and running. Figure 50. Batch Acquisition Mode (BAM) example 128/130 DocID028094 Rev 1 STM32F410x8/B Revision history # 9 Revision history Table 86. Document revision history | Date | Revision | Changes | |-------------|----------|------------------| | 28-Sep-2015 | 1 | Initial release. | ### **IMPORTANT NOTICE - PLEASE READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2015 STMicroelectronics - All rights reserved ## **X-ON Electronics** Largest Supplier of Electrical and Electronic Components Click to view similar products for STMicroelectronics manufacturer: Other Similar products are found below: M27C2001-70C6 DATAPACK/F0253201VXA SLDC/F0253201VXA STR912FAW44X6 5962F0521002VXC STM8S/32-D/RAIS STEVAL-IDB007V2 STEVAL-IFP006V1 VNQ81013TR EVLSRK2000-L-40 STGW50H60DF LF60ABV LIS302ALBTR NUCLEOL4A6ZG NUCLEO-F439ZI STF126NM60N STM32F4DIS-WIFI LM335D STV160NF03LT4 VN7016AJ-E STB12NM50N STW43NM60ND STW47NM60ND STTH1008DTI STD4NK50Z1 VND10N06-1-E 1.5KE75CA STP200NF04 74LCX74MTR L4979D LD1085D2T-R STPS10SM80CT STPTIC-56G2C5 STLVDS32BDR TS613IDT BZW04-15 M24C32S-FCU6TT PD20010-E DATECODECHG/F8754901VXA AI-JTAGOPTO-1 ANT5-M24LR-A BZW04-15B SLDC-CHARGE/F8755201VXC SPC564A80CAL176 SPC56XVTOP-M STD120N4LF6 STEVAL-ILL076V2 STEVAL-ISA175V1 STR91X-SK/RAI STTH12003TV1